stats.txt revision 10576:de2979ff873a
1
2---------- Begin Simulation Statistics ----------
3sim_seconds                                  1.905068                       # Number of seconds simulated
4sim_ticks                                1905067807000                       # Number of ticks simulated
5final_tick                               1905067807000                       # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6sim_freq                                 1000000000000                       # Frequency of simulated ticks
7host_inst_rate                                 154638                       # Simulator instruction rate (inst/s)
8host_op_rate                                   154638                       # Simulator op (including micro ops) rate (op/s)
9host_tick_rate                             5148903745                       # Simulator tick rate (ticks/s)
10host_mem_usage                                 378896                       # Number of bytes of host memory used
11host_seconds                                   369.99                       # Real time elapsed on the host
12sim_insts                                    57215334                       # Number of instructions simulated
13sim_ops                                      57215334                       # Number of ops (including micro ops) simulated
14system.voltage_domain.voltage                       1                       # Voltage in Volts
15system.clk_domain.clock                          1000                       # Clock period in ticks
16system.physmem.bytes_read::cpu0.inst           865344                       # Number of bytes read from this memory
17system.physmem.bytes_read::cpu0.data         24709248                       # Number of bytes read from this memory
18system.physmem.bytes_read::cpu1.inst           118912                       # Number of bytes read from this memory
19system.physmem.bytes_read::cpu1.data           545600                       # Number of bytes read from this memory
20system.physmem.bytes_read::tsunami.ide            960                       # Number of bytes read from this memory
21system.physmem.bytes_read::total             26240064                       # Number of bytes read from this memory
22system.physmem.bytes_inst_read::cpu0.inst       865344                       # Number of instructions bytes read from this memory
23system.physmem.bytes_inst_read::cpu1.inst       118912                       # Number of instructions bytes read from this memory
24system.physmem.bytes_inst_read::total          984256                       # Number of instructions bytes read from this memory
25system.physmem.bytes_written::writebacks      5157696                       # Number of bytes written to this memory
26system.physmem.bytes_written::tsunami.ide      2659328                       # Number of bytes written to this memory
27system.physmem.bytes_written::total           7817024                       # Number of bytes written to this memory
28system.physmem.num_reads::cpu0.inst             13521                       # Number of read requests responded to by this memory
29system.physmem.num_reads::cpu0.data            386082                       # Number of read requests responded to by this memory
30system.physmem.num_reads::cpu1.inst              1858                       # Number of read requests responded to by this memory
31system.physmem.num_reads::cpu1.data              8525                       # Number of read requests responded to by this memory
32system.physmem.num_reads::tsunami.ide              15                       # Number of read requests responded to by this memory
33system.physmem.num_reads::total                410001                       # Number of read requests responded to by this memory
34system.physmem.num_writes::writebacks           80589                       # Number of write requests responded to by this memory
35system.physmem.num_writes::tsunami.ide          41552                       # Number of write requests responded to by this memory
36system.physmem.num_writes::total               122141                       # Number of write requests responded to by this memory
37system.physmem.bw_read::cpu0.inst              454233                       # Total read bandwidth from this memory (bytes/s)
38system.physmem.bw_read::cpu0.data            12970272                       # Total read bandwidth from this memory (bytes/s)
39system.physmem.bw_read::cpu1.inst               62419                       # Total read bandwidth from this memory (bytes/s)
40system.physmem.bw_read::cpu1.data              286394                       # Total read bandwidth from this memory (bytes/s)
41system.physmem.bw_read::tsunami.ide               504                       # Total read bandwidth from this memory (bytes/s)
42system.physmem.bw_read::total                13773822                       # Total read bandwidth from this memory (bytes/s)
43system.physmem.bw_inst_read::cpu0.inst         454233                       # Instruction read bandwidth from this memory (bytes/s)
44system.physmem.bw_inst_read::cpu1.inst          62419                       # Instruction read bandwidth from this memory (bytes/s)
45system.physmem.bw_inst_read::total             516651                       # Instruction read bandwidth from this memory (bytes/s)
46system.physmem.bw_write::writebacks           2707356                       # Write bandwidth from this memory (bytes/s)
47system.physmem.bw_write::tsunami.ide          1395923                       # Write bandwidth from this memory (bytes/s)
48system.physmem.bw_write::total                4103279                       # Write bandwidth from this memory (bytes/s)
49system.physmem.bw_total::writebacks           2707356                       # Total bandwidth to/from this memory (bytes/s)
50system.physmem.bw_total::cpu0.inst             454233                       # Total bandwidth to/from this memory (bytes/s)
51system.physmem.bw_total::cpu0.data           12970272                       # Total bandwidth to/from this memory (bytes/s)
52system.physmem.bw_total::cpu1.inst              62419                       # Total bandwidth to/from this memory (bytes/s)
53system.physmem.bw_total::cpu1.data             286394                       # Total bandwidth to/from this memory (bytes/s)
54system.physmem.bw_total::tsunami.ide          1396427                       # Total bandwidth to/from this memory (bytes/s)
55system.physmem.bw_total::total               17877100                       # Total bandwidth to/from this memory (bytes/s)
56system.physmem.readReqs                        410001                       # Number of read requests accepted
57system.physmem.writeReqs                       122141                       # Number of write requests accepted
58system.physmem.readBursts                      410001                       # Number of DRAM read bursts, including those serviced by the write queue
59system.physmem.writeBursts                     122141                       # Number of DRAM write bursts, including those merged in the write queue
60system.physmem.bytesReadDRAM                 26227648                       # Total number of bytes read from DRAM
61system.physmem.bytesReadWrQ                     12416                       # Total number of bytes read from write queue
62system.physmem.bytesWritten                   7815104                       # Total number of bytes written to DRAM
63system.physmem.bytesReadSys                  26240064                       # Total read bytes from the system interface side
64system.physmem.bytesWrittenSys                7817024                       # Total written bytes from the system interface side
65system.physmem.servicedByWrQ                      194                       # Number of DRAM read bursts serviced by the write queue
66system.physmem.mergedWrBursts                       0                       # Number of DRAM write bursts merged with an existing one
67system.physmem.neitherReadNorWriteReqs           6364                       # Number of requests that are neither read nor write
68system.physmem.perBankRdBursts::0               25988                       # Per bank write bursts
69system.physmem.perBankRdBursts::1               25697                       # Per bank write bursts
70system.physmem.perBankRdBursts::2               25753                       # Per bank write bursts
71system.physmem.perBankRdBursts::3               25768                       # Per bank write bursts
72system.physmem.perBankRdBursts::4               25192                       # Per bank write bursts
73system.physmem.perBankRdBursts::5               25524                       # Per bank write bursts
74system.physmem.perBankRdBursts::6               25779                       # Per bank write bursts
75system.physmem.perBankRdBursts::7               25095                       # Per bank write bursts
76system.physmem.perBankRdBursts::8               25528                       # Per bank write bursts
77system.physmem.perBankRdBursts::9               25751                       # Per bank write bursts
78system.physmem.perBankRdBursts::10              25719                       # Per bank write bursts
79system.physmem.perBankRdBursts::11              25446                       # Per bank write bursts
80system.physmem.perBankRdBursts::12              25795                       # Per bank write bursts
81system.physmem.perBankRdBursts::13              25643                       # Per bank write bursts
82system.physmem.perBankRdBursts::14              25930                       # Per bank write bursts
83system.physmem.perBankRdBursts::15              25199                       # Per bank write bursts
84system.physmem.perBankWrBursts::0                8301                       # Per bank write bursts
85system.physmem.perBankWrBursts::1                7506                       # Per bank write bursts
86system.physmem.perBankWrBursts::2                7807                       # Per bank write bursts
87system.physmem.perBankWrBursts::3                7337                       # Per bank write bursts
88system.physmem.perBankWrBursts::4                6902                       # Per bank write bursts
89system.physmem.perBankWrBursts::5                7063                       # Per bank write bursts
90system.physmem.perBankWrBursts::6                7447                       # Per bank write bursts
91system.physmem.perBankWrBursts::7                6982                       # Per bank write bursts
92system.physmem.perBankWrBursts::8                7245                       # Per bank write bursts
93system.physmem.perBankWrBursts::9                7339                       # Per bank write bursts
94system.physmem.perBankWrBursts::10               7570                       # Per bank write bursts
95system.physmem.perBankWrBursts::11               7510                       # Per bank write bursts
96system.physmem.perBankWrBursts::12               8378                       # Per bank write bursts
97system.physmem.perBankWrBursts::13               8362                       # Per bank write bursts
98system.physmem.perBankWrBursts::14               8512                       # Per bank write bursts
99system.physmem.perBankWrBursts::15               7850                       # Per bank write bursts
100system.physmem.numRdRetry                           0                       # Number of times read queue was full causing retry
101system.physmem.numWrRetry                           7                       # Number of times write queue was full causing retry
102system.physmem.totGap                    1905063366000                       # Total gap between requests
103system.physmem.readPktSize::0                       0                       # Read request sizes (log2)
104system.physmem.readPktSize::1                       0                       # Read request sizes (log2)
105system.physmem.readPktSize::2                       0                       # Read request sizes (log2)
106system.physmem.readPktSize::3                       0                       # Read request sizes (log2)
107system.physmem.readPktSize::4                       0                       # Read request sizes (log2)
108system.physmem.readPktSize::5                       0                       # Read request sizes (log2)
109system.physmem.readPktSize::6                  410001                       # Read request sizes (log2)
110system.physmem.writePktSize::0                      0                       # Write request sizes (log2)
111system.physmem.writePktSize::1                      0                       # Write request sizes (log2)
112system.physmem.writePktSize::2                      0                       # Write request sizes (log2)
113system.physmem.writePktSize::3                      0                       # Write request sizes (log2)
114system.physmem.writePktSize::4                      0                       # Write request sizes (log2)
115system.physmem.writePktSize::5                      0                       # Write request sizes (log2)
116system.physmem.writePktSize::6                 122141                       # Write request sizes (log2)
117system.physmem.rdQLenPdf::0                    317360                       # What read queue length does an incoming req see
118system.physmem.rdQLenPdf::1                     40469                       # What read queue length does an incoming req see
119system.physmem.rdQLenPdf::2                     42857                       # What read queue length does an incoming req see
120system.physmem.rdQLenPdf::3                      9026                       # What read queue length does an incoming req see
121system.physmem.rdQLenPdf::4                        73                       # What read queue length does an incoming req see
122system.physmem.rdQLenPdf::5                        12                       # What read queue length does an incoming req see
123system.physmem.rdQLenPdf::6                         2                       # What read queue length does an incoming req see
124system.physmem.rdQLenPdf::7                         1                       # What read queue length does an incoming req see
125system.physmem.rdQLenPdf::8                         1                       # What read queue length does an incoming req see
126system.physmem.rdQLenPdf::9                         1                       # What read queue length does an incoming req see
127system.physmem.rdQLenPdf::10                        1                       # What read queue length does an incoming req see
128system.physmem.rdQLenPdf::11                        1                       # What read queue length does an incoming req see
129system.physmem.rdQLenPdf::12                        1                       # What read queue length does an incoming req see
130system.physmem.rdQLenPdf::13                        1                       # What read queue length does an incoming req see
131system.physmem.rdQLenPdf::14                        1                       # What read queue length does an incoming req see
132system.physmem.rdQLenPdf::15                        0                       # What read queue length does an incoming req see
133system.physmem.rdQLenPdf::16                        0                       # What read queue length does an incoming req see
134system.physmem.rdQLenPdf::17                        0                       # What read queue length does an incoming req see
135system.physmem.rdQLenPdf::18                        0                       # What read queue length does an incoming req see
136system.physmem.rdQLenPdf::19                        0                       # What read queue length does an incoming req see
137system.physmem.rdQLenPdf::20                        0                       # What read queue length does an incoming req see
138system.physmem.rdQLenPdf::21                        0                       # What read queue length does an incoming req see
139system.physmem.rdQLenPdf::22                        0                       # What read queue length does an incoming req see
140system.physmem.rdQLenPdf::23                        0                       # What read queue length does an incoming req see
141system.physmem.rdQLenPdf::24                        0                       # What read queue length does an incoming req see
142system.physmem.rdQLenPdf::25                        0                       # What read queue length does an incoming req see
143system.physmem.rdQLenPdf::26                        0                       # What read queue length does an incoming req see
144system.physmem.rdQLenPdf::27                        0                       # What read queue length does an incoming req see
145system.physmem.rdQLenPdf::28                        0                       # What read queue length does an incoming req see
146system.physmem.rdQLenPdf::29                        0                       # What read queue length does an incoming req see
147system.physmem.rdQLenPdf::30                        0                       # What read queue length does an incoming req see
148system.physmem.rdQLenPdf::31                        0                       # What read queue length does an incoming req see
149system.physmem.wrQLenPdf::0                         1                       # What write queue length does an incoming req see
150system.physmem.wrQLenPdf::1                         1                       # What write queue length does an incoming req see
151system.physmem.wrQLenPdf::2                         1                       # What write queue length does an incoming req see
152system.physmem.wrQLenPdf::3                         1                       # What write queue length does an incoming req see
153system.physmem.wrQLenPdf::4                         1                       # What write queue length does an incoming req see
154system.physmem.wrQLenPdf::5                         1                       # What write queue length does an incoming req see
155system.physmem.wrQLenPdf::6                         1                       # What write queue length does an incoming req see
156system.physmem.wrQLenPdf::7                         1                       # What write queue length does an incoming req see
157system.physmem.wrQLenPdf::8                         1                       # What write queue length does an incoming req see
158system.physmem.wrQLenPdf::9                         1                       # What write queue length does an incoming req see
159system.physmem.wrQLenPdf::10                        1                       # What write queue length does an incoming req see
160system.physmem.wrQLenPdf::11                        1                       # What write queue length does an incoming req see
161system.physmem.wrQLenPdf::12                        1                       # What write queue length does an incoming req see
162system.physmem.wrQLenPdf::13                        1                       # What write queue length does an incoming req see
163system.physmem.wrQLenPdf::14                        1                       # What write queue length does an incoming req see
164system.physmem.wrQLenPdf::15                     1622                       # What write queue length does an incoming req see
165system.physmem.wrQLenPdf::16                     2255                       # What write queue length does an incoming req see
166system.physmem.wrQLenPdf::17                     3209                       # What write queue length does an incoming req see
167system.physmem.wrQLenPdf::18                     4243                       # What write queue length does an incoming req see
168system.physmem.wrQLenPdf::19                     5603                       # What write queue length does an incoming req see
169system.physmem.wrQLenPdf::20                     7045                       # What write queue length does an incoming req see
170system.physmem.wrQLenPdf::21                     7420                       # What write queue length does an incoming req see
171system.physmem.wrQLenPdf::22                     8733                       # What write queue length does an incoming req see
172system.physmem.wrQLenPdf::23                     9142                       # What write queue length does an incoming req see
173system.physmem.wrQLenPdf::24                     9268                       # What write queue length does an incoming req see
174system.physmem.wrQLenPdf::25                     8991                       # What write queue length does an incoming req see
175system.physmem.wrQLenPdf::26                     9245                       # What write queue length does an incoming req see
176system.physmem.wrQLenPdf::27                     8130                       # What write queue length does an incoming req see
177system.physmem.wrQLenPdf::28                     8196                       # What write queue length does an incoming req see
178system.physmem.wrQLenPdf::29                     6416                       # What write queue length does an incoming req see
179system.physmem.wrQLenPdf::30                     6332                       # What write queue length does an incoming req see
180system.physmem.wrQLenPdf::31                     6360                       # What write queue length does an incoming req see
181system.physmem.wrQLenPdf::32                     6016                       # What write queue length does an incoming req see
182system.physmem.wrQLenPdf::33                      305                       # What write queue length does an incoming req see
183system.physmem.wrQLenPdf::34                      205                       # What write queue length does an incoming req see
184system.physmem.wrQLenPdf::35                      186                       # What write queue length does an incoming req see
185system.physmem.wrQLenPdf::36                      175                       # What write queue length does an incoming req see
186system.physmem.wrQLenPdf::37                      182                       # What write queue length does an incoming req see
187system.physmem.wrQLenPdf::38                      171                       # What write queue length does an incoming req see
188system.physmem.wrQLenPdf::39                      141                       # What write queue length does an incoming req see
189system.physmem.wrQLenPdf::40                      133                       # What write queue length does an incoming req see
190system.physmem.wrQLenPdf::41                      149                       # What write queue length does an incoming req see
191system.physmem.wrQLenPdf::42                      123                       # What write queue length does an incoming req see
192system.physmem.wrQLenPdf::43                      132                       # What write queue length does an incoming req see
193system.physmem.wrQLenPdf::44                      147                       # What write queue length does an incoming req see
194system.physmem.wrQLenPdf::45                      165                       # What write queue length does an incoming req see
195system.physmem.wrQLenPdf::46                      157                       # What write queue length does an incoming req see
196system.physmem.wrQLenPdf::47                      150                       # What write queue length does an incoming req see
197system.physmem.wrQLenPdf::48                      145                       # What write queue length does an incoming req see
198system.physmem.wrQLenPdf::49                      149                       # What write queue length does an incoming req see
199system.physmem.wrQLenPdf::50                      127                       # What write queue length does an incoming req see
200system.physmem.wrQLenPdf::51                      119                       # What write queue length does an incoming req see
201system.physmem.wrQLenPdf::52                      111                       # What write queue length does an incoming req see
202system.physmem.wrQLenPdf::53                      103                       # What write queue length does an incoming req see
203system.physmem.wrQLenPdf::54                      102                       # What write queue length does an incoming req see
204system.physmem.wrQLenPdf::55                       99                       # What write queue length does an incoming req see
205system.physmem.wrQLenPdf::56                       94                       # What write queue length does an incoming req see
206system.physmem.wrQLenPdf::57                       88                       # What write queue length does an incoming req see
207system.physmem.wrQLenPdf::58                       74                       # What write queue length does an incoming req see
208system.physmem.wrQLenPdf::59                       59                       # What write queue length does an incoming req see
209system.physmem.wrQLenPdf::60                       51                       # What write queue length does an incoming req see
210system.physmem.wrQLenPdf::61                       28                       # What write queue length does an incoming req see
211system.physmem.wrQLenPdf::62                       15                       # What write queue length does an incoming req see
212system.physmem.wrQLenPdf::63                       15                       # What write queue length does an incoming req see
213system.physmem.bytesPerActivate::samples        64430                       # Bytes accessed per row activation
214system.physmem.bytesPerActivate::mean      528.357101                       # Bytes accessed per row activation
215system.physmem.bytesPerActivate::gmean     319.789036                       # Bytes accessed per row activation
216system.physmem.bytesPerActivate::stdev     417.784578                       # Bytes accessed per row activation
217system.physmem.bytesPerActivate::0-127          14909     23.14%     23.14% # Bytes accessed per row activation
218system.physmem.bytesPerActivate::128-255        11361     17.63%     40.77% # Bytes accessed per row activation
219system.physmem.bytesPerActivate::256-383         5102      7.92%     48.69% # Bytes accessed per row activation
220system.physmem.bytesPerActivate::384-511         2869      4.45%     53.14% # Bytes accessed per row activation
221system.physmem.bytesPerActivate::512-639         2286      3.55%     56.69% # Bytes accessed per row activation
222system.physmem.bytesPerActivate::640-767         1687      2.62%     59.31% # Bytes accessed per row activation
223system.physmem.bytesPerActivate::768-895         1558      2.42%     61.73% # Bytes accessed per row activation
224system.physmem.bytesPerActivate::896-1023         1655      2.57%     64.30% # Bytes accessed per row activation
225system.physmem.bytesPerActivate::1024-1151        23003     35.70%    100.00% # Bytes accessed per row activation
226system.physmem.bytesPerActivate::total          64430                       # Bytes accessed per row activation
227system.physmem.rdPerTurnAround::samples          5515                       # Reads before turning the bus around for writes
228system.physmem.rdPerTurnAround::mean        74.305712                       # Reads before turning the bus around for writes
229system.physmem.rdPerTurnAround::stdev     2843.118152                       # Reads before turning the bus around for writes
230system.physmem.rdPerTurnAround::0-8191           5512     99.95%     99.95% # Reads before turning the bus around for writes
231system.physmem.rdPerTurnAround::40960-49151            1      0.02%     99.96% # Reads before turning the bus around for writes
232system.physmem.rdPerTurnAround::57344-65535            1      0.02%     99.98% # Reads before turning the bus around for writes
233system.physmem.rdPerTurnAround::196608-204799            1      0.02%    100.00% # Reads before turning the bus around for writes
234system.physmem.rdPerTurnAround::total            5515                       # Reads before turning the bus around for writes
235system.physmem.wrPerTurnAround::samples          5515                       # Writes before turning the bus around for reads
236system.physmem.wrPerTurnAround::mean        22.141614                       # Writes before turning the bus around for reads
237system.physmem.wrPerTurnAround::gmean       18.970992                       # Writes before turning the bus around for reads
238system.physmem.wrPerTurnAround::stdev       20.024334                       # Writes before turning the bus around for reads
239system.physmem.wrPerTurnAround::16-19            4751     86.15%     86.15% # Writes before turning the bus around for reads
240system.physmem.wrPerTurnAround::20-23             123      2.23%     88.38% # Writes before turning the bus around for reads
241system.physmem.wrPerTurnAround::24-27              15      0.27%     88.65% # Writes before turning the bus around for reads
242system.physmem.wrPerTurnAround::28-31             231      4.19%     92.84% # Writes before turning the bus around for reads
243system.physmem.wrPerTurnAround::32-35              39      0.71%     93.54% # Writes before turning the bus around for reads
244system.physmem.wrPerTurnAround::36-39              12      0.22%     93.76% # Writes before turning the bus around for reads
245system.physmem.wrPerTurnAround::40-43               8      0.15%     93.91% # Writes before turning the bus around for reads
246system.physmem.wrPerTurnAround::44-47               4      0.07%     93.98% # Writes before turning the bus around for reads
247system.physmem.wrPerTurnAround::48-51              23      0.42%     94.40% # Writes before turning the bus around for reads
248system.physmem.wrPerTurnAround::52-55               3      0.05%     94.45% # Writes before turning the bus around for reads
249system.physmem.wrPerTurnAround::56-59               5      0.09%     94.54% # Writes before turning the bus around for reads
250system.physmem.wrPerTurnAround::60-63               2      0.04%     94.58% # Writes before turning the bus around for reads
251system.physmem.wrPerTurnAround::64-67               7      0.13%     94.71% # Writes before turning the bus around for reads
252system.physmem.wrPerTurnAround::68-71               3      0.05%     94.76% # Writes before turning the bus around for reads
253system.physmem.wrPerTurnAround::72-75               5      0.09%     94.85% # Writes before turning the bus around for reads
254system.physmem.wrPerTurnAround::80-83              28      0.51%     95.36% # Writes before turning the bus around for reads
255system.physmem.wrPerTurnAround::84-87              10      0.18%     95.54% # Writes before turning the bus around for reads
256system.physmem.wrPerTurnAround::88-91               2      0.04%     95.58% # Writes before turning the bus around for reads
257system.physmem.wrPerTurnAround::92-95              17      0.31%     95.88% # Writes before turning the bus around for reads
258system.physmem.wrPerTurnAround::96-99             177      3.21%     99.09% # Writes before turning the bus around for reads
259system.physmem.wrPerTurnAround::100-103             3      0.05%     99.15% # Writes before turning the bus around for reads
260system.physmem.wrPerTurnAround::104-107             2      0.04%     99.18% # Writes before turning the bus around for reads
261system.physmem.wrPerTurnAround::108-111             2      0.04%     99.22% # Writes before turning the bus around for reads
262system.physmem.wrPerTurnAround::112-115             4      0.07%     99.29% # Writes before turning the bus around for reads
263system.physmem.wrPerTurnAround::120-123             2      0.04%     99.33% # Writes before turning the bus around for reads
264system.physmem.wrPerTurnAround::128-131             4      0.07%     99.40% # Writes before turning the bus around for reads
265system.physmem.wrPerTurnAround::132-135             5      0.09%     99.49% # Writes before turning the bus around for reads
266system.physmem.wrPerTurnAround::136-139             3      0.05%     99.55% # Writes before turning the bus around for reads
267system.physmem.wrPerTurnAround::140-143             5      0.09%     99.64% # Writes before turning the bus around for reads
268system.physmem.wrPerTurnAround::144-147             8      0.15%     99.78% # Writes before turning the bus around for reads
269system.physmem.wrPerTurnAround::148-151             1      0.02%     99.80% # Writes before turning the bus around for reads
270system.physmem.wrPerTurnAround::152-155             2      0.04%     99.84% # Writes before turning the bus around for reads
271system.physmem.wrPerTurnAround::160-163             4      0.07%     99.91% # Writes before turning the bus around for reads
272system.physmem.wrPerTurnAround::168-171             2      0.04%     99.95% # Writes before turning the bus around for reads
273system.physmem.wrPerTurnAround::224-227             3      0.05%    100.00% # Writes before turning the bus around for reads
274system.physmem.wrPerTurnAround::total            5515                       # Writes before turning the bus around for reads
275system.physmem.totQLat                     3875472500                       # Total ticks spent queuing
276system.physmem.totMemAccLat               11559353750                       # Total ticks spent from burst creation until serviced by the DRAM
277system.physmem.totBusLat                   2049035000                       # Total ticks spent in databus transfers
278system.physmem.avgQLat                        9456.82                       # Average queueing delay per DRAM burst
279system.physmem.avgBusLat                      5000.00                       # Average bus latency per DRAM burst
280system.physmem.avgMemAccLat                  28206.82                       # Average memory access latency per DRAM burst
281system.physmem.avgRdBW                          13.77                       # Average DRAM read bandwidth in MiByte/s
282system.physmem.avgWrBW                           4.10                       # Average achieved write bandwidth in MiByte/s
283system.physmem.avgRdBWSys                       13.77                       # Average system read bandwidth in MiByte/s
284system.physmem.avgWrBWSys                        4.10                       # Average system write bandwidth in MiByte/s
285system.physmem.peakBW                        12800.00                       # Theoretical peak bandwidth in MiByte/s
286system.physmem.busUtil                           0.14                       # Data bus utilization in percentage
287system.physmem.busUtilRead                       0.11                       # Data bus utilization in percentage for reads
288system.physmem.busUtilWrite                      0.03                       # Data bus utilization in percentage for writes
289system.physmem.avgRdQLen                         1.97                       # Average read queue length when enqueuing
290system.physmem.avgWrQLen                        26.10                       # Average write queue length when enqueuing
291system.physmem.readRowHits                     369467                       # Number of row buffer hits during reads
292system.physmem.writeRowHits                     98020                       # Number of row buffer hits during writes
293system.physmem.readRowHitRate                   90.16                       # Row buffer hit rate for reads
294system.physmem.writeRowHitRate                  80.25                       # Row buffer hit rate for writes
295system.physmem.avgGap                      3579990.62                       # Average gap between requests
296system.physmem.pageHitRate                      87.88                       # Row buffer hit rate, read and write combined
297system.physmem.memoryStateTime::IDLE     1804432107750                       # Time in different power states
298system.physmem.memoryStateTime::REF       63614200000                       # Time in different power states
299system.physmem.memoryStateTime::PRE_PDN             0                       # Time in different power states
300system.physmem.memoryStateTime::ACT       37016700250                       # Time in different power states
301system.physmem.memoryStateTime::ACT_PDN             0                       # Time in different power states
302system.physmem.actEnergy::0                 243908280                       # Energy for activate commands per rank (pJ)
303system.physmem.actEnergy::1                 243137160                       # Energy for activate commands per rank (pJ)
304system.physmem.preEnergy::0                 133084875                       # Energy for precharge commands per rank (pJ)
305system.physmem.preEnergy::1                 132664125                       # Energy for precharge commands per rank (pJ)
306system.physmem.readEnergy::0               1597408800                       # Energy for read commands per rank (pJ)
307system.physmem.readEnergy::1               1598750400                       # Energy for read commands per rank (pJ)
308system.physmem.writeEnergy::0               384555600                       # Energy for write commands per rank (pJ)
309system.physmem.writeEnergy::1               406470960                       # Energy for write commands per rank (pJ)
310system.physmem.refreshEnergy::0          124429375200                       # Energy for refresh commands per rank (pJ)
311system.physmem.refreshEnergy::1          124429375200                       # Energy for refresh commands per rank (pJ)
312system.physmem.actBackEnergy::0           57078983475                       # Energy for active background per rank (pJ)
313system.physmem.actBackEnergy::1           56985810705                       # Energy for active background per rank (pJ)
314system.physmem.preBackEnergy::0          1092967983000                       # Energy for precharge background per rank (pJ)
315system.physmem.preBackEnergy::1          1093049713500                       # Energy for precharge background per rank (pJ)
316system.physmem.totalEnergy::0            1276835299230                       # Total energy per rank (pJ)
317system.physmem.totalEnergy::1            1276845922050                       # Total energy per rank (pJ)
318system.physmem.averagePower::0             670.232898                       # Core power per rank (mW)
319system.physmem.averagePower::1             670.238474                       # Core power per rank (mW)
320system.cpu0.branchPred.lookups               14962614                       # Number of BP lookups
321system.cpu0.branchPred.condPredicted         13045209                       # Number of conditional branches predicted
322system.cpu0.branchPred.condIncorrect           300344                       # Number of conditional branches incorrect
323system.cpu0.branchPred.BTBLookups             9143692                       # Number of BTB lookups
324system.cpu0.branchPred.BTBHits                5116520                       # Number of BTB hits
325system.cpu0.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
326system.cpu0.branchPred.BTBHitPct            55.956828                       # BTB Hit Percentage
327system.cpu0.branchPred.usedRAS                 756655                       # Number of times the RAS was used to get a target.
328system.cpu0.branchPred.RASInCorrect             14726                       # Number of incorrect RAS predictions.
329system.cpu_clk_domain.clock                       500                       # Clock period in ticks
330system.cpu0.dtb.fetch_hits                          0                       # ITB hits
331system.cpu0.dtb.fetch_misses                        0                       # ITB misses
332system.cpu0.dtb.fetch_acv                           0                       # ITB acv
333system.cpu0.dtb.fetch_accesses                      0                       # ITB accesses
334system.cpu0.dtb.read_hits                     8668714                       # DTB read hits
335system.cpu0.dtb.read_misses                     31568                       # DTB read misses
336system.cpu0.dtb.read_acv                          533                       # DTB read access violations
337system.cpu0.dtb.read_accesses                  683834                       # DTB read accesses
338system.cpu0.dtb.write_hits                    5507711                       # DTB write hits
339system.cpu0.dtb.write_misses                     6832                       # DTB write misses
340system.cpu0.dtb.write_acv                         377                       # DTB write access violations
341system.cpu0.dtb.write_accesses                 235007                       # DTB write accesses
342system.cpu0.dtb.data_hits                    14176425                       # DTB hits
343system.cpu0.dtb.data_misses                     38400                       # DTB misses
344system.cpu0.dtb.data_acv                          910                       # DTB access violations
345system.cpu0.dtb.data_accesses                  918841                       # DTB accesses
346system.cpu0.itb.fetch_hits                    1355401                       # ITB hits
347system.cpu0.itb.fetch_misses                    29256                       # ITB misses
348system.cpu0.itb.fetch_acv                         621                       # ITB acv
349system.cpu0.itb.fetch_accesses                1384657                       # ITB accesses
350system.cpu0.itb.read_hits                           0                       # DTB read hits
351system.cpu0.itb.read_misses                         0                       # DTB read misses
352system.cpu0.itb.read_acv                            0                       # DTB read access violations
353system.cpu0.itb.read_accesses                       0                       # DTB read accesses
354system.cpu0.itb.write_hits                          0                       # DTB write hits
355system.cpu0.itb.write_misses                        0                       # DTB write misses
356system.cpu0.itb.write_acv                           0                       # DTB write access violations
357system.cpu0.itb.write_accesses                      0                       # DTB write accesses
358system.cpu0.itb.data_hits                           0                       # DTB hits
359system.cpu0.itb.data_misses                         0                       # DTB misses
360system.cpu0.itb.data_acv                            0                       # DTB access violations
361system.cpu0.itb.data_accesses                       0                       # DTB accesses
362system.cpu0.numCycles                       108456707                       # number of cpu cycles simulated
363system.cpu0.numWorkItemsStarted                     0                       # number of work items this cpu started
364system.cpu0.numWorkItemsCompleted                   0                       # number of work items this cpu completed
365system.cpu0.fetch.icacheStallCycles          24325754                       # Number of cycles fetch is stalled on an Icache miss
366system.cpu0.fetch.Insts                      66694894                       # Number of instructions fetch has processed
367system.cpu0.fetch.Branches                   14962614                       # Number of branches that fetch encountered
368system.cpu0.fetch.predictedBranches           5873175                       # Number of branches that fetch has predicted taken
369system.cpu0.fetch.Cycles                     76828249                       # Number of cycles fetch has run and was not squashing or blocked
370system.cpu0.fetch.SquashCycles                1001726                       # Number of cycles fetch has spent squashing
371system.cpu0.fetch.TlbCycles                       825                       # Number of cycles fetch has spent waiting for tlb
372system.cpu0.fetch.MiscStallCycles               30281                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
373system.cpu0.fetch.PendingTrapStallCycles      1454626                       # Number of stall cycles due to pending traps
374system.cpu0.fetch.PendingQuiesceStallCycles       459540                       # Number of stall cycles due to pending quiesce instructions
375system.cpu0.fetch.IcacheWaitRetryStallCycles          204                       # Number of stall cycles due to full MSHR
376system.cpu0.fetch.CacheLines                  7777949                       # Number of cache lines fetched
377system.cpu0.fetch.IcacheSquashes               213350                       # Number of outstanding Icache misses that were squashed
378system.cpu0.fetch.ItlbSquashes                      1                       # Number of outstanding ITLB misses that were squashed
379system.cpu0.fetch.rateDist::samples         103600342                       # Number of instructions fetched each cycle (Total)
380system.cpu0.fetch.rateDist::mean             0.643771                       # Number of instructions fetched each cycle (Total)
381system.cpu0.fetch.rateDist::stdev            1.943909                       # Number of instructions fetched each cycle (Total)
382system.cpu0.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
383system.cpu0.fetch.rateDist::0                91056774     87.89%     87.89% # Number of instructions fetched each cycle (Total)
384system.cpu0.fetch.rateDist::1                  810107      0.78%     88.67% # Number of instructions fetched each cycle (Total)
385system.cpu0.fetch.rateDist::2                 1760430      1.70%     90.37% # Number of instructions fetched each cycle (Total)
386system.cpu0.fetch.rateDist::3                  739408      0.71%     91.09% # Number of instructions fetched each cycle (Total)
387system.cpu0.fetch.rateDist::4                 2516394      2.43%     93.52% # Number of instructions fetched each cycle (Total)
388system.cpu0.fetch.rateDist::5                  557837      0.54%     94.05% # Number of instructions fetched each cycle (Total)
389system.cpu0.fetch.rateDist::6                  633248      0.61%     94.67% # Number of instructions fetched each cycle (Total)
390system.cpu0.fetch.rateDist::7                  717698      0.69%     95.36% # Number of instructions fetched each cycle (Total)
391system.cpu0.fetch.rateDist::8                 4808446      4.64%    100.00% # Number of instructions fetched each cycle (Total)
392system.cpu0.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
393system.cpu0.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
394system.cpu0.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
395system.cpu0.fetch.rateDist::total           103600342                       # Number of instructions fetched each cycle (Total)
396system.cpu0.fetch.branchRate                 0.137959                       # Number of branch fetches per cycle
397system.cpu0.fetch.rate                       0.614945                       # Number of inst fetches per cycle
398system.cpu0.decode.IdleCycles                19762809                       # Number of cycles decode is idle
399system.cpu0.decode.BlockedCycles             73625982                       # Number of cycles decode is blocked
400system.cpu0.decode.RunCycles                  8017389                       # Number of cycles decode is running
401system.cpu0.decode.UnblockCycles              1725855                       # Number of cycles decode is unblocking
402system.cpu0.decode.SquashCycles                468306                       # Number of cycles decode is squashing
403system.cpu0.decode.BranchResolved              492047                       # Number of times decode resolved a branch
404system.cpu0.decode.BranchMispred                33030                       # Number of times decode detected a branch misprediction
405system.cpu0.decode.DecodedInsts              58728782                       # Number of instructions handled by decode
406system.cpu0.decode.SquashedInsts               102789                       # Number of squashed instructions handled by decode
407system.cpu0.rename.SquashCycles                468306                       # Number of cycles rename is squashing
408system.cpu0.rename.IdleCycles                20585060                       # Number of cycles rename is idle
409system.cpu0.rename.BlockCycles               48251734                       # Number of cycles rename is blocking
410system.cpu0.rename.serializeStallCycles      17899835                       # count of cycles rename stalled for serializing inst
411system.cpu0.rename.RunCycles                  8819055                       # Number of cycles rename is running
412system.cpu0.rename.UnblockCycles              7576350                       # Number of cycles rename is unblocking
413system.cpu0.rename.RenamedInsts              56729728                       # Number of instructions processed by rename
414system.cpu0.rename.ROBFullEvents               201548                       # Number of times rename has blocked due to ROB full
415system.cpu0.rename.IQFullEvents               2018005                       # Number of times rename has blocked due to IQ full
416system.cpu0.rename.LQFullEvents                142949                       # Number of times rename has blocked due to LQ full
417system.cpu0.rename.SQFullEvents               3756211                       # Number of times rename has blocked due to SQ full
418system.cpu0.rename.RenamedOperands           38050244                       # Number of destination operands rename has renamed
419system.cpu0.rename.RenameLookups             69305662                       # Number of register rename lookups that rename has made
420system.cpu0.rename.int_rename_lookups        69181835                       # Number of integer rename lookups
421system.cpu0.rename.fp_rename_lookups           114815                       # Number of floating rename lookups
422system.cpu0.rename.CommittedMaps             33467059                       # Number of HB maps that are committed
423system.cpu0.rename.UndoneMaps                 4583177                       # Number of HB maps that are undone due to squashing
424system.cpu0.rename.serializingInsts           1358842                       # count of serializing insts renamed
425system.cpu0.rename.tempSerializingInsts        197413                       # count of temporary serializing insts renamed
426system.cpu0.rename.skidInsts                 12487165                       # count of insts added to the skid buffer
427system.cpu0.memDep0.insertedLoads             8791454                       # Number of loads inserted to the mem dependence unit.
428system.cpu0.memDep0.insertedStores            5770533                       # Number of stores inserted to the mem dependence unit.
429system.cpu0.memDep0.conflictingLoads          1295730                       # Number of conflicting loads.
430system.cpu0.memDep0.conflictingStores          947864                       # Number of conflicting stores.
431system.cpu0.iq.iqInstsAdded                  50680779                       # Number of instructions added to the IQ (excludes non-spec)
432system.cpu0.iq.iqNonSpecInstsAdded            1726956                       # Number of non-speculative instructions added to the IQ
433system.cpu0.iq.iqInstsIssued                 49798033                       # Number of instructions issued
434system.cpu0.iq.iqSquashedInstsIssued            52306                       # Number of squashed instructions issued
435system.cpu0.iq.iqSquashedInstsExamined        5972660                       # Number of squashed instructions iterated over during squash; mainly for profiling
436system.cpu0.iq.iqSquashedOperandsExamined      2859786                       # Number of squashed operands that are examined and possibly removed from graph
437system.cpu0.iq.iqSquashedNonSpecRemoved       1187974                       # Number of squashed non-spec instructions that were removed
438system.cpu0.iq.issued_per_cycle::samples    103600342                       # Number of insts issued each cycle
439system.cpu0.iq.issued_per_cycle::mean        0.480674                       # Number of insts issued each cycle
440system.cpu0.iq.issued_per_cycle::stdev       1.214257                       # Number of insts issued each cycle
441system.cpu0.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
442system.cpu0.iq.issued_per_cycle::0           83011266     80.13%     80.13% # Number of insts issued each cycle
443system.cpu0.iq.issued_per_cycle::1            8965198      8.65%     88.78% # Number of insts issued each cycle
444system.cpu0.iq.issued_per_cycle::2            3720190      3.59%     92.37% # Number of insts issued each cycle
445system.cpu0.iq.issued_per_cycle::3            2652497      2.56%     94.93% # Number of insts issued each cycle
446system.cpu0.iq.issued_per_cycle::4            2683429      2.59%     97.52% # Number of insts issued each cycle
447system.cpu0.iq.issued_per_cycle::5            1272361      1.23%     98.75% # Number of insts issued each cycle
448system.cpu0.iq.issued_per_cycle::6             837773      0.81%     99.56% # Number of insts issued each cycle
449system.cpu0.iq.issued_per_cycle::7             348219      0.34%     99.89% # Number of insts issued each cycle
450system.cpu0.iq.issued_per_cycle::8             109409      0.11%    100.00% # Number of insts issued each cycle
451system.cpu0.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
452system.cpu0.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
453system.cpu0.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
454system.cpu0.iq.issued_per_cycle::total      103600342                       # Number of insts issued each cycle
455system.cpu0.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
456system.cpu0.iq.fu_full::IntAlu                 174041     19.05%     19.05% # attempts to use FU when none available
457system.cpu0.iq.fu_full::IntMult                     0      0.00%     19.05% # attempts to use FU when none available
458system.cpu0.iq.fu_full::IntDiv                      0      0.00%     19.05% # attempts to use FU when none available
459system.cpu0.iq.fu_full::FloatAdd                    0      0.00%     19.05% # attempts to use FU when none available
460system.cpu0.iq.fu_full::FloatCmp                    0      0.00%     19.05% # attempts to use FU when none available
461system.cpu0.iq.fu_full::FloatCvt                    0      0.00%     19.05% # attempts to use FU when none available
462system.cpu0.iq.fu_full::FloatMult                   0      0.00%     19.05% # attempts to use FU when none available
463system.cpu0.iq.fu_full::FloatDiv                    0      0.00%     19.05% # attempts to use FU when none available
464system.cpu0.iq.fu_full::FloatSqrt                   0      0.00%     19.05% # attempts to use FU when none available
465system.cpu0.iq.fu_full::SimdAdd                     0      0.00%     19.05% # attempts to use FU when none available
466system.cpu0.iq.fu_full::SimdAddAcc                  0      0.00%     19.05% # attempts to use FU when none available
467system.cpu0.iq.fu_full::SimdAlu                     0      0.00%     19.05% # attempts to use FU when none available
468system.cpu0.iq.fu_full::SimdCmp                     0      0.00%     19.05% # attempts to use FU when none available
469system.cpu0.iq.fu_full::SimdCvt                     0      0.00%     19.05% # attempts to use FU when none available
470system.cpu0.iq.fu_full::SimdMisc                    0      0.00%     19.05% # attempts to use FU when none available
471system.cpu0.iq.fu_full::SimdMult                    0      0.00%     19.05% # attempts to use FU when none available
472system.cpu0.iq.fu_full::SimdMultAcc                 0      0.00%     19.05% # attempts to use FU when none available
473system.cpu0.iq.fu_full::SimdShift                   0      0.00%     19.05% # attempts to use FU when none available
474system.cpu0.iq.fu_full::SimdShiftAcc                0      0.00%     19.05% # attempts to use FU when none available
475system.cpu0.iq.fu_full::SimdSqrt                    0      0.00%     19.05% # attempts to use FU when none available
476system.cpu0.iq.fu_full::SimdFloatAdd                0      0.00%     19.05% # attempts to use FU when none available
477system.cpu0.iq.fu_full::SimdFloatAlu                0      0.00%     19.05% # attempts to use FU when none available
478system.cpu0.iq.fu_full::SimdFloatCmp                0      0.00%     19.05% # attempts to use FU when none available
479system.cpu0.iq.fu_full::SimdFloatCvt                0      0.00%     19.05% # attempts to use FU when none available
480system.cpu0.iq.fu_full::SimdFloatDiv                0      0.00%     19.05% # attempts to use FU when none available
481system.cpu0.iq.fu_full::SimdFloatMisc               0      0.00%     19.05% # attempts to use FU when none available
482system.cpu0.iq.fu_full::SimdFloatMult               0      0.00%     19.05% # attempts to use FU when none available
483system.cpu0.iq.fu_full::SimdFloatMultAcc            0      0.00%     19.05% # attempts to use FU when none available
484system.cpu0.iq.fu_full::SimdFloatSqrt               0      0.00%     19.05% # attempts to use FU when none available
485system.cpu0.iq.fu_full::MemRead                435557     47.67%     66.72% # attempts to use FU when none available
486system.cpu0.iq.fu_full::MemWrite               304020     33.28%    100.00% # attempts to use FU when none available
487system.cpu0.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
488system.cpu0.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
489system.cpu0.iq.FU_type_0::No_OpClass             3780      0.01%      0.01% # Type of FU issued
490system.cpu0.iq.FU_type_0::IntAlu             34383436     69.05%     69.05% # Type of FU issued
491system.cpu0.iq.FU_type_0::IntMult               54432      0.11%     69.16% # Type of FU issued
492system.cpu0.iq.FU_type_0::IntDiv                    0      0.00%     69.16% # Type of FU issued
493system.cpu0.iq.FU_type_0::FloatAdd              27661      0.06%     69.22% # Type of FU issued
494system.cpu0.iq.FU_type_0::FloatCmp                  0      0.00%     69.22% # Type of FU issued
495system.cpu0.iq.FU_type_0::FloatCvt                  0      0.00%     69.22% # Type of FU issued
496system.cpu0.iq.FU_type_0::FloatMult                 0      0.00%     69.22% # Type of FU issued
497system.cpu0.iq.FU_type_0::FloatDiv               1883      0.00%     69.22% # Type of FU issued
498system.cpu0.iq.FU_type_0::FloatSqrt                 0      0.00%     69.22% # Type of FU issued
499system.cpu0.iq.FU_type_0::SimdAdd                   0      0.00%     69.22% # Type of FU issued
500system.cpu0.iq.FU_type_0::SimdAddAcc                0      0.00%     69.22% # Type of FU issued
501system.cpu0.iq.FU_type_0::SimdAlu                   0      0.00%     69.22% # Type of FU issued
502system.cpu0.iq.FU_type_0::SimdCmp                   0      0.00%     69.22% # Type of FU issued
503system.cpu0.iq.FU_type_0::SimdCvt                   0      0.00%     69.22% # Type of FU issued
504system.cpu0.iq.FU_type_0::SimdMisc                  0      0.00%     69.22% # Type of FU issued
505system.cpu0.iq.FU_type_0::SimdMult                  0      0.00%     69.22% # Type of FU issued
506system.cpu0.iq.FU_type_0::SimdMultAcc               0      0.00%     69.22% # Type of FU issued
507system.cpu0.iq.FU_type_0::SimdShift                 0      0.00%     69.22% # Type of FU issued
508system.cpu0.iq.FU_type_0::SimdShiftAcc              0      0.00%     69.22% # Type of FU issued
509system.cpu0.iq.FU_type_0::SimdSqrt                  0      0.00%     69.22% # Type of FU issued
510system.cpu0.iq.FU_type_0::SimdFloatAdd              0      0.00%     69.22% # Type of FU issued
511system.cpu0.iq.FU_type_0::SimdFloatAlu              0      0.00%     69.22% # Type of FU issued
512system.cpu0.iq.FU_type_0::SimdFloatCmp              0      0.00%     69.22% # Type of FU issued
513system.cpu0.iq.FU_type_0::SimdFloatCvt              0      0.00%     69.22% # Type of FU issued
514system.cpu0.iq.FU_type_0::SimdFloatDiv              0      0.00%     69.22% # Type of FU issued
515system.cpu0.iq.FU_type_0::SimdFloatMisc             0      0.00%     69.22% # Type of FU issued
516system.cpu0.iq.FU_type_0::SimdFloatMult             0      0.00%     69.22% # Type of FU issued
517system.cpu0.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     69.22% # Type of FU issued
518system.cpu0.iq.FU_type_0::SimdFloatSqrt             0      0.00%     69.22% # Type of FU issued
519system.cpu0.iq.FU_type_0::MemRead             8987932     18.05%     87.27% # Type of FU issued
520system.cpu0.iq.FU_type_0::MemWrite            5577936     11.20%     98.47% # Type of FU issued
521system.cpu0.iq.FU_type_0::IprAccess            760973      1.53%    100.00% # Type of FU issued
522system.cpu0.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
523system.cpu0.iq.FU_type_0::total              49798033                       # Type of FU issued
524system.cpu0.iq.rate                          0.459151                       # Inst issue rate
525system.cpu0.iq.fu_busy_cnt                     913618                       # FU busy when requested
526system.cpu0.iq.fu_busy_rate                  0.018346                       # FU busy rate (busy events/executed inst)
527system.cpu0.iq.int_inst_queue_reads         203658933                       # Number of integer instruction queue reads
528system.cpu0.iq.int_inst_queue_writes         58161397                       # Number of integer instruction queue writes
529system.cpu0.iq.int_inst_queue_wakeup_accesses     48529720                       # Number of integer instruction queue wakeup accesses
530system.cpu0.iq.fp_inst_queue_reads             503398                       # Number of floating instruction queue reads
531system.cpu0.iq.fp_inst_queue_writes            236532                       # Number of floating instruction queue writes
532system.cpu0.iq.fp_inst_queue_wakeup_accesses       231367                       # Number of floating instruction queue wakeup accesses
533system.cpu0.iq.int_alu_accesses              50437037                       # Number of integer alu accesses
534system.cpu0.iq.fp_alu_accesses                 270834                       # Number of floating point alu accesses
535system.cpu0.iew.lsq.thread0.forwLoads          558638                       # Number of loads that had data forwarded from stores
536system.cpu0.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
537system.cpu0.iew.lsq.thread0.squashedLoads      1034329                       # Number of loads squashed
538system.cpu0.iew.lsq.thread0.ignoredResponses         4271                       # Number of memory responses ignored because the instruction is squashed
539system.cpu0.iew.lsq.thread0.memOrderViolation        17854                       # Number of memory ordering violations
540system.cpu0.iew.lsq.thread0.squashedStores       485625                       # Number of stores squashed
541system.cpu0.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
542system.cpu0.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
543system.cpu0.iew.lsq.thread0.rescheduledLoads        18828                       # Number of loads that were rescheduled
544system.cpu0.iew.lsq.thread0.cacheBlocked       348593                       # Number of times an access to memory failed due to the cache being blocked
545system.cpu0.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
546system.cpu0.iew.iewSquashCycles                468306                       # Number of cycles IEW is squashing
547system.cpu0.iew.iewBlockCycles               44263410                       # Number of cycles IEW is blocking
548system.cpu0.iew.iewUnblockCycles              1515089                       # Number of cycles IEW is unblocking
549system.cpu0.iew.iewDispatchedInsts           55600538                       # Number of instructions dispatched to IQ
550system.cpu0.iew.iewDispSquashedInsts           120472                       # Number of squashed instructions skipped by dispatch
551system.cpu0.iew.iewDispLoadInsts              8791454                       # Number of dispatched load instructions
552system.cpu0.iew.iewDispStoreInsts             5770533                       # Number of dispatched store instructions
553system.cpu0.iew.iewDispNonSpecInsts           1526368                       # Number of dispatched non-speculative instructions
554system.cpu0.iew.iewIQFullEvents                 47186                       # Number of times the IQ has become full, causing a stall
555system.cpu0.iew.iewLSQFullEvents              1245112                       # Number of times the LSQ has become full, causing a stall
556system.cpu0.iew.memOrderViolationEvents         17854                       # Number of memory order violations
557system.cpu0.iew.predictedTakenIncorrect        151677                       # Number of branches that were predicted taken incorrectly
558system.cpu0.iew.predictedNotTakenIncorrect       326896                       # Number of branches that were predicted not taken incorrectly
559system.cpu0.iew.branchMispredicts              478573                       # Number of branch mispredicts detected at execute
560system.cpu0.iew.iewExecutedInsts             49327282                       # Number of executed instructions
561system.cpu0.iew.iewExecLoadInsts              8721913                       # Number of load instructions executed
562system.cpu0.iew.iewExecSquashedInsts           470750                       # Number of squashed instructions skipped in execute
563system.cpu0.iew.exec_swp                            0                       # number of swp insts executed
564system.cpu0.iew.exec_nop                      3192803                       # number of nop insts executed
565system.cpu0.iew.exec_refs                    14249477                       # number of memory reference insts executed
566system.cpu0.iew.exec_branches                 7854369                       # Number of branches executed
567system.cpu0.iew.exec_stores                   5527564                       # Number of stores executed
568system.cpu0.iew.exec_rate                    0.454811                       # Inst execution rate
569system.cpu0.iew.wb_sent                      48871282                       # cumulative count of insts sent to commit
570system.cpu0.iew.wb_count                     48761087                       # cumulative count of insts written-back
571system.cpu0.iew.wb_producers                 25232648                       # num instructions producing a value
572system.cpu0.iew.wb_consumers                 34850080                       # num instructions consuming a value
573system.cpu0.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
574system.cpu0.iew.wb_rate                      0.449590                       # insts written-back per cycle
575system.cpu0.iew.wb_fanout                    0.724034                       # average fanout of values written-back
576system.cpu0.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
577system.cpu0.commit.commitSquashedInsts        6529157                       # The number of squashed insts skipped by commit
578system.cpu0.commit.commitNonSpecStalls         538982                       # The number of times commit has been forced to stall to communicate backwards
579system.cpu0.commit.branchMispredicts           437949                       # The number of times a branch was mispredicted
580system.cpu0.commit.committed_per_cycle::samples    102449449                       # Number of insts commited each cycle
581system.cpu0.commit.committed_per_cycle::mean     0.477940                       # Number of insts commited each cycle
582system.cpu0.commit.committed_per_cycle::stdev     1.411753                       # Number of insts commited each cycle
583system.cpu0.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
584system.cpu0.commit.committed_per_cycle::0     85074848     83.04%     83.04% # Number of insts commited each cycle
585system.cpu0.commit.committed_per_cycle::1      6905483      6.74%     89.78% # Number of insts commited each cycle
586system.cpu0.commit.committed_per_cycle::2      3794087      3.70%     93.48% # Number of insts commited each cycle
587system.cpu0.commit.committed_per_cycle::3      1998795      1.95%     95.44% # Number of insts commited each cycle
588system.cpu0.commit.committed_per_cycle::4      1509892      1.47%     96.91% # Number of insts commited each cycle
589system.cpu0.commit.committed_per_cycle::5       553563      0.54%     97.45% # Number of insts commited each cycle
590system.cpu0.commit.committed_per_cycle::6       413229      0.40%     97.85% # Number of insts commited each cycle
591system.cpu0.commit.committed_per_cycle::7       408476      0.40%     98.25% # Number of insts commited each cycle
592system.cpu0.commit.committed_per_cycle::8      1791076      1.75%    100.00% # Number of insts commited each cycle
593system.cpu0.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
594system.cpu0.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
595system.cpu0.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
596system.cpu0.commit.committed_per_cycle::total    102449449                       # Number of insts commited each cycle
597system.cpu0.commit.committedInsts            48964739                       # Number of instructions committed
598system.cpu0.commit.committedOps              48964739                       # Number of ops (including micro ops) committed
599system.cpu0.commit.swp_count                        0                       # Number of s/w prefetches committed
600system.cpu0.commit.refs                      13042033                       # Number of memory references committed
601system.cpu0.commit.loads                      7757125                       # Number of loads committed
602system.cpu0.commit.membars                     182252                       # Number of memory barriers committed
603system.cpu0.commit.branches                   7421354                       # Number of branches committed
604system.cpu0.commit.fp_insts                    228314                       # Number of committed floating point instructions.
605system.cpu0.commit.int_insts                 45387875                       # Number of committed integer instructions.
606system.cpu0.commit.function_calls              614232                       # Number of function calls committed.
607system.cpu0.commit.op_class_0::No_OpClass      2794177      5.71%      5.71% # Class of committed instruction
608system.cpu0.commit.op_class_0::IntAlu        32097051     65.55%     71.26% # Class of committed instruction
609system.cpu0.commit.op_class_0::IntMult          53183      0.11%     71.37% # Class of committed instruction
610system.cpu0.commit.op_class_0::IntDiv               0      0.00%     71.37% # Class of committed instruction
611system.cpu0.commit.op_class_0::FloatAdd         27190      0.06%     71.42% # Class of committed instruction
612system.cpu0.commit.op_class_0::FloatCmp             0      0.00%     71.42% # Class of committed instruction
613system.cpu0.commit.op_class_0::FloatCvt             0      0.00%     71.42% # Class of committed instruction
614system.cpu0.commit.op_class_0::FloatMult            0      0.00%     71.42% # Class of committed instruction
615system.cpu0.commit.op_class_0::FloatDiv          1883      0.00%     71.43% # Class of committed instruction
616system.cpu0.commit.op_class_0::FloatSqrt            0      0.00%     71.43% # Class of committed instruction
617system.cpu0.commit.op_class_0::SimdAdd              0      0.00%     71.43% # Class of committed instruction
618system.cpu0.commit.op_class_0::SimdAddAcc            0      0.00%     71.43% # Class of committed instruction
619system.cpu0.commit.op_class_0::SimdAlu              0      0.00%     71.43% # Class of committed instruction
620system.cpu0.commit.op_class_0::SimdCmp              0      0.00%     71.43% # Class of committed instruction
621system.cpu0.commit.op_class_0::SimdCvt              0      0.00%     71.43% # Class of committed instruction
622system.cpu0.commit.op_class_0::SimdMisc             0      0.00%     71.43% # Class of committed instruction
623system.cpu0.commit.op_class_0::SimdMult             0      0.00%     71.43% # Class of committed instruction
624system.cpu0.commit.op_class_0::SimdMultAcc            0      0.00%     71.43% # Class of committed instruction
625system.cpu0.commit.op_class_0::SimdShift            0      0.00%     71.43% # Class of committed instruction
626system.cpu0.commit.op_class_0::SimdShiftAcc            0      0.00%     71.43% # Class of committed instruction
627system.cpu0.commit.op_class_0::SimdSqrt             0      0.00%     71.43% # Class of committed instruction
628system.cpu0.commit.op_class_0::SimdFloatAdd            0      0.00%     71.43% # Class of committed instruction
629system.cpu0.commit.op_class_0::SimdFloatAlu            0      0.00%     71.43% # Class of committed instruction
630system.cpu0.commit.op_class_0::SimdFloatCmp            0      0.00%     71.43% # Class of committed instruction
631system.cpu0.commit.op_class_0::SimdFloatCvt            0      0.00%     71.43% # Class of committed instruction
632system.cpu0.commit.op_class_0::SimdFloatDiv            0      0.00%     71.43% # Class of committed instruction
633system.cpu0.commit.op_class_0::SimdFloatMisc            0      0.00%     71.43% # Class of committed instruction
634system.cpu0.commit.op_class_0::SimdFloatMult            0      0.00%     71.43% # Class of committed instruction
635system.cpu0.commit.op_class_0::SimdFloatMultAcc            0      0.00%     71.43% # Class of committed instruction
636system.cpu0.commit.op_class_0::SimdFloatSqrt            0      0.00%     71.43% # Class of committed instruction
637system.cpu0.commit.op_class_0::MemRead        7939377     16.21%     87.64% # Class of committed instruction
638system.cpu0.commit.op_class_0::MemWrite       5290905     10.81%     98.45% # Class of committed instruction
639system.cpu0.commit.op_class_0::IprAccess       760973      1.55%    100.00% # Class of committed instruction
640system.cpu0.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
641system.cpu0.commit.op_class_0::total         48964739                       # Class of committed instruction
642system.cpu0.commit.bw_lim_events              1791076                       # number cycles where commit BW limit reached
643system.cpu0.commit.bw_limited                       0                       # number of insts not committed due to BW limits
644system.cpu0.rob.rob_reads                   155949601                       # The number of ROB reads
645system.cpu0.rob.rob_writes                  112132496                       # The number of ROB writes
646system.cpu0.timesIdled                         444606                       # Number of times that the entire CPU went into an idle state and unscheduled itself
647system.cpu0.idleCycles                        4856365                       # Total number of cycles that the CPU has spent unscheduled due to idling
648system.cpu0.quiesceCycles                  3701678908                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
649system.cpu0.committedInsts                   46174329                       # Number of Instructions Simulated
650system.cpu0.committedOps                     46174329                       # Number of Ops (including micro ops) Simulated
651system.cpu0.cpi                              2.348853                       # CPI: Cycles Per Instruction
652system.cpu0.cpi_total                        2.348853                       # CPI: Total CPI of All Threads
653system.cpu0.ipc                              0.425740                       # IPC: Instructions Per Cycle
654system.cpu0.ipc_total                        0.425740                       # IPC: Total IPC of All Threads
655system.cpu0.int_regfile_reads                65048250                       # number of integer regfile reads
656system.cpu0.int_regfile_writes               35377381                       # number of integer regfile writes
657system.cpu0.fp_regfile_reads                   113752                       # number of floating regfile reads
658system.cpu0.fp_regfile_writes                  114375                       # number of floating regfile writes
659system.cpu0.misc_regfile_reads                1675774                       # number of misc regfile reads
660system.cpu0.misc_regfile_writes                759002                       # number of misc regfile writes
661system.cpu0.dcache.tags.replacements          1223787                       # number of replacements
662system.cpu0.dcache.tags.tagsinuse          505.953471                       # Cycle average of tags in use
663system.cpu0.dcache.tags.total_refs            9930066                       # Total number of references to valid blocks.
664system.cpu0.dcache.tags.sampled_refs          1224299                       # Sample count of references to valid blocks.
665system.cpu0.dcache.tags.avg_refs             8.110818                       # Average number of references to valid blocks.
666system.cpu0.dcache.tags.warmup_cycle         25151000                       # Cycle when the warmup percentage was hit.
667system.cpu0.dcache.tags.occ_blocks::cpu0.data   505.953471                       # Average occupied blocks per requestor
668system.cpu0.dcache.tags.occ_percent::cpu0.data     0.988190                       # Average percentage of cache occupancy
669system.cpu0.dcache.tags.occ_percent::total     0.988190                       # Average percentage of cache occupancy
670system.cpu0.dcache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
671system.cpu0.dcache.tags.age_task_id_blocks_1024::0          228                       # Occupied blocks per task id
672system.cpu0.dcache.tags.age_task_id_blocks_1024::1          236                       # Occupied blocks per task id
673system.cpu0.dcache.tags.age_task_id_blocks_1024::2           48                       # Occupied blocks per task id
674system.cpu0.dcache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
675system.cpu0.dcache.tags.tag_accesses         53654077                       # Number of tag accesses
676system.cpu0.dcache.tags.data_accesses        53654077                       # Number of data accesses
677system.cpu0.dcache.ReadReq_hits::cpu0.data      6167393                       # number of ReadReq hits
678system.cpu0.dcache.ReadReq_hits::total        6167393                       # number of ReadReq hits
679system.cpu0.dcache.WriteReq_hits::cpu0.data      3426848                       # number of WriteReq hits
680system.cpu0.dcache.WriteReq_hits::total       3426848                       # number of WriteReq hits
681system.cpu0.dcache.LoadLockedReq_hits::cpu0.data       149101                       # number of LoadLockedReq hits
682system.cpu0.dcache.LoadLockedReq_hits::total       149101                       # number of LoadLockedReq hits
683system.cpu0.dcache.StoreCondReq_hits::cpu0.data       171294                       # number of StoreCondReq hits
684system.cpu0.dcache.StoreCondReq_hits::total       171294                       # number of StoreCondReq hits
685system.cpu0.dcache.demand_hits::cpu0.data      9594241                       # number of demand (read+write) hits
686system.cpu0.dcache.demand_hits::total         9594241                       # number of demand (read+write) hits
687system.cpu0.dcache.overall_hits::cpu0.data      9594241                       # number of overall hits
688system.cpu0.dcache.overall_hits::total        9594241                       # number of overall hits
689system.cpu0.dcache.ReadReq_misses::cpu0.data      1498647                       # number of ReadReq misses
690system.cpu0.dcache.ReadReq_misses::total      1498647                       # number of ReadReq misses
691system.cpu0.dcache.WriteReq_misses::cpu0.data      1667216                       # number of WriteReq misses
692system.cpu0.dcache.WriteReq_misses::total      1667216                       # number of WriteReq misses
693system.cpu0.dcache.LoadLockedReq_misses::cpu0.data        19081                       # number of LoadLockedReq misses
694system.cpu0.dcache.LoadLockedReq_misses::total        19081                       # number of LoadLockedReq misses
695system.cpu0.dcache.StoreCondReq_misses::cpu0.data         4721                       # number of StoreCondReq misses
696system.cpu0.dcache.StoreCondReq_misses::total         4721                       # number of StoreCondReq misses
697system.cpu0.dcache.demand_misses::cpu0.data      3165863                       # number of demand (read+write) misses
698system.cpu0.dcache.demand_misses::total       3165863                       # number of demand (read+write) misses
699system.cpu0.dcache.overall_misses::cpu0.data      3165863                       # number of overall misses
700system.cpu0.dcache.overall_misses::total      3165863                       # number of overall misses
701system.cpu0.dcache.ReadReq_miss_latency::cpu0.data  39188841077                       # number of ReadReq miss cycles
702system.cpu0.dcache.ReadReq_miss_latency::total  39188841077                       # number of ReadReq miss cycles
703system.cpu0.dcache.WriteReq_miss_latency::cpu0.data  77581958562                       # number of WriteReq miss cycles
704system.cpu0.dcache.WriteReq_miss_latency::total  77581958562                       # number of WriteReq miss cycles
705system.cpu0.dcache.LoadLockedReq_miss_latency::cpu0.data    288599741                       # number of LoadLockedReq miss cycles
706system.cpu0.dcache.LoadLockedReq_miss_latency::total    288599741                       # number of LoadLockedReq miss cycles
707system.cpu0.dcache.StoreCondReq_miss_latency::cpu0.data     35650235                       # number of StoreCondReq miss cycles
708system.cpu0.dcache.StoreCondReq_miss_latency::total     35650235                       # number of StoreCondReq miss cycles
709system.cpu0.dcache.demand_miss_latency::cpu0.data 116770799639                       # number of demand (read+write) miss cycles
710system.cpu0.dcache.demand_miss_latency::total 116770799639                       # number of demand (read+write) miss cycles
711system.cpu0.dcache.overall_miss_latency::cpu0.data 116770799639                       # number of overall miss cycles
712system.cpu0.dcache.overall_miss_latency::total 116770799639                       # number of overall miss cycles
713system.cpu0.dcache.ReadReq_accesses::cpu0.data      7666040                       # number of ReadReq accesses(hits+misses)
714system.cpu0.dcache.ReadReq_accesses::total      7666040                       # number of ReadReq accesses(hits+misses)
715system.cpu0.dcache.WriteReq_accesses::cpu0.data      5094064                       # number of WriteReq accesses(hits+misses)
716system.cpu0.dcache.WriteReq_accesses::total      5094064                       # number of WriteReq accesses(hits+misses)
717system.cpu0.dcache.LoadLockedReq_accesses::cpu0.data       168182                       # number of LoadLockedReq accesses(hits+misses)
718system.cpu0.dcache.LoadLockedReq_accesses::total       168182                       # number of LoadLockedReq accesses(hits+misses)
719system.cpu0.dcache.StoreCondReq_accesses::cpu0.data       176015                       # number of StoreCondReq accesses(hits+misses)
720system.cpu0.dcache.StoreCondReq_accesses::total       176015                       # number of StoreCondReq accesses(hits+misses)
721system.cpu0.dcache.demand_accesses::cpu0.data     12760104                       # number of demand (read+write) accesses
722system.cpu0.dcache.demand_accesses::total     12760104                       # number of demand (read+write) accesses
723system.cpu0.dcache.overall_accesses::cpu0.data     12760104                       # number of overall (read+write) accesses
724system.cpu0.dcache.overall_accesses::total     12760104                       # number of overall (read+write) accesses
725system.cpu0.dcache.ReadReq_miss_rate::cpu0.data     0.195492                       # miss rate for ReadReq accesses
726system.cpu0.dcache.ReadReq_miss_rate::total     0.195492                       # miss rate for ReadReq accesses
727system.cpu0.dcache.WriteReq_miss_rate::cpu0.data     0.327286                       # miss rate for WriteReq accesses
728system.cpu0.dcache.WriteReq_miss_rate::total     0.327286                       # miss rate for WriteReq accesses
729system.cpu0.dcache.LoadLockedReq_miss_rate::cpu0.data     0.113454                       # miss rate for LoadLockedReq accesses
730system.cpu0.dcache.LoadLockedReq_miss_rate::total     0.113454                       # miss rate for LoadLockedReq accesses
731system.cpu0.dcache.StoreCondReq_miss_rate::cpu0.data     0.026822                       # miss rate for StoreCondReq accesses
732system.cpu0.dcache.StoreCondReq_miss_rate::total     0.026822                       # miss rate for StoreCondReq accesses
733system.cpu0.dcache.demand_miss_rate::cpu0.data     0.248106                       # miss rate for demand accesses
734system.cpu0.dcache.demand_miss_rate::total     0.248106                       # miss rate for demand accesses
735system.cpu0.dcache.overall_miss_rate::cpu0.data     0.248106                       # miss rate for overall accesses
736system.cpu0.dcache.overall_miss_rate::total     0.248106                       # miss rate for overall accesses
737system.cpu0.dcache.ReadReq_avg_miss_latency::cpu0.data 26149.480883                       # average ReadReq miss latency
738system.cpu0.dcache.ReadReq_avg_miss_latency::total 26149.480883                       # average ReadReq miss latency
739system.cpu0.dcache.WriteReq_avg_miss_latency::cpu0.data 46533.837584                       # average WriteReq miss latency
740system.cpu0.dcache.WriteReq_avg_miss_latency::total 46533.837584                       # average WriteReq miss latency
741system.cpu0.dcache.LoadLockedReq_avg_miss_latency::cpu0.data 15124.979875                       # average LoadLockedReq miss latency
742system.cpu0.dcache.LoadLockedReq_avg_miss_latency::total 15124.979875                       # average LoadLockedReq miss latency
743system.cpu0.dcache.StoreCondReq_avg_miss_latency::cpu0.data  7551.416014                       # average StoreCondReq miss latency
744system.cpu0.dcache.StoreCondReq_avg_miss_latency::total  7551.416014                       # average StoreCondReq miss latency
745system.cpu0.dcache.demand_avg_miss_latency::cpu0.data 36884.350220                       # average overall miss latency
746system.cpu0.dcache.demand_avg_miss_latency::total 36884.350220                       # average overall miss latency
747system.cpu0.dcache.overall_avg_miss_latency::cpu0.data 36884.350220                       # average overall miss latency
748system.cpu0.dcache.overall_avg_miss_latency::total 36884.350220                       # average overall miss latency
749system.cpu0.dcache.blocked_cycles::no_mshrs      3791444                       # number of cycles access was blocked
750system.cpu0.dcache.blocked_cycles::no_targets         2983                       # number of cycles access was blocked
751system.cpu0.dcache.blocked::no_mshrs           159835                       # number of cycles access was blocked
752system.cpu0.dcache.blocked::no_targets             87                       # number of cycles access was blocked
753system.cpu0.dcache.avg_blocked_cycles::no_mshrs    23.720987                       # average number of cycles each access was blocked
754system.cpu0.dcache.avg_blocked_cycles::no_targets    34.287356                       # average number of cycles each access was blocked
755system.cpu0.dcache.fast_writes                      0                       # number of fast writes performed
756system.cpu0.dcache.cache_copies                     0                       # number of cache copies performed
757system.cpu0.dcache.writebacks::writebacks       710527                       # number of writebacks
758system.cpu0.dcache.writebacks::total           710527                       # number of writebacks
759system.cpu0.dcache.ReadReq_mshr_hits::cpu0.data       518299                       # number of ReadReq MSHR hits
760system.cpu0.dcache.ReadReq_mshr_hits::total       518299                       # number of ReadReq MSHR hits
761system.cpu0.dcache.WriteReq_mshr_hits::cpu0.data      1417662                       # number of WriteReq MSHR hits
762system.cpu0.dcache.WriteReq_mshr_hits::total      1417662                       # number of WriteReq MSHR hits
763system.cpu0.dcache.LoadLockedReq_mshr_hits::cpu0.data         4443                       # number of LoadLockedReq MSHR hits
764system.cpu0.dcache.LoadLockedReq_mshr_hits::total         4443                       # number of LoadLockedReq MSHR hits
765system.cpu0.dcache.demand_mshr_hits::cpu0.data      1935961                       # number of demand (read+write) MSHR hits
766system.cpu0.dcache.demand_mshr_hits::total      1935961                       # number of demand (read+write) MSHR hits
767system.cpu0.dcache.overall_mshr_hits::cpu0.data      1935961                       # number of overall MSHR hits
768system.cpu0.dcache.overall_mshr_hits::total      1935961                       # number of overall MSHR hits
769system.cpu0.dcache.ReadReq_mshr_misses::cpu0.data       980348                       # number of ReadReq MSHR misses
770system.cpu0.dcache.ReadReq_mshr_misses::total       980348                       # number of ReadReq MSHR misses
771system.cpu0.dcache.WriteReq_mshr_misses::cpu0.data       249554                       # number of WriteReq MSHR misses
772system.cpu0.dcache.WriteReq_mshr_misses::total       249554                       # number of WriteReq MSHR misses
773system.cpu0.dcache.LoadLockedReq_mshr_misses::cpu0.data        14638                       # number of LoadLockedReq MSHR misses
774system.cpu0.dcache.LoadLockedReq_mshr_misses::total        14638                       # number of LoadLockedReq MSHR misses
775system.cpu0.dcache.StoreCondReq_mshr_misses::cpu0.data         4721                       # number of StoreCondReq MSHR misses
776system.cpu0.dcache.StoreCondReq_mshr_misses::total         4721                       # number of StoreCondReq MSHR misses
777system.cpu0.dcache.demand_mshr_misses::cpu0.data      1229902                       # number of demand (read+write) MSHR misses
778system.cpu0.dcache.demand_mshr_misses::total      1229902                       # number of demand (read+write) MSHR misses
779system.cpu0.dcache.overall_mshr_misses::cpu0.data      1229902                       # number of overall MSHR misses
780system.cpu0.dcache.overall_mshr_misses::total      1229902                       # number of overall MSHR misses
781system.cpu0.dcache.ReadReq_mshr_miss_latency::cpu0.data  27067717433                       # number of ReadReq MSHR miss cycles
782system.cpu0.dcache.ReadReq_mshr_miss_latency::total  27067717433                       # number of ReadReq MSHR miss cycles
783system.cpu0.dcache.WriteReq_mshr_miss_latency::cpu0.data  11277928082                       # number of WriteReq MSHR miss cycles
784system.cpu0.dcache.WriteReq_mshr_miss_latency::total  11277928082                       # number of WriteReq MSHR miss cycles
785system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::cpu0.data    147839258                       # number of LoadLockedReq MSHR miss cycles
786system.cpu0.dcache.LoadLockedReq_mshr_miss_latency::total    147839258                       # number of LoadLockedReq MSHR miss cycles
787system.cpu0.dcache.StoreCondReq_mshr_miss_latency::cpu0.data     26206765                       # number of StoreCondReq MSHR miss cycles
788system.cpu0.dcache.StoreCondReq_mshr_miss_latency::total     26206765                       # number of StoreCondReq MSHR miss cycles
789system.cpu0.dcache.demand_mshr_miss_latency::cpu0.data  38345645515                       # number of demand (read+write) MSHR miss cycles
790system.cpu0.dcache.demand_mshr_miss_latency::total  38345645515                       # number of demand (read+write) MSHR miss cycles
791system.cpu0.dcache.overall_mshr_miss_latency::cpu0.data  38345645515                       # number of overall MSHR miss cycles
792system.cpu0.dcache.overall_mshr_miss_latency::total  38345645515                       # number of overall MSHR miss cycles
793system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::cpu0.data   1453124500                       # number of ReadReq MSHR uncacheable cycles
794system.cpu0.dcache.ReadReq_mshr_uncacheable_latency::total   1453124500                       # number of ReadReq MSHR uncacheable cycles
795system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::cpu0.data   2199080998                       # number of WriteReq MSHR uncacheable cycles
796system.cpu0.dcache.WriteReq_mshr_uncacheable_latency::total   2199080998                       # number of WriteReq MSHR uncacheable cycles
797system.cpu0.dcache.overall_mshr_uncacheable_latency::cpu0.data   3652205498                       # number of overall MSHR uncacheable cycles
798system.cpu0.dcache.overall_mshr_uncacheable_latency::total   3652205498                       # number of overall MSHR uncacheable cycles
799system.cpu0.dcache.ReadReq_mshr_miss_rate::cpu0.data     0.127882                       # mshr miss rate for ReadReq accesses
800system.cpu0.dcache.ReadReq_mshr_miss_rate::total     0.127882                       # mshr miss rate for ReadReq accesses
801system.cpu0.dcache.WriteReq_mshr_miss_rate::cpu0.data     0.048989                       # mshr miss rate for WriteReq accesses
802system.cpu0.dcache.WriteReq_mshr_miss_rate::total     0.048989                       # mshr miss rate for WriteReq accesses
803system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::cpu0.data     0.087037                       # mshr miss rate for LoadLockedReq accesses
804system.cpu0.dcache.LoadLockedReq_mshr_miss_rate::total     0.087037                       # mshr miss rate for LoadLockedReq accesses
805system.cpu0.dcache.StoreCondReq_mshr_miss_rate::cpu0.data     0.026822                       # mshr miss rate for StoreCondReq accesses
806system.cpu0.dcache.StoreCondReq_mshr_miss_rate::total     0.026822                       # mshr miss rate for StoreCondReq accesses
807system.cpu0.dcache.demand_mshr_miss_rate::cpu0.data     0.096387                       # mshr miss rate for demand accesses
808system.cpu0.dcache.demand_mshr_miss_rate::total     0.096387                       # mshr miss rate for demand accesses
809system.cpu0.dcache.overall_mshr_miss_rate::cpu0.data     0.096387                       # mshr miss rate for overall accesses
810system.cpu0.dcache.overall_mshr_miss_rate::total     0.096387                       # mshr miss rate for overall accesses
811system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::cpu0.data 27610.315350                       # average ReadReq mshr miss latency
812system.cpu0.dcache.ReadReq_avg_mshr_miss_latency::total 27610.315350                       # average ReadReq mshr miss latency
813system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::cpu0.data 45192.335454                       # average WriteReq mshr miss latency
814system.cpu0.dcache.WriteReq_avg_mshr_miss_latency::total 45192.335454                       # average WriteReq mshr miss latency
815system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu0.data 10099.689712                       # average LoadLockedReq mshr miss latency
816system.cpu0.dcache.LoadLockedReq_avg_mshr_miss_latency::total 10099.689712                       # average LoadLockedReq mshr miss latency
817system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::cpu0.data  5551.104639                       # average StoreCondReq mshr miss latency
818system.cpu0.dcache.StoreCondReq_avg_mshr_miss_latency::total  5551.104639                       # average StoreCondReq mshr miss latency
819system.cpu0.dcache.demand_avg_mshr_miss_latency::cpu0.data 31177.805642                       # average overall mshr miss latency
820system.cpu0.dcache.demand_avg_mshr_miss_latency::total 31177.805642                       # average overall mshr miss latency
821system.cpu0.dcache.overall_avg_mshr_miss_latency::cpu0.data 31177.805642                       # average overall mshr miss latency
822system.cpu0.dcache.overall_avg_mshr_miss_latency::total 31177.805642                       # average overall mshr miss latency
823system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average ReadReq mshr uncacheable latency
824system.cpu0.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
825system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average WriteReq mshr uncacheable latency
826system.cpu0.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
827system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average overall mshr uncacheable latency
828system.cpu0.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
829system.cpu0.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
830system.cpu0.icache.tags.replacements           815495                       # number of replacements
831system.cpu0.icache.tags.tagsinuse          509.595712                       # Cycle average of tags in use
832system.cpu0.icache.tags.total_refs            6922237                       # Total number of references to valid blocks.
833system.cpu0.icache.tags.sampled_refs           816007                       # Sample count of references to valid blocks.
834system.cpu0.icache.tags.avg_refs             8.483061                       # Average number of references to valid blocks.
835system.cpu0.icache.tags.warmup_cycle      26485869250                       # Cycle when the warmup percentage was hit.
836system.cpu0.icache.tags.occ_blocks::cpu0.inst   509.595712                       # Average occupied blocks per requestor
837system.cpu0.icache.tags.occ_percent::cpu0.inst     0.995304                       # Average percentage of cache occupancy
838system.cpu0.icache.tags.occ_percent::total     0.995304                       # Average percentage of cache occupancy
839system.cpu0.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
840system.cpu0.icache.tags.age_task_id_blocks_1024::0           69                       # Occupied blocks per task id
841system.cpu0.icache.tags.age_task_id_blocks_1024::1           32                       # Occupied blocks per task id
842system.cpu0.icache.tags.age_task_id_blocks_1024::2          411                       # Occupied blocks per task id
843system.cpu0.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
844system.cpu0.icache.tags.tag_accesses          8594091                       # Number of tag accesses
845system.cpu0.icache.tags.data_accesses         8594091                       # Number of data accesses
846system.cpu0.icache.ReadReq_hits::cpu0.inst      6922237                       # number of ReadReq hits
847system.cpu0.icache.ReadReq_hits::total        6922237                       # number of ReadReq hits
848system.cpu0.icache.demand_hits::cpu0.inst      6922237                       # number of demand (read+write) hits
849system.cpu0.icache.demand_hits::total         6922237                       # number of demand (read+write) hits
850system.cpu0.icache.overall_hits::cpu0.inst      6922237                       # number of overall hits
851system.cpu0.icache.overall_hits::total        6922237                       # number of overall hits
852system.cpu0.icache.ReadReq_misses::cpu0.inst       855710                       # number of ReadReq misses
853system.cpu0.icache.ReadReq_misses::total       855710                       # number of ReadReq misses
854system.cpu0.icache.demand_misses::cpu0.inst       855710                       # number of demand (read+write) misses
855system.cpu0.icache.demand_misses::total        855710                       # number of demand (read+write) misses
856system.cpu0.icache.overall_misses::cpu0.inst       855710                       # number of overall misses
857system.cpu0.icache.overall_misses::total       855710                       # number of overall misses
858system.cpu0.icache.ReadReq_miss_latency::cpu0.inst  12231378721                       # number of ReadReq miss cycles
859system.cpu0.icache.ReadReq_miss_latency::total  12231378721                       # number of ReadReq miss cycles
860system.cpu0.icache.demand_miss_latency::cpu0.inst  12231378721                       # number of demand (read+write) miss cycles
861system.cpu0.icache.demand_miss_latency::total  12231378721                       # number of demand (read+write) miss cycles
862system.cpu0.icache.overall_miss_latency::cpu0.inst  12231378721                       # number of overall miss cycles
863system.cpu0.icache.overall_miss_latency::total  12231378721                       # number of overall miss cycles
864system.cpu0.icache.ReadReq_accesses::cpu0.inst      7777947                       # number of ReadReq accesses(hits+misses)
865system.cpu0.icache.ReadReq_accesses::total      7777947                       # number of ReadReq accesses(hits+misses)
866system.cpu0.icache.demand_accesses::cpu0.inst      7777947                       # number of demand (read+write) accesses
867system.cpu0.icache.demand_accesses::total      7777947                       # number of demand (read+write) accesses
868system.cpu0.icache.overall_accesses::cpu0.inst      7777947                       # number of overall (read+write) accesses
869system.cpu0.icache.overall_accesses::total      7777947                       # number of overall (read+write) accesses
870system.cpu0.icache.ReadReq_miss_rate::cpu0.inst     0.110017                       # miss rate for ReadReq accesses
871system.cpu0.icache.ReadReq_miss_rate::total     0.110017                       # miss rate for ReadReq accesses
872system.cpu0.icache.demand_miss_rate::cpu0.inst     0.110017                       # miss rate for demand accesses
873system.cpu0.icache.demand_miss_rate::total     0.110017                       # miss rate for demand accesses
874system.cpu0.icache.overall_miss_rate::cpu0.inst     0.110017                       # miss rate for overall accesses
875system.cpu0.icache.overall_miss_rate::total     0.110017                       # miss rate for overall accesses
876system.cpu0.icache.ReadReq_avg_miss_latency::cpu0.inst 14293.836371                       # average ReadReq miss latency
877system.cpu0.icache.ReadReq_avg_miss_latency::total 14293.836371                       # average ReadReq miss latency
878system.cpu0.icache.demand_avg_miss_latency::cpu0.inst 14293.836371                       # average overall miss latency
879system.cpu0.icache.demand_avg_miss_latency::total 14293.836371                       # average overall miss latency
880system.cpu0.icache.overall_avg_miss_latency::cpu0.inst 14293.836371                       # average overall miss latency
881system.cpu0.icache.overall_avg_miss_latency::total 14293.836371                       # average overall miss latency
882system.cpu0.icache.blocked_cycles::no_mshrs         4554                       # number of cycles access was blocked
883system.cpu0.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
884system.cpu0.icache.blocked::no_mshrs              181                       # number of cycles access was blocked
885system.cpu0.icache.blocked::no_targets              0                       # number of cycles access was blocked
886system.cpu0.icache.avg_blocked_cycles::no_mshrs    25.160221                       # average number of cycles each access was blocked
887system.cpu0.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
888system.cpu0.icache.fast_writes                      0                       # number of fast writes performed
889system.cpu0.icache.cache_copies                     0                       # number of cache copies performed
890system.cpu0.icache.ReadReq_mshr_hits::cpu0.inst        39566                       # number of ReadReq MSHR hits
891system.cpu0.icache.ReadReq_mshr_hits::total        39566                       # number of ReadReq MSHR hits
892system.cpu0.icache.demand_mshr_hits::cpu0.inst        39566                       # number of demand (read+write) MSHR hits
893system.cpu0.icache.demand_mshr_hits::total        39566                       # number of demand (read+write) MSHR hits
894system.cpu0.icache.overall_mshr_hits::cpu0.inst        39566                       # number of overall MSHR hits
895system.cpu0.icache.overall_mshr_hits::total        39566                       # number of overall MSHR hits
896system.cpu0.icache.ReadReq_mshr_misses::cpu0.inst       816144                       # number of ReadReq MSHR misses
897system.cpu0.icache.ReadReq_mshr_misses::total       816144                       # number of ReadReq MSHR misses
898system.cpu0.icache.demand_mshr_misses::cpu0.inst       816144                       # number of demand (read+write) MSHR misses
899system.cpu0.icache.demand_mshr_misses::total       816144                       # number of demand (read+write) MSHR misses
900system.cpu0.icache.overall_mshr_misses::cpu0.inst       816144                       # number of overall MSHR misses
901system.cpu0.icache.overall_mshr_misses::total       816144                       # number of overall MSHR misses
902system.cpu0.icache.ReadReq_mshr_miss_latency::cpu0.inst  10088624022                       # number of ReadReq MSHR miss cycles
903system.cpu0.icache.ReadReq_mshr_miss_latency::total  10088624022                       # number of ReadReq MSHR miss cycles
904system.cpu0.icache.demand_mshr_miss_latency::cpu0.inst  10088624022                       # number of demand (read+write) MSHR miss cycles
905system.cpu0.icache.demand_mshr_miss_latency::total  10088624022                       # number of demand (read+write) MSHR miss cycles
906system.cpu0.icache.overall_mshr_miss_latency::cpu0.inst  10088624022                       # number of overall MSHR miss cycles
907system.cpu0.icache.overall_mshr_miss_latency::total  10088624022                       # number of overall MSHR miss cycles
908system.cpu0.icache.ReadReq_mshr_miss_rate::cpu0.inst     0.104931                       # mshr miss rate for ReadReq accesses
909system.cpu0.icache.ReadReq_mshr_miss_rate::total     0.104931                       # mshr miss rate for ReadReq accesses
910system.cpu0.icache.demand_mshr_miss_rate::cpu0.inst     0.104931                       # mshr miss rate for demand accesses
911system.cpu0.icache.demand_mshr_miss_rate::total     0.104931                       # mshr miss rate for demand accesses
912system.cpu0.icache.overall_mshr_miss_rate::cpu0.inst     0.104931                       # mshr miss rate for overall accesses
913system.cpu0.icache.overall_mshr_miss_rate::total     0.104931                       # mshr miss rate for overall accesses
914system.cpu0.icache.ReadReq_avg_mshr_miss_latency::cpu0.inst 12361.328420                       # average ReadReq mshr miss latency
915system.cpu0.icache.ReadReq_avg_mshr_miss_latency::total 12361.328420                       # average ReadReq mshr miss latency
916system.cpu0.icache.demand_avg_mshr_miss_latency::cpu0.inst 12361.328420                       # average overall mshr miss latency
917system.cpu0.icache.demand_avg_mshr_miss_latency::total 12361.328420                       # average overall mshr miss latency
918system.cpu0.icache.overall_avg_mshr_miss_latency::cpu0.inst 12361.328420                       # average overall mshr miss latency
919system.cpu0.icache.overall_avg_mshr_miss_latency::total 12361.328420                       # average overall mshr miss latency
920system.cpu0.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
921system.cpu1.branchPred.lookups                4639832                       # Number of BP lookups
922system.cpu1.branchPred.condPredicted          4063901                       # Number of conditional branches predicted
923system.cpu1.branchPred.condIncorrect            82203                       # Number of conditional branches incorrect
924system.cpu1.branchPred.BTBLookups             2874870                       # Number of BTB lookups
925system.cpu1.branchPred.BTBHits                1132301                       # Number of BTB hits
926system.cpu1.branchPred.BTBCorrect                   0                       # Number of correct BTB predictions (this stat may not work properly.
927system.cpu1.branchPred.BTBHitPct            39.386164                       # BTB Hit Percentage
928system.cpu1.branchPred.usedRAS                 224009                       # Number of times the RAS was used to get a target.
929system.cpu1.branchPred.RASInCorrect              7064                       # Number of incorrect RAS predictions.
930system.cpu1.dtb.fetch_hits                          0                       # ITB hits
931system.cpu1.dtb.fetch_misses                        0                       # ITB misses
932system.cpu1.dtb.fetch_acv                           0                       # ITB acv
933system.cpu1.dtb.fetch_accesses                      0                       # ITB accesses
934system.cpu1.dtb.read_hits                     2413283                       # DTB read hits
935system.cpu1.dtb.read_misses                     10075                       # DTB read misses
936system.cpu1.dtb.read_acv                            6                       # DTB read access violations
937system.cpu1.dtb.read_accesses                  292262                       # DTB read accesses
938system.cpu1.dtb.write_hits                    1597058                       # DTB write hits
939system.cpu1.dtb.write_misses                     2093                       # DTB write misses
940system.cpu1.dtb.write_acv                          37                       # DTB write access violations
941system.cpu1.dtb.write_accesses                 110264                       # DTB write accesses
942system.cpu1.dtb.data_hits                     4010341                       # DTB hits
943system.cpu1.dtb.data_misses                     12168                       # DTB misses
944system.cpu1.dtb.data_acv                           43                       # DTB access violations
945system.cpu1.dtb.data_accesses                  402526                       # DTB accesses
946system.cpu1.itb.fetch_hits                     608432                       # ITB hits
947system.cpu1.itb.fetch_misses                     5602                       # ITB misses
948system.cpu1.itb.fetch_acv                          65                       # ITB acv
949system.cpu1.itb.fetch_accesses                 614034                       # ITB accesses
950system.cpu1.itb.read_hits                           0                       # DTB read hits
951system.cpu1.itb.read_misses                         0                       # DTB read misses
952system.cpu1.itb.read_acv                            0                       # DTB read access violations
953system.cpu1.itb.read_accesses                       0                       # DTB read accesses
954system.cpu1.itb.write_hits                          0                       # DTB write hits
955system.cpu1.itb.write_misses                        0                       # DTB write misses
956system.cpu1.itb.write_acv                           0                       # DTB write access violations
957system.cpu1.itb.write_accesses                      0                       # DTB write accesses
958system.cpu1.itb.data_hits                           0                       # DTB hits
959system.cpu1.itb.data_misses                         0                       # DTB misses
960system.cpu1.itb.data_acv                            0                       # DTB access violations
961system.cpu1.itb.data_accesses                       0                       # DTB accesses
962system.cpu1.numCycles                        19085086                       # number of cpu cycles simulated
963system.cpu1.numWorkItemsStarted                     0                       # number of work items this cpu started
964system.cpu1.numWorkItemsCompleted                   0                       # number of work items this cpu completed
965system.cpu1.fetch.icacheStallCycles           8490084                       # Number of cycles fetch is stalled on an Icache miss
966system.cpu1.fetch.Insts                      17874574                       # Number of instructions fetch has processed
967system.cpu1.fetch.Branches                    4639832                       # Number of branches that fetch encountered
968system.cpu1.fetch.predictedBranches           1356310                       # Number of branches that fetch has predicted taken
969system.cpu1.fetch.Cycles                      9216388                       # Number of cycles fetch has run and was not squashing or blocked
970system.cpu1.fetch.SquashCycles                 327612                       # Number of cycles fetch has spent squashing
971system.cpu1.fetch.MiscStallCycles               26792                       # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
972system.cpu1.fetch.PendingTrapStallCycles       219924                       # Number of stall cycles due to pending traps
973system.cpu1.fetch.PendingQuiesceStallCycles        67319                       # Number of stall cycles due to pending quiesce instructions
974system.cpu1.fetch.IcacheWaitRetryStallCycles           22                       # Number of stall cycles due to full MSHR
975system.cpu1.fetch.CacheLines                  1967111                       # Number of cache lines fetched
976system.cpu1.fetch.IcacheSquashes                67009                       # Number of outstanding Icache misses that were squashed
977system.cpu1.fetch.rateDist::samples          18184335                       # Number of instructions fetched each cycle (Total)
978system.cpu1.fetch.rateDist::mean             0.982966                       # Number of instructions fetched each cycle (Total)
979system.cpu1.fetch.rateDist::stdev            2.394246                       # Number of instructions fetched each cycle (Total)
980system.cpu1.fetch.rateDist::underflows              0      0.00%      0.00% # Number of instructions fetched each cycle (Total)
981system.cpu1.fetch.rateDist::0                15065350     82.85%     82.85% # Number of instructions fetched each cycle (Total)
982system.cpu1.fetch.rateDist::1                  205923      1.13%     83.98% # Number of instructions fetched each cycle (Total)
983system.cpu1.fetch.rateDist::2                  307986      1.69%     85.67% # Number of instructions fetched each cycle (Total)
984system.cpu1.fetch.rateDist::3                  226074      1.24%     86.92% # Number of instructions fetched each cycle (Total)
985system.cpu1.fetch.rateDist::4                  391185      2.15%     89.07% # Number of instructions fetched each cycle (Total)
986system.cpu1.fetch.rateDist::5                  151633      0.83%     89.90% # Number of instructions fetched each cycle (Total)
987system.cpu1.fetch.rateDist::6                  170482      0.94%     90.84% # Number of instructions fetched each cycle (Total)
988system.cpu1.fetch.rateDist::7                  296956      1.63%     92.47% # Number of instructions fetched each cycle (Total)
989system.cpu1.fetch.rateDist::8                 1368746      7.53%    100.00% # Number of instructions fetched each cycle (Total)
990system.cpu1.fetch.rateDist::overflows               0      0.00%    100.00% # Number of instructions fetched each cycle (Total)
991system.cpu1.fetch.rateDist::min_value               0                       # Number of instructions fetched each cycle (Total)
992system.cpu1.fetch.rateDist::max_value               8                       # Number of instructions fetched each cycle (Total)
993system.cpu1.fetch.rateDist::total            18184335                       # Number of instructions fetched each cycle (Total)
994system.cpu1.fetch.branchRate                 0.243113                       # Number of branch fetches per cycle
995system.cpu1.fetch.rate                       0.936573                       # Number of inst fetches per cycle
996system.cpu1.decode.IdleCycles                 6979571                       # Number of cycles decode is idle
997system.cpu1.decode.BlockedCycles              8518725                       # Number of cycles decode is blocked
998system.cpu1.decode.RunCycles                  2274233                       # Number of cycles decode is running
999system.cpu1.decode.UnblockCycles               256003                       # Number of cycles decode is unblocking
1000system.cpu1.decode.SquashCycles                155802                       # Number of cycles decode is squashing
1001system.cpu1.decode.BranchResolved              137194                       # Number of times decode resolved a branch
1002system.cpu1.decode.BranchMispred                 8084                       # Number of times decode detected a branch misprediction
1003system.cpu1.decode.DecodedInsts              14619784                       # Number of instructions handled by decode
1004system.cpu1.decode.SquashedInsts                26597                       # Number of squashed instructions handled by decode
1005system.cpu1.rename.SquashCycles                155802                       # Number of cycles rename is squashing
1006system.cpu1.rename.IdleCycles                 7159934                       # Number of cycles rename is idle
1007system.cpu1.rename.BlockCycles                 614392                       # Number of cycles rename is blocking
1008system.cpu1.rename.serializeStallCycles       6924569                       # count of cycles rename stalled for serializing inst
1009system.cpu1.rename.RunCycles                  2350603                       # Number of cycles rename is running
1010system.cpu1.rename.UnblockCycles               979033                       # Number of cycles rename is unblocking
1011system.cpu1.rename.RenamedInsts              13886683                       # Number of instructions processed by rename
1012system.cpu1.rename.ROBFullEvents                 9133                       # Number of times rename has blocked due to ROB full
1013system.cpu1.rename.IQFullEvents                 71770                       # Number of times rename has blocked due to IQ full
1014system.cpu1.rename.LQFullEvents                 16856                       # Number of times rename has blocked due to LQ full
1015system.cpu1.rename.SQFullEvents                365854                       # Number of times rename has blocked due to SQ full
1016system.cpu1.rename.RenamedOperands            9047331                       # Number of destination operands rename has renamed
1017system.cpu1.rename.RenameLookups             16422939                       # Number of register rename lookups that rename has made
1018system.cpu1.rename.int_rename_lookups        16337871                       # Number of integer rename lookups
1019system.cpu1.rename.fp_rename_lookups            78141                       # Number of floating rename lookups
1020system.cpu1.rename.CommittedMaps              7835755                       # Number of HB maps that are committed
1021system.cpu1.rename.UndoneMaps                 1211576                       # Number of HB maps that are undone due to squashing
1022system.cpu1.rename.serializingInsts            562751                       # count of serializing insts renamed
1023system.cpu1.rename.tempSerializingInsts         58900                       # count of temporary serializing insts renamed
1024system.cpu1.rename.skidInsts                  2353285                       # count of insts added to the skid buffer
1025system.cpu1.memDep0.insertedLoads             2494844                       # Number of loads inserted to the mem dependence unit.
1026system.cpu1.memDep0.insertedStores            1679253                       # Number of stores inserted to the mem dependence unit.
1027system.cpu1.memDep0.conflictingLoads           277357                       # Number of conflicting loads.
1028system.cpu1.memDep0.conflictingStores          156260                       # Number of conflicting stores.
1029system.cpu1.iq.iqInstsAdded                  12201401                       # Number of instructions added to the IQ (excludes non-spec)
1030system.cpu1.iq.iqNonSpecInstsAdded             661557                       # Number of non-speculative instructions added to the IQ
1031system.cpu1.iq.iqInstsIssued                 11978627                       # Number of instructions issued
1032system.cpu1.iq.iqSquashedInstsIssued            22551                       # Number of squashed instructions issued
1033system.cpu1.iq.iqSquashedInstsExamined        1735034                       # Number of squashed instructions iterated over during squash; mainly for profiling
1034system.cpu1.iq.iqSquashedOperandsExamined       788886                       # Number of squashed operands that are examined and possibly removed from graph
1035system.cpu1.iq.iqSquashedNonSpecRemoved        473891                       # Number of squashed non-spec instructions that were removed
1036system.cpu1.iq.issued_per_cycle::samples     18184335                       # Number of insts issued each cycle
1037system.cpu1.iq.issued_per_cycle::mean        0.658733                       # Number of insts issued each cycle
1038system.cpu1.iq.issued_per_cycle::stdev       1.375592                       # Number of insts issued each cycle
1039system.cpu1.iq.issued_per_cycle::underflows            0      0.00%      0.00% # Number of insts issued each cycle
1040system.cpu1.iq.issued_per_cycle::0           13164849     72.40%     72.40% # Number of insts issued each cycle
1041system.cpu1.iq.issued_per_cycle::1            2231541     12.27%     84.67% # Number of insts issued each cycle
1042system.cpu1.iq.issued_per_cycle::2             929377      5.11%     89.78% # Number of insts issued each cycle
1043system.cpu1.iq.issued_per_cycle::3             639609      3.52%     93.30% # Number of insts issued each cycle
1044system.cpu1.iq.issued_per_cycle::4             582340      3.20%     96.50% # Number of insts issued each cycle
1045system.cpu1.iq.issued_per_cycle::5             317160      1.74%     98.24% # Number of insts issued each cycle
1046system.cpu1.iq.issued_per_cycle::6             211313      1.16%     99.41% # Number of insts issued each cycle
1047system.cpu1.iq.issued_per_cycle::7              78701      0.43%     99.84% # Number of insts issued each cycle
1048system.cpu1.iq.issued_per_cycle::8              29445      0.16%    100.00% # Number of insts issued each cycle
1049system.cpu1.iq.issued_per_cycle::overflows            0      0.00%    100.00% # Number of insts issued each cycle
1050system.cpu1.iq.issued_per_cycle::min_value            0                       # Number of insts issued each cycle
1051system.cpu1.iq.issued_per_cycle::max_value            8                       # Number of insts issued each cycle
1052system.cpu1.iq.issued_per_cycle::total       18184335                       # Number of insts issued each cycle
1053system.cpu1.iq.fu_full::No_OpClass                  0      0.00%      0.00% # attempts to use FU when none available
1054system.cpu1.iq.fu_full::IntAlu                  24291      8.14%      8.14% # attempts to use FU when none available
1055system.cpu1.iq.fu_full::IntMult                     0      0.00%      8.14% # attempts to use FU when none available
1056system.cpu1.iq.fu_full::IntDiv                      0      0.00%      8.14% # attempts to use FU when none available
1057system.cpu1.iq.fu_full::FloatAdd                    0      0.00%      8.14% # attempts to use FU when none available
1058system.cpu1.iq.fu_full::FloatCmp                    0      0.00%      8.14% # attempts to use FU when none available
1059system.cpu1.iq.fu_full::FloatCvt                    0      0.00%      8.14% # attempts to use FU when none available
1060system.cpu1.iq.fu_full::FloatMult                   0      0.00%      8.14% # attempts to use FU when none available
1061system.cpu1.iq.fu_full::FloatDiv                    0      0.00%      8.14% # attempts to use FU when none available
1062system.cpu1.iq.fu_full::FloatSqrt                   0      0.00%      8.14% # attempts to use FU when none available
1063system.cpu1.iq.fu_full::SimdAdd                     0      0.00%      8.14% # attempts to use FU when none available
1064system.cpu1.iq.fu_full::SimdAddAcc                  0      0.00%      8.14% # attempts to use FU when none available
1065system.cpu1.iq.fu_full::SimdAlu                     0      0.00%      8.14% # attempts to use FU when none available
1066system.cpu1.iq.fu_full::SimdCmp                     0      0.00%      8.14% # attempts to use FU when none available
1067system.cpu1.iq.fu_full::SimdCvt                     0      0.00%      8.14% # attempts to use FU when none available
1068system.cpu1.iq.fu_full::SimdMisc                    0      0.00%      8.14% # attempts to use FU when none available
1069system.cpu1.iq.fu_full::SimdMult                    0      0.00%      8.14% # attempts to use FU when none available
1070system.cpu1.iq.fu_full::SimdMultAcc                 0      0.00%      8.14% # attempts to use FU when none available
1071system.cpu1.iq.fu_full::SimdShift                   0      0.00%      8.14% # attempts to use FU when none available
1072system.cpu1.iq.fu_full::SimdShiftAcc                0      0.00%      8.14% # attempts to use FU when none available
1073system.cpu1.iq.fu_full::SimdSqrt                    0      0.00%      8.14% # attempts to use FU when none available
1074system.cpu1.iq.fu_full::SimdFloatAdd                0      0.00%      8.14% # attempts to use FU when none available
1075system.cpu1.iq.fu_full::SimdFloatAlu                0      0.00%      8.14% # attempts to use FU when none available
1076system.cpu1.iq.fu_full::SimdFloatCmp                0      0.00%      8.14% # attempts to use FU when none available
1077system.cpu1.iq.fu_full::SimdFloatCvt                0      0.00%      8.14% # attempts to use FU when none available
1078system.cpu1.iq.fu_full::SimdFloatDiv                0      0.00%      8.14% # attempts to use FU when none available
1079system.cpu1.iq.fu_full::SimdFloatMisc               0      0.00%      8.14% # attempts to use FU when none available
1080system.cpu1.iq.fu_full::SimdFloatMult               0      0.00%      8.14% # attempts to use FU when none available
1081system.cpu1.iq.fu_full::SimdFloatMultAcc            0      0.00%      8.14% # attempts to use FU when none available
1082system.cpu1.iq.fu_full::SimdFloatSqrt               0      0.00%      8.14% # attempts to use FU when none available
1083system.cpu1.iq.fu_full::MemRead                162499     54.43%     62.57% # attempts to use FU when none available
1084system.cpu1.iq.fu_full::MemWrite               111756     37.43%    100.00% # attempts to use FU when none available
1085system.cpu1.iq.fu_full::IprAccess                   0      0.00%    100.00% # attempts to use FU when none available
1086system.cpu1.iq.fu_full::InstPrefetch                0      0.00%    100.00% # attempts to use FU when none available
1087system.cpu1.iq.FU_type_0::No_OpClass             3518      0.03%      0.03% # Type of FU issued
1088system.cpu1.iq.FU_type_0::IntAlu              7464610     62.32%     62.35% # Type of FU issued
1089system.cpu1.iq.FU_type_0::IntMult               20078      0.17%     62.51% # Type of FU issued
1090system.cpu1.iq.FU_type_0::IntDiv                    0      0.00%     62.51% # Type of FU issued
1091system.cpu1.iq.FU_type_0::FloatAdd              12377      0.10%     62.62% # Type of FU issued
1092system.cpu1.iq.FU_type_0::FloatCmp                  0      0.00%     62.62% # Type of FU issued
1093system.cpu1.iq.FU_type_0::FloatCvt                  0      0.00%     62.62% # Type of FU issued
1094system.cpu1.iq.FU_type_0::FloatMult                 0      0.00%     62.62% # Type of FU issued
1095system.cpu1.iq.FU_type_0::FloatDiv               1759      0.01%     62.63% # Type of FU issued
1096system.cpu1.iq.FU_type_0::FloatSqrt                 0      0.00%     62.63% # Type of FU issued
1097system.cpu1.iq.FU_type_0::SimdAdd                   0      0.00%     62.63% # Type of FU issued
1098system.cpu1.iq.FU_type_0::SimdAddAcc                0      0.00%     62.63% # Type of FU issued
1099system.cpu1.iq.FU_type_0::SimdAlu                   0      0.00%     62.63% # Type of FU issued
1100system.cpu1.iq.FU_type_0::SimdCmp                   0      0.00%     62.63% # Type of FU issued
1101system.cpu1.iq.FU_type_0::SimdCvt                   0      0.00%     62.63% # Type of FU issued
1102system.cpu1.iq.FU_type_0::SimdMisc                  0      0.00%     62.63% # Type of FU issued
1103system.cpu1.iq.FU_type_0::SimdMult                  0      0.00%     62.63% # Type of FU issued
1104system.cpu1.iq.FU_type_0::SimdMultAcc               0      0.00%     62.63% # Type of FU issued
1105system.cpu1.iq.FU_type_0::SimdShift                 0      0.00%     62.63% # Type of FU issued
1106system.cpu1.iq.FU_type_0::SimdShiftAcc              0      0.00%     62.63% # Type of FU issued
1107system.cpu1.iq.FU_type_0::SimdSqrt                  0      0.00%     62.63% # Type of FU issued
1108system.cpu1.iq.FU_type_0::SimdFloatAdd              0      0.00%     62.63% # Type of FU issued
1109system.cpu1.iq.FU_type_0::SimdFloatAlu              0      0.00%     62.63% # Type of FU issued
1110system.cpu1.iq.FU_type_0::SimdFloatCmp              0      0.00%     62.63% # Type of FU issued
1111system.cpu1.iq.FU_type_0::SimdFloatCvt              0      0.00%     62.63% # Type of FU issued
1112system.cpu1.iq.FU_type_0::SimdFloatDiv              0      0.00%     62.63% # Type of FU issued
1113system.cpu1.iq.FU_type_0::SimdFloatMisc             0      0.00%     62.63% # Type of FU issued
1114system.cpu1.iq.FU_type_0::SimdFloatMult             0      0.00%     62.63% # Type of FU issued
1115system.cpu1.iq.FU_type_0::SimdFloatMultAcc            0      0.00%     62.63% # Type of FU issued
1116system.cpu1.iq.FU_type_0::SimdFloatSqrt             0      0.00%     62.63% # Type of FU issued
1117system.cpu1.iq.FU_type_0::MemRead             2524426     21.07%     83.71% # Type of FU issued
1118system.cpu1.iq.FU_type_0::MemWrite            1623488     13.55%     97.26% # Type of FU issued
1119system.cpu1.iq.FU_type_0::IprAccess            328371      2.74%    100.00% # Type of FU issued
1120system.cpu1.iq.FU_type_0::InstPrefetch              0      0.00%    100.00% # Type of FU issued
1121system.cpu1.iq.FU_type_0::total              11978627                       # Type of FU issued
1122system.cpu1.iq.rate                          0.627643                       # Inst issue rate
1123system.cpu1.iq.fu_busy_cnt                     298546                       # FU busy when requested
1124system.cpu1.iq.fu_busy_rate                  0.024923                       # FU busy rate (busy events/executed inst)
1125system.cpu1.iq.int_inst_queue_reads          42145115                       # Number of integer instruction queue reads
1126system.cpu1.iq.int_inst_queue_writes         14453685                       # Number of integer instruction queue writes
1127system.cpu1.iq.int_inst_queue_wakeup_accesses     11556214                       # Number of integer instruction queue wakeup accesses
1128system.cpu1.iq.fp_inst_queue_reads             317571                       # Number of floating instruction queue reads
1129system.cpu1.iq.fp_inst_queue_writes            148430                       # Number of floating instruction queue writes
1130system.cpu1.iq.fp_inst_queue_wakeup_accesses       146304                       # Number of floating instruction queue wakeup accesses
1131system.cpu1.iq.int_alu_accesses              12102736                       # Number of integer alu accesses
1132system.cpu1.iq.fp_alu_accesses                 170919                       # Number of floating point alu accesses
1133system.cpu1.iew.lsq.thread0.forwLoads          117615                       # Number of loads that had data forwarded from stores
1134system.cpu1.iew.lsq.thread0.invAddrLoads            0                       # Number of loads ignored due to an invalid address
1135system.cpu1.iew.lsq.thread0.squashedLoads       314973                       # Number of loads squashed
1136system.cpu1.iew.lsq.thread0.ignoredResponses         1097                       # Number of memory responses ignored because the instruction is squashed
1137system.cpu1.iew.lsq.thread0.memOrderViolation         4259                       # Number of memory ordering violations
1138system.cpu1.iew.lsq.thread0.squashedStores       145447                       # Number of stores squashed
1139system.cpu1.iew.lsq.thread0.invAddrSwpfs            0                       # Number of software prefetches ignored due to an invalid address
1140system.cpu1.iew.lsq.thread0.blockedLoads            0                       # Number of blocked loads due to partial load-store forwarding
1141system.cpu1.iew.lsq.thread0.rescheduledLoads          424                       # Number of loads that were rescheduled
1142system.cpu1.iew.lsq.thread0.cacheBlocked        56672                       # Number of times an access to memory failed due to the cache being blocked
1143system.cpu1.iew.iewIdleCycles                       0                       # Number of cycles IEW is idle
1144system.cpu1.iew.iewSquashCycles                155802                       # Number of cycles IEW is squashing
1145system.cpu1.iew.iewBlockCycles                 328818                       # Number of cycles IEW is blocking
1146system.cpu1.iew.iewUnblockCycles               249531                       # Number of cycles IEW is unblocking
1147system.cpu1.iew.iewDispatchedInsts           13597003                       # Number of instructions dispatched to IQ
1148system.cpu1.iew.iewDispSquashedInsts            38106                       # Number of squashed instructions skipped by dispatch
1149system.cpu1.iew.iewDispLoadInsts              2494844                       # Number of dispatched load instructions
1150system.cpu1.iew.iewDispStoreInsts             1679253                       # Number of dispatched store instructions
1151system.cpu1.iew.iewDispNonSpecInsts            593871                       # Number of dispatched non-speculative instructions
1152system.cpu1.iew.iewIQFullEvents                  4649                       # Number of times the IQ has become full, causing a stall
1153system.cpu1.iew.iewLSQFullEvents               243688                       # Number of times the LSQ has become full, causing a stall
1154system.cpu1.iew.memOrderViolationEvents          4259                       # Number of memory order violations
1155system.cpu1.iew.predictedTakenIncorrect         37580                       # Number of branches that were predicted taken incorrectly
1156system.cpu1.iew.predictedNotTakenIncorrect       120039                       # Number of branches that were predicted not taken incorrectly
1157system.cpu1.iew.branchMispredicts              157619                       # Number of branch mispredicts detected at execute
1158system.cpu1.iew.iewExecutedInsts             11824953                       # Number of executed instructions
1159system.cpu1.iew.iewExecLoadInsts              2433073                       # Number of load instructions executed
1160system.cpu1.iew.iewExecSquashedInsts           153674                       # Number of squashed instructions skipped in execute
1161system.cpu1.iew.exec_swp                            0                       # number of swp insts executed
1162system.cpu1.iew.exec_nop                       734045                       # number of nop insts executed
1163system.cpu1.iew.exec_refs                     4040076                       # number of memory reference insts executed
1164system.cpu1.iew.exec_branches                 1766091                       # Number of branches executed
1165system.cpu1.iew.exec_stores                   1607003                       # Number of stores executed
1166system.cpu1.iew.exec_rate                    0.619591                       # Inst execution rate
1167system.cpu1.iew.wb_sent                      11733612                       # cumulative count of insts sent to commit
1168system.cpu1.iew.wb_count                     11702518                       # cumulative count of insts written-back
1169system.cpu1.iew.wb_producers                  5498346                       # num instructions producing a value
1170system.cpu1.iew.wb_consumers                  7839453                       # num instructions consuming a value
1171system.cpu1.iew.wb_penalized                        0                       # number of instrctions required to write to 'other' IQ
1172system.cpu1.iew.wb_rate                      0.613176                       # insts written-back per cycle
1173system.cpu1.iew.wb_fanout                    0.701369                       # average fanout of values written-back
1174system.cpu1.iew.wb_penalized_rate                   0                       # fraction of instructions written-back that wrote to 'other' IQ
1175system.cpu1.commit.commitSquashedInsts        1874564                       # The number of squashed insts skipped by commit
1176system.cpu1.commit.commitNonSpecStalls         187666                       # The number of times commit has been forced to stall to communicate backwards
1177system.cpu1.commit.branchMispredicts           145503                       # The number of times a branch was mispredicted
1178system.cpu1.commit.committed_per_cycle::samples     17835799                       # Number of insts commited each cycle
1179system.cpu1.commit.committed_per_cycle::mean     0.653281                       # Number of insts commited each cycle
1180system.cpu1.commit.committed_per_cycle::stdev     1.639800                       # Number of insts commited each cycle
1181system.cpu1.commit.committed_per_cycle::underflows            0      0.00%      0.00% # Number of insts commited each cycle
1182system.cpu1.commit.committed_per_cycle::0     13664737     76.61%     76.61% # Number of insts commited each cycle
1183system.cpu1.commit.committed_per_cycle::1      1906046     10.69%     87.30% # Number of insts commited each cycle
1184system.cpu1.commit.committed_per_cycle::2       699754      3.92%     91.22% # Number of insts commited each cycle
1185system.cpu1.commit.committed_per_cycle::3       424730      2.38%     93.61% # Number of insts commited each cycle
1186system.cpu1.commit.committed_per_cycle::4       316948      1.78%     95.38% # Number of insts commited each cycle
1187system.cpu1.commit.committed_per_cycle::5       133544      0.75%     96.13% # Number of insts commited each cycle
1188system.cpu1.commit.committed_per_cycle::6       114109      0.64%     96.77% # Number of insts commited each cycle
1189system.cpu1.commit.committed_per_cycle::7       155571      0.87%     97.64% # Number of insts commited each cycle
1190system.cpu1.commit.committed_per_cycle::8       420360      2.36%    100.00% # Number of insts commited each cycle
1191system.cpu1.commit.committed_per_cycle::overflows            0      0.00%    100.00% # Number of insts commited each cycle
1192system.cpu1.commit.committed_per_cycle::min_value            0                       # Number of insts commited each cycle
1193system.cpu1.commit.committed_per_cycle::max_value            8                       # Number of insts commited each cycle
1194system.cpu1.commit.committed_per_cycle::total     17835799                       # Number of insts commited each cycle
1195system.cpu1.commit.committedInsts            11651787                       # Number of instructions committed
1196system.cpu1.commit.committedOps              11651787                       # Number of ops (including micro ops) committed
1197system.cpu1.commit.swp_count                        0                       # Number of s/w prefetches committed
1198system.cpu1.commit.refs                       3713677                       # Number of memory references committed
1199system.cpu1.commit.loads                      2179871                       # Number of loads committed
1200system.cpu1.commit.membars                      62781                       # Number of memory barriers committed
1201system.cpu1.commit.branches                   1664922                       # Number of branches committed
1202system.cpu1.commit.fp_insts                    144632                       # Number of committed floating point instructions.
1203system.cpu1.commit.int_insts                 10748857                       # Number of committed integer instructions.
1204system.cpu1.commit.function_calls              187454                       # Number of function calls committed.
1205system.cpu1.commit.op_class_0::No_OpClass       614300      5.27%      5.27% # Class of committed instruction
1206system.cpu1.commit.op_class_0::IntAlu         6897823     59.20%     64.47% # Class of committed instruction
1207system.cpu1.commit.op_class_0::IntMult          19873      0.17%     64.64% # Class of committed instruction
1208system.cpu1.commit.op_class_0::IntDiv               0      0.00%     64.64% # Class of committed instruction
1209system.cpu1.commit.op_class_0::FloatAdd         12372      0.11%     64.75% # Class of committed instruction
1210system.cpu1.commit.op_class_0::FloatCmp             0      0.00%     64.75% # Class of committed instruction
1211system.cpu1.commit.op_class_0::FloatCvt             0      0.00%     64.75% # Class of committed instruction
1212system.cpu1.commit.op_class_0::FloatMult            0      0.00%     64.75% # Class of committed instruction
1213system.cpu1.commit.op_class_0::FloatDiv          1759      0.02%     64.76% # Class of committed instruction
1214system.cpu1.commit.op_class_0::FloatSqrt            0      0.00%     64.76% # Class of committed instruction
1215system.cpu1.commit.op_class_0::SimdAdd              0      0.00%     64.76% # Class of committed instruction
1216system.cpu1.commit.op_class_0::SimdAddAcc            0      0.00%     64.76% # Class of committed instruction
1217system.cpu1.commit.op_class_0::SimdAlu              0      0.00%     64.76% # Class of committed instruction
1218system.cpu1.commit.op_class_0::SimdCmp              0      0.00%     64.76% # Class of committed instruction
1219system.cpu1.commit.op_class_0::SimdCvt              0      0.00%     64.76% # Class of committed instruction
1220system.cpu1.commit.op_class_0::SimdMisc             0      0.00%     64.76% # Class of committed instruction
1221system.cpu1.commit.op_class_0::SimdMult             0      0.00%     64.76% # Class of committed instruction
1222system.cpu1.commit.op_class_0::SimdMultAcc            0      0.00%     64.76% # Class of committed instruction
1223system.cpu1.commit.op_class_0::SimdShift            0      0.00%     64.76% # Class of committed instruction
1224system.cpu1.commit.op_class_0::SimdShiftAcc            0      0.00%     64.76% # Class of committed instruction
1225system.cpu1.commit.op_class_0::SimdSqrt             0      0.00%     64.76% # Class of committed instruction
1226system.cpu1.commit.op_class_0::SimdFloatAdd            0      0.00%     64.76% # Class of committed instruction
1227system.cpu1.commit.op_class_0::SimdFloatAlu            0      0.00%     64.76% # Class of committed instruction
1228system.cpu1.commit.op_class_0::SimdFloatCmp            0      0.00%     64.76% # Class of committed instruction
1229system.cpu1.commit.op_class_0::SimdFloatCvt            0      0.00%     64.76% # Class of committed instruction
1230system.cpu1.commit.op_class_0::SimdFloatDiv            0      0.00%     64.76% # Class of committed instruction
1231system.cpu1.commit.op_class_0::SimdFloatMisc            0      0.00%     64.76% # Class of committed instruction
1232system.cpu1.commit.op_class_0::SimdFloatMult            0      0.00%     64.76% # Class of committed instruction
1233system.cpu1.commit.op_class_0::SimdFloatMultAcc            0      0.00%     64.76% # Class of committed instruction
1234system.cpu1.commit.op_class_0::SimdFloatSqrt            0      0.00%     64.76% # Class of committed instruction
1235system.cpu1.commit.op_class_0::MemRead        2242652     19.25%     84.01% # Class of committed instruction
1236system.cpu1.commit.op_class_0::MemWrite       1534637     13.17%     97.18% # Class of committed instruction
1237system.cpu1.commit.op_class_0::IprAccess       328371      2.82%    100.00% # Class of committed instruction
1238system.cpu1.commit.op_class_0::InstPrefetch            0      0.00%    100.00% # Class of committed instruction
1239system.cpu1.commit.op_class_0::total         11651787                       # Class of committed instruction
1240system.cpu1.commit.bw_lim_events               420360                       # number cycles where commit BW limit reached
1241system.cpu1.commit.bw_limited                       0                       # number of insts not committed due to BW limits
1242system.cpu1.rob.rob_reads                    30855147                       # The number of ROB reads
1243system.cpu1.rob.rob_writes                   27397116                       # The number of ROB writes
1244system.cpu1.timesIdled                         166983                       # Number of times that the entire CPU went into an idle state and unscheduled itself
1245system.cpu1.idleCycles                         900751                       # Total number of cycles that the CPU has spent unscheduled due to idling
1246system.cpu1.quiesceCycles                  3790431319                       # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
1247system.cpu1.committedInsts                   11041005                       # Number of Instructions Simulated
1248system.cpu1.committedOps                     11041005                       # Number of Ops (including micro ops) Simulated
1249system.cpu1.cpi                              1.728564                       # CPI: Cycles Per Instruction
1250system.cpu1.cpi_total                        1.728564                       # CPI: Total CPI of All Threads
1251system.cpu1.ipc                              0.578515                       # IPC: Instructions Per Cycle
1252system.cpu1.ipc_total                        0.578515                       # IPC: Total IPC of All Threads
1253system.cpu1.int_regfile_reads                15169687                       # number of integer regfile reads
1254system.cpu1.int_regfile_writes                8276758                       # number of integer regfile writes
1255system.cpu1.fp_regfile_reads                    77475                       # number of floating regfile reads
1256system.cpu1.fp_regfile_writes                   77542                       # number of floating regfile writes
1257system.cpu1.misc_regfile_reads                1124650                       # number of misc regfile reads
1258system.cpu1.misc_regfile_writes                280447                       # number of misc regfile writes
1259system.cpu1.dcache.tags.replacements           140166                       # number of replacements
1260system.cpu1.dcache.tags.tagsinuse          492.227589                       # Cycle average of tags in use
1261system.cpu1.dcache.tags.total_refs            3241153                       # Total number of references to valid blocks.
1262system.cpu1.dcache.tags.sampled_refs           140473                       # Sample count of references to valid blocks.
1263system.cpu1.dcache.tags.avg_refs            23.073139                       # Average number of references to valid blocks.
1264system.cpu1.dcache.tags.warmup_cycle      39570817000                       # Cycle when the warmup percentage was hit.
1265system.cpu1.dcache.tags.occ_blocks::cpu1.data   492.227589                       # Average occupied blocks per requestor
1266system.cpu1.dcache.tags.occ_percent::cpu1.data     0.961382                       # Average percentage of cache occupancy
1267system.cpu1.dcache.tags.occ_percent::total     0.961382                       # Average percentage of cache occupancy
1268system.cpu1.dcache.tags.occ_task_id_blocks::1024          307                       # Occupied blocks per task id
1269system.cpu1.dcache.tags.age_task_id_blocks_1024::2          307                       # Occupied blocks per task id
1270system.cpu1.dcache.tags.occ_task_id_percent::1024     0.599609                       # Percentage of cache occupancy per task id
1271system.cpu1.dcache.tags.tag_accesses         15302146                       # Number of tag accesses
1272system.cpu1.dcache.tags.data_accesses        15302146                       # Number of data accesses
1273system.cpu1.dcache.ReadReq_hits::cpu1.data      1936775                       # number of ReadReq hits
1274system.cpu1.dcache.ReadReq_hits::total        1936775                       # number of ReadReq hits
1275system.cpu1.dcache.WriteReq_hits::cpu1.data      1212075                       # number of WriteReq hits
1276system.cpu1.dcache.WriteReq_hits::total       1212075                       # number of WriteReq hits
1277system.cpu1.dcache.LoadLockedReq_hits::cpu1.data        45668                       # number of LoadLockedReq hits
1278system.cpu1.dcache.LoadLockedReq_hits::total        45668                       # number of LoadLockedReq hits
1279system.cpu1.dcache.StoreCondReq_hits::cpu1.data        44613                       # number of StoreCondReq hits
1280system.cpu1.dcache.StoreCondReq_hits::total        44613                       # number of StoreCondReq hits
1281system.cpu1.dcache.demand_hits::cpu1.data      3148850                       # number of demand (read+write) hits
1282system.cpu1.dcache.demand_hits::total         3148850                       # number of demand (read+write) hits
1283system.cpu1.dcache.overall_hits::cpu1.data      3148850                       # number of overall hits
1284system.cpu1.dcache.overall_hits::total        3148850                       # number of overall hits
1285system.cpu1.dcache.ReadReq_misses::cpu1.data       269383                       # number of ReadReq misses
1286system.cpu1.dcache.ReadReq_misses::total       269383                       # number of ReadReq misses
1287system.cpu1.dcache.WriteReq_misses::cpu1.data       265424                       # number of WriteReq misses
1288system.cpu1.dcache.WriteReq_misses::total       265424                       # number of WriteReq misses
1289system.cpu1.dcache.LoadLockedReq_misses::cpu1.data         8139                       # number of LoadLockedReq misses
1290system.cpu1.dcache.LoadLockedReq_misses::total         8139                       # number of LoadLockedReq misses
1291system.cpu1.dcache.StoreCondReq_misses::cpu1.data         4996                       # number of StoreCondReq misses
1292system.cpu1.dcache.StoreCondReq_misses::total         4996                       # number of StoreCondReq misses
1293system.cpu1.dcache.demand_misses::cpu1.data       534807                       # number of demand (read+write) misses
1294system.cpu1.dcache.demand_misses::total        534807                       # number of demand (read+write) misses
1295system.cpu1.dcache.overall_misses::cpu1.data       534807                       # number of overall misses
1296system.cpu1.dcache.overall_misses::total       534807                       # number of overall misses
1297system.cpu1.dcache.ReadReq_miss_latency::cpu1.data   4084517434                       # number of ReadReq miss cycles
1298system.cpu1.dcache.ReadReq_miss_latency::total   4084517434                       # number of ReadReq miss cycles
1299system.cpu1.dcache.WriteReq_miss_latency::cpu1.data   8552113041                       # number of WriteReq miss cycles
1300system.cpu1.dcache.WriteReq_miss_latency::total   8552113041                       # number of WriteReq miss cycles
1301system.cpu1.dcache.LoadLockedReq_miss_latency::cpu1.data     77678496                       # number of LoadLockedReq miss cycles
1302system.cpu1.dcache.LoadLockedReq_miss_latency::total     77678496                       # number of LoadLockedReq miss cycles
1303system.cpu1.dcache.StoreCondReq_miss_latency::cpu1.data     36778735                       # number of StoreCondReq miss cycles
1304system.cpu1.dcache.StoreCondReq_miss_latency::total     36778735                       # number of StoreCondReq miss cycles
1305system.cpu1.dcache.demand_miss_latency::cpu1.data  12636630475                       # number of demand (read+write) miss cycles
1306system.cpu1.dcache.demand_miss_latency::total  12636630475                       # number of demand (read+write) miss cycles
1307system.cpu1.dcache.overall_miss_latency::cpu1.data  12636630475                       # number of overall miss cycles
1308system.cpu1.dcache.overall_miss_latency::total  12636630475                       # number of overall miss cycles
1309system.cpu1.dcache.ReadReq_accesses::cpu1.data      2206158                       # number of ReadReq accesses(hits+misses)
1310system.cpu1.dcache.ReadReq_accesses::total      2206158                       # number of ReadReq accesses(hits+misses)
1311system.cpu1.dcache.WriteReq_accesses::cpu1.data      1477499                       # number of WriteReq accesses(hits+misses)
1312system.cpu1.dcache.WriteReq_accesses::total      1477499                       # number of WriteReq accesses(hits+misses)
1313system.cpu1.dcache.LoadLockedReq_accesses::cpu1.data        53807                       # number of LoadLockedReq accesses(hits+misses)
1314system.cpu1.dcache.LoadLockedReq_accesses::total        53807                       # number of LoadLockedReq accesses(hits+misses)
1315system.cpu1.dcache.StoreCondReq_accesses::cpu1.data        49609                       # number of StoreCondReq accesses(hits+misses)
1316system.cpu1.dcache.StoreCondReq_accesses::total        49609                       # number of StoreCondReq accesses(hits+misses)
1317system.cpu1.dcache.demand_accesses::cpu1.data      3683657                       # number of demand (read+write) accesses
1318system.cpu1.dcache.demand_accesses::total      3683657                       # number of demand (read+write) accesses
1319system.cpu1.dcache.overall_accesses::cpu1.data      3683657                       # number of overall (read+write) accesses
1320system.cpu1.dcache.overall_accesses::total      3683657                       # number of overall (read+write) accesses
1321system.cpu1.dcache.ReadReq_miss_rate::cpu1.data     0.122105                       # miss rate for ReadReq accesses
1322system.cpu1.dcache.ReadReq_miss_rate::total     0.122105                       # miss rate for ReadReq accesses
1323system.cpu1.dcache.WriteReq_miss_rate::cpu1.data     0.179644                       # miss rate for WriteReq accesses
1324system.cpu1.dcache.WriteReq_miss_rate::total     0.179644                       # miss rate for WriteReq accesses
1325system.cpu1.dcache.LoadLockedReq_miss_rate::cpu1.data     0.151263                       # miss rate for LoadLockedReq accesses
1326system.cpu1.dcache.LoadLockedReq_miss_rate::total     0.151263                       # miss rate for LoadLockedReq accesses
1327system.cpu1.dcache.StoreCondReq_miss_rate::cpu1.data     0.100708                       # miss rate for StoreCondReq accesses
1328system.cpu1.dcache.StoreCondReq_miss_rate::total     0.100708                       # miss rate for StoreCondReq accesses
1329system.cpu1.dcache.demand_miss_rate::cpu1.data     0.145184                       # miss rate for demand accesses
1330system.cpu1.dcache.demand_miss_rate::total     0.145184                       # miss rate for demand accesses
1331system.cpu1.dcache.overall_miss_rate::cpu1.data     0.145184                       # miss rate for overall accesses
1332system.cpu1.dcache.overall_miss_rate::total     0.145184                       # miss rate for overall accesses
1333system.cpu1.dcache.ReadReq_avg_miss_latency::cpu1.data 15162.491449                       # average ReadReq miss latency
1334system.cpu1.dcache.ReadReq_avg_miss_latency::total 15162.491449                       # average ReadReq miss latency
1335system.cpu1.dcache.WriteReq_avg_miss_latency::cpu1.data 32220.571768                       # average WriteReq miss latency
1336system.cpu1.dcache.WriteReq_avg_miss_latency::total 32220.571768                       # average WriteReq miss latency
1337system.cpu1.dcache.LoadLockedReq_avg_miss_latency::cpu1.data  9543.985256                       # average LoadLockedReq miss latency
1338system.cpu1.dcache.LoadLockedReq_avg_miss_latency::total  9543.985256                       # average LoadLockedReq miss latency
1339system.cpu1.dcache.StoreCondReq_avg_miss_latency::cpu1.data  7361.636309                       # average StoreCondReq miss latency
1340system.cpu1.dcache.StoreCondReq_avg_miss_latency::total  7361.636309                       # average StoreCondReq miss latency
1341system.cpu1.dcache.demand_avg_miss_latency::cpu1.data 23628.393935                       # average overall miss latency
1342system.cpu1.dcache.demand_avg_miss_latency::total 23628.393935                       # average overall miss latency
1343system.cpu1.dcache.overall_avg_miss_latency::cpu1.data 23628.393935                       # average overall miss latency
1344system.cpu1.dcache.overall_avg_miss_latency::total 23628.393935                       # average overall miss latency
1345system.cpu1.dcache.blocked_cycles::no_mshrs       376916                       # number of cycles access was blocked
1346system.cpu1.dcache.blocked_cycles::no_targets          344                       # number of cycles access was blocked
1347system.cpu1.dcache.blocked::no_mshrs            18544                       # number of cycles access was blocked
1348system.cpu1.dcache.blocked::no_targets             11                       # number of cycles access was blocked
1349system.cpu1.dcache.avg_blocked_cycles::no_mshrs    20.325496                       # average number of cycles each access was blocked
1350system.cpu1.dcache.avg_blocked_cycles::no_targets    31.272727                       # average number of cycles each access was blocked
1351system.cpu1.dcache.fast_writes                      0                       # number of fast writes performed
1352system.cpu1.dcache.cache_copies                     0                       # number of cache copies performed
1353system.cpu1.dcache.writebacks::writebacks        94206                       # number of writebacks
1354system.cpu1.dcache.writebacks::total            94206                       # number of writebacks
1355system.cpu1.dcache.ReadReq_mshr_hits::cpu1.data       165989                       # number of ReadReq MSHR hits
1356system.cpu1.dcache.ReadReq_mshr_hits::total       165989                       # number of ReadReq MSHR hits
1357system.cpu1.dcache.WriteReq_mshr_hits::cpu1.data       215339                       # number of WriteReq MSHR hits
1358system.cpu1.dcache.WriteReq_mshr_hits::total       215339                       # number of WriteReq MSHR hits
1359system.cpu1.dcache.LoadLockedReq_mshr_hits::cpu1.data          655                       # number of LoadLockedReq MSHR hits
1360system.cpu1.dcache.LoadLockedReq_mshr_hits::total          655                       # number of LoadLockedReq MSHR hits
1361system.cpu1.dcache.demand_mshr_hits::cpu1.data       381328                       # number of demand (read+write) MSHR hits
1362system.cpu1.dcache.demand_mshr_hits::total       381328                       # number of demand (read+write) MSHR hits
1363system.cpu1.dcache.overall_mshr_hits::cpu1.data       381328                       # number of overall MSHR hits
1364system.cpu1.dcache.overall_mshr_hits::total       381328                       # number of overall MSHR hits
1365system.cpu1.dcache.ReadReq_mshr_misses::cpu1.data       103394                       # number of ReadReq MSHR misses
1366system.cpu1.dcache.ReadReq_mshr_misses::total       103394                       # number of ReadReq MSHR misses
1367system.cpu1.dcache.WriteReq_mshr_misses::cpu1.data        50085                       # number of WriteReq MSHR misses
1368system.cpu1.dcache.WriteReq_mshr_misses::total        50085                       # number of WriteReq MSHR misses
1369system.cpu1.dcache.LoadLockedReq_mshr_misses::cpu1.data         7484                       # number of LoadLockedReq MSHR misses
1370system.cpu1.dcache.LoadLockedReq_mshr_misses::total         7484                       # number of LoadLockedReq MSHR misses
1371system.cpu1.dcache.StoreCondReq_mshr_misses::cpu1.data         4996                       # number of StoreCondReq MSHR misses
1372system.cpu1.dcache.StoreCondReq_mshr_misses::total         4996                       # number of StoreCondReq MSHR misses
1373system.cpu1.dcache.demand_mshr_misses::cpu1.data       153479                       # number of demand (read+write) MSHR misses
1374system.cpu1.dcache.demand_mshr_misses::total       153479                       # number of demand (read+write) MSHR misses
1375system.cpu1.dcache.overall_mshr_misses::cpu1.data       153479                       # number of overall MSHR misses
1376system.cpu1.dcache.overall_mshr_misses::total       153479                       # number of overall MSHR misses
1377system.cpu1.dcache.ReadReq_mshr_miss_latency::cpu1.data   1212902508                       # number of ReadReq MSHR miss cycles
1378system.cpu1.dcache.ReadReq_mshr_miss_latency::total   1212902508                       # number of ReadReq MSHR miss cycles
1379system.cpu1.dcache.WriteReq_mshr_miss_latency::cpu1.data   1317911046                       # number of WriteReq MSHR miss cycles
1380system.cpu1.dcache.WriteReq_mshr_miss_latency::total   1317911046                       # number of WriteReq MSHR miss cycles
1381system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::cpu1.data     54853004                       # number of LoadLockedReq MSHR miss cycles
1382system.cpu1.dcache.LoadLockedReq_mshr_miss_latency::total     54853004                       # number of LoadLockedReq MSHR miss cycles
1383system.cpu1.dcache.StoreCondReq_mshr_miss_latency::cpu1.data     26784265                       # number of StoreCondReq MSHR miss cycles
1384system.cpu1.dcache.StoreCondReq_mshr_miss_latency::total     26784265                       # number of StoreCondReq MSHR miss cycles
1385system.cpu1.dcache.demand_mshr_miss_latency::cpu1.data   2530813554                       # number of demand (read+write) MSHR miss cycles
1386system.cpu1.dcache.demand_mshr_miss_latency::total   2530813554                       # number of demand (read+write) MSHR miss cycles
1387system.cpu1.dcache.overall_mshr_miss_latency::cpu1.data   2530813554                       # number of overall MSHR miss cycles
1388system.cpu1.dcache.overall_mshr_miss_latency::total   2530813554                       # number of overall MSHR miss cycles
1389system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::cpu1.data     29140000                       # number of ReadReq MSHR uncacheable cycles
1390system.cpu1.dcache.ReadReq_mshr_uncacheable_latency::total     29140000                       # number of ReadReq MSHR uncacheable cycles
1391system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::cpu1.data    708818500                       # number of WriteReq MSHR uncacheable cycles
1392system.cpu1.dcache.WriteReq_mshr_uncacheable_latency::total    708818500                       # number of WriteReq MSHR uncacheable cycles
1393system.cpu1.dcache.overall_mshr_uncacheable_latency::cpu1.data    737958500                       # number of overall MSHR uncacheable cycles
1394system.cpu1.dcache.overall_mshr_uncacheable_latency::total    737958500                       # number of overall MSHR uncacheable cycles
1395system.cpu1.dcache.ReadReq_mshr_miss_rate::cpu1.data     0.046866                       # mshr miss rate for ReadReq accesses
1396system.cpu1.dcache.ReadReq_mshr_miss_rate::total     0.046866                       # mshr miss rate for ReadReq accesses
1397system.cpu1.dcache.WriteReq_mshr_miss_rate::cpu1.data     0.033899                       # mshr miss rate for WriteReq accesses
1398system.cpu1.dcache.WriteReq_mshr_miss_rate::total     0.033899                       # mshr miss rate for WriteReq accesses
1399system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::cpu1.data     0.139090                       # mshr miss rate for LoadLockedReq accesses
1400system.cpu1.dcache.LoadLockedReq_mshr_miss_rate::total     0.139090                       # mshr miss rate for LoadLockedReq accesses
1401system.cpu1.dcache.StoreCondReq_mshr_miss_rate::cpu1.data     0.100708                       # mshr miss rate for StoreCondReq accesses
1402system.cpu1.dcache.StoreCondReq_mshr_miss_rate::total     0.100708                       # mshr miss rate for StoreCondReq accesses
1403system.cpu1.dcache.demand_mshr_miss_rate::cpu1.data     0.041665                       # mshr miss rate for demand accesses
1404system.cpu1.dcache.demand_mshr_miss_rate::total     0.041665                       # mshr miss rate for demand accesses
1405system.cpu1.dcache.overall_mshr_miss_rate::cpu1.data     0.041665                       # mshr miss rate for overall accesses
1406system.cpu1.dcache.overall_mshr_miss_rate::total     0.041665                       # mshr miss rate for overall accesses
1407system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::cpu1.data 11730.879045                       # average ReadReq mshr miss latency
1408system.cpu1.dcache.ReadReq_avg_mshr_miss_latency::total 11730.879045                       # average ReadReq mshr miss latency
1409system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::cpu1.data 26313.487990                       # average WriteReq mshr miss latency
1410system.cpu1.dcache.WriteReq_avg_mshr_miss_latency::total 26313.487990                       # average WriteReq mshr miss latency
1411system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu1.data  7329.369856                       # average LoadLockedReq mshr miss latency
1412system.cpu1.dcache.LoadLockedReq_avg_mshr_miss_latency::total  7329.369856                       # average LoadLockedReq mshr miss latency
1413system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::cpu1.data  5361.141914                       # average StoreCondReq mshr miss latency
1414system.cpu1.dcache.StoreCondReq_avg_mshr_miss_latency::total  5361.141914                       # average StoreCondReq mshr miss latency
1415system.cpu1.dcache.demand_avg_mshr_miss_latency::cpu1.data 16489.640628                       # average overall mshr miss latency
1416system.cpu1.dcache.demand_avg_mshr_miss_latency::total 16489.640628                       # average overall mshr miss latency
1417system.cpu1.dcache.overall_avg_mshr_miss_latency::cpu1.data 16489.640628                       # average overall mshr miss latency
1418system.cpu1.dcache.overall_avg_mshr_miss_latency::total 16489.640628                       # average overall mshr miss latency
1419system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average ReadReq mshr uncacheable latency
1420system.cpu1.dcache.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
1421system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average WriteReq mshr uncacheable latency
1422system.cpu1.dcache.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
1423system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average overall mshr uncacheable latency
1424system.cpu1.dcache.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
1425system.cpu1.dcache.no_allocate_misses               0                       # Number of misses that were no-allocate
1426system.cpu1.icache.tags.replacements           312757                       # number of replacements
1427system.cpu1.icache.tags.tagsinuse          471.042243                       # Cycle average of tags in use
1428system.cpu1.icache.tags.total_refs            1644085                       # Total number of references to valid blocks.
1429system.cpu1.icache.tags.sampled_refs           313269                       # Sample count of references to valid blocks.
1430system.cpu1.icache.tags.avg_refs             5.248157                       # Average number of references to valid blocks.
1431system.cpu1.icache.tags.warmup_cycle     1879134143250                       # Cycle when the warmup percentage was hit.
1432system.cpu1.icache.tags.occ_blocks::cpu1.inst   471.042243                       # Average occupied blocks per requestor
1433system.cpu1.icache.tags.occ_percent::cpu1.inst     0.920004                       # Average percentage of cache occupancy
1434system.cpu1.icache.tags.occ_percent::total     0.920004                       # Average percentage of cache occupancy
1435system.cpu1.icache.tags.occ_task_id_blocks::1024          512                       # Occupied blocks per task id
1436system.cpu1.icache.tags.age_task_id_blocks_1024::2          512                       # Occupied blocks per task id
1437system.cpu1.icache.tags.occ_task_id_percent::1024            1                       # Percentage of cache occupancy per task id
1438system.cpu1.icache.tags.tag_accesses          2280436                       # Number of tag accesses
1439system.cpu1.icache.tags.data_accesses         2280436                       # Number of data accesses
1440system.cpu1.icache.ReadReq_hits::cpu1.inst      1644085                       # number of ReadReq hits
1441system.cpu1.icache.ReadReq_hits::total        1644085                       # number of ReadReq hits
1442system.cpu1.icache.demand_hits::cpu1.inst      1644085                       # number of demand (read+write) hits
1443system.cpu1.icache.demand_hits::total         1644085                       # number of demand (read+write) hits
1444system.cpu1.icache.overall_hits::cpu1.inst      1644085                       # number of overall hits
1445system.cpu1.icache.overall_hits::total        1644085                       # number of overall hits
1446system.cpu1.icache.ReadReq_misses::cpu1.inst       323026                       # number of ReadReq misses
1447system.cpu1.icache.ReadReq_misses::total       323026                       # number of ReadReq misses
1448system.cpu1.icache.demand_misses::cpu1.inst       323026                       # number of demand (read+write) misses
1449system.cpu1.icache.demand_misses::total        323026                       # number of demand (read+write) misses
1450system.cpu1.icache.overall_misses::cpu1.inst       323026                       # number of overall misses
1451system.cpu1.icache.overall_misses::total       323026                       # number of overall misses
1452system.cpu1.icache.ReadReq_miss_latency::cpu1.inst   4370273976                       # number of ReadReq miss cycles
1453system.cpu1.icache.ReadReq_miss_latency::total   4370273976                       # number of ReadReq miss cycles
1454system.cpu1.icache.demand_miss_latency::cpu1.inst   4370273976                       # number of demand (read+write) miss cycles
1455system.cpu1.icache.demand_miss_latency::total   4370273976                       # number of demand (read+write) miss cycles
1456system.cpu1.icache.overall_miss_latency::cpu1.inst   4370273976                       # number of overall miss cycles
1457system.cpu1.icache.overall_miss_latency::total   4370273976                       # number of overall miss cycles
1458system.cpu1.icache.ReadReq_accesses::cpu1.inst      1967111                       # number of ReadReq accesses(hits+misses)
1459system.cpu1.icache.ReadReq_accesses::total      1967111                       # number of ReadReq accesses(hits+misses)
1460system.cpu1.icache.demand_accesses::cpu1.inst      1967111                       # number of demand (read+write) accesses
1461system.cpu1.icache.demand_accesses::total      1967111                       # number of demand (read+write) accesses
1462system.cpu1.icache.overall_accesses::cpu1.inst      1967111                       # number of overall (read+write) accesses
1463system.cpu1.icache.overall_accesses::total      1967111                       # number of overall (read+write) accesses
1464system.cpu1.icache.ReadReq_miss_rate::cpu1.inst     0.164213                       # miss rate for ReadReq accesses
1465system.cpu1.icache.ReadReq_miss_rate::total     0.164213                       # miss rate for ReadReq accesses
1466system.cpu1.icache.demand_miss_rate::cpu1.inst     0.164213                       # miss rate for demand accesses
1467system.cpu1.icache.demand_miss_rate::total     0.164213                       # miss rate for demand accesses
1468system.cpu1.icache.overall_miss_rate::cpu1.inst     0.164213                       # miss rate for overall accesses
1469system.cpu1.icache.overall_miss_rate::total     0.164213                       # miss rate for overall accesses
1470system.cpu1.icache.ReadReq_avg_miss_latency::cpu1.inst 13529.170952                       # average ReadReq miss latency
1471system.cpu1.icache.ReadReq_avg_miss_latency::total 13529.170952                       # average ReadReq miss latency
1472system.cpu1.icache.demand_avg_miss_latency::cpu1.inst 13529.170952                       # average overall miss latency
1473system.cpu1.icache.demand_avg_miss_latency::total 13529.170952                       # average overall miss latency
1474system.cpu1.icache.overall_avg_miss_latency::cpu1.inst 13529.170952                       # average overall miss latency
1475system.cpu1.icache.overall_avg_miss_latency::total 13529.170952                       # average overall miss latency
1476system.cpu1.icache.blocked_cycles::no_mshrs          341                       # number of cycles access was blocked
1477system.cpu1.icache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1478system.cpu1.icache.blocked::no_mshrs               24                       # number of cycles access was blocked
1479system.cpu1.icache.blocked::no_targets              0                       # number of cycles access was blocked
1480system.cpu1.icache.avg_blocked_cycles::no_mshrs    14.208333                       # average number of cycles each access was blocked
1481system.cpu1.icache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1482system.cpu1.icache.fast_writes                      0                       # number of fast writes performed
1483system.cpu1.icache.cache_copies                     0                       # number of cache copies performed
1484system.cpu1.icache.ReadReq_mshr_hits::cpu1.inst         9701                       # number of ReadReq MSHR hits
1485system.cpu1.icache.ReadReq_mshr_hits::total         9701                       # number of ReadReq MSHR hits
1486system.cpu1.icache.demand_mshr_hits::cpu1.inst         9701                       # number of demand (read+write) MSHR hits
1487system.cpu1.icache.demand_mshr_hits::total         9701                       # number of demand (read+write) MSHR hits
1488system.cpu1.icache.overall_mshr_hits::cpu1.inst         9701                       # number of overall MSHR hits
1489system.cpu1.icache.overall_mshr_hits::total         9701                       # number of overall MSHR hits
1490system.cpu1.icache.ReadReq_mshr_misses::cpu1.inst       313325                       # number of ReadReq MSHR misses
1491system.cpu1.icache.ReadReq_mshr_misses::total       313325                       # number of ReadReq MSHR misses
1492system.cpu1.icache.demand_mshr_misses::cpu1.inst       313325                       # number of demand (read+write) MSHR misses
1493system.cpu1.icache.demand_mshr_misses::total       313325                       # number of demand (read+write) MSHR misses
1494system.cpu1.icache.overall_mshr_misses::cpu1.inst       313325                       # number of overall MSHR misses
1495system.cpu1.icache.overall_mshr_misses::total       313325                       # number of overall MSHR misses
1496system.cpu1.icache.ReadReq_mshr_miss_latency::cpu1.inst   3639863451                       # number of ReadReq MSHR miss cycles
1497system.cpu1.icache.ReadReq_mshr_miss_latency::total   3639863451                       # number of ReadReq MSHR miss cycles
1498system.cpu1.icache.demand_mshr_miss_latency::cpu1.inst   3639863451                       # number of demand (read+write) MSHR miss cycles
1499system.cpu1.icache.demand_mshr_miss_latency::total   3639863451                       # number of demand (read+write) MSHR miss cycles
1500system.cpu1.icache.overall_mshr_miss_latency::cpu1.inst   3639863451                       # number of overall MSHR miss cycles
1501system.cpu1.icache.overall_mshr_miss_latency::total   3639863451                       # number of overall MSHR miss cycles
1502system.cpu1.icache.ReadReq_mshr_miss_rate::cpu1.inst     0.159282                       # mshr miss rate for ReadReq accesses
1503system.cpu1.icache.ReadReq_mshr_miss_rate::total     0.159282                       # mshr miss rate for ReadReq accesses
1504system.cpu1.icache.demand_mshr_miss_rate::cpu1.inst     0.159282                       # mshr miss rate for demand accesses
1505system.cpu1.icache.demand_mshr_miss_rate::total     0.159282                       # mshr miss rate for demand accesses
1506system.cpu1.icache.overall_mshr_miss_rate::cpu1.inst     0.159282                       # mshr miss rate for overall accesses
1507system.cpu1.icache.overall_mshr_miss_rate::total     0.159282                       # mshr miss rate for overall accesses
1508system.cpu1.icache.ReadReq_avg_mshr_miss_latency::cpu1.inst 11616.894442                       # average ReadReq mshr miss latency
1509system.cpu1.icache.ReadReq_avg_mshr_miss_latency::total 11616.894442                       # average ReadReq mshr miss latency
1510system.cpu1.icache.demand_avg_mshr_miss_latency::cpu1.inst 11616.894442                       # average overall mshr miss latency
1511system.cpu1.icache.demand_avg_mshr_miss_latency::total 11616.894442                       # average overall mshr miss latency
1512system.cpu1.icache.overall_avg_mshr_miss_latency::cpu1.inst 11616.894442                       # average overall mshr miss latency
1513system.cpu1.icache.overall_avg_mshr_miss_latency::total 11616.894442                       # average overall mshr miss latency
1514system.cpu1.icache.no_allocate_misses               0                       # Number of misses that were no-allocate
1515system.disk0.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
1516system.disk0.dma_read_bytes                      1024                       # Number of bytes transfered via DMA reads (not PRD).
1517system.disk0.dma_read_txs                           1                       # Number of DMA read transactions (not PRD).
1518system.disk0.dma_write_full_pages                 298                       # Number of full page size DMA writes.
1519system.disk0.dma_write_bytes                  2651136                       # Number of bytes transfered via DMA writes.
1520system.disk0.dma_write_txs                        395                       # Number of DMA write transactions.
1521system.disk2.dma_read_full_pages                    0                       # Number of full page size DMA reads (not PRD).
1522system.disk2.dma_read_bytes                         0                       # Number of bytes transfered via DMA reads (not PRD).
1523system.disk2.dma_read_txs                           0                       # Number of DMA read transactions (not PRD).
1524system.disk2.dma_write_full_pages                   1                       # Number of full page size DMA writes.
1525system.disk2.dma_write_bytes                     8192                       # Number of bytes transfered via DMA writes.
1526system.disk2.dma_write_txs                          1                       # Number of DMA write transactions.
1527system.iobus.trans_dist::ReadReq                 7369                       # Transaction distribution
1528system.iobus.trans_dist::ReadResp                7369                       # Transaction distribution
1529system.iobus.trans_dist::WriteReq               55215                       # Transaction distribution
1530system.iobus.trans_dist::WriteResp              55217                       # Transaction distribution
1531system.iobus.trans_dist::WriteInvalidateReq            2                       # Transaction distribution
1532system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio        13126                       # Packet count per connected master and slave (bytes)
1533system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio          464                       # Packet count per connected master and slave (bytes)
1534system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio           10                       # Packet count per connected master and slave (bytes)
1535system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio           10                       # Packet count per connected master and slave (bytes)
1536system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio          180                       # Packet count per connected master and slave (bytes)
1537system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio        18148                       # Packet count per connected master and slave (bytes)
1538system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio         2468                       # Packet count per connected master and slave (bytes)
1539system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio         6672                       # Packet count per connected master and slave (bytes)
1540system.iobus.pkt_count_system.bridge.master::system.tsunami.ide-pciconf          294                       # Packet count per connected master and slave (bytes)
1541system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio          102                       # Packet count per connected master and slave (bytes)
1542system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet-pciconf          180                       # Packet count per connected master and slave (bytes)
1543system.iobus.pkt_count_system.bridge.master::system.tsunami.pciconfig.pio           60                       # Packet count per connected master and slave (bytes)
1544system.iobus.pkt_count_system.bridge.master::total        41714                       # Packet count per connected master and slave (bytes)
1545system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side        83458                       # Packet count per connected master and slave (bytes)
1546system.iobus.pkt_count_system.tsunami.ide.dma::total        83458                       # Packet count per connected master and slave (bytes)
1547system.iobus.pkt_count::total                  125172                       # Packet count per connected master and slave (bytes)
1548system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio        52504                       # Cumulative packet size per connected master and slave (bytes)
1549system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio         1856                       # Cumulative packet size per connected master and slave (bytes)
1550system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio            5                       # Cumulative packet size per connected master and slave (bytes)
1551system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio            5                       # Cumulative packet size per connected master and slave (bytes)
1552system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio          160                       # Cumulative packet size per connected master and slave (bytes)
1553system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio         9074                       # Cumulative packet size per connected master and slave (bytes)
1554system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio         9852                       # Cumulative packet size per connected master and slave (bytes)
1555system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio         4193                       # Cumulative packet size per connected master and slave (bytes)
1556system.iobus.pkt_size_system.bridge.master::system.tsunami.ide-pciconf          410                       # Cumulative packet size per connected master and slave (bytes)
1557system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio          204                       # Cumulative packet size per connected master and slave (bytes)
1558system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet-pciconf          299                       # Cumulative packet size per connected master and slave (bytes)
1559system.iobus.pkt_size_system.bridge.master::system.tsunami.pciconfig.pio          120                       # Cumulative packet size per connected master and slave (bytes)
1560system.iobus.pkt_size_system.bridge.master::total        78682                       # Cumulative packet size per connected master and slave (bytes)
1561system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side      2661640                       # Cumulative packet size per connected master and slave (bytes)
1562system.iobus.pkt_size_system.tsunami.ide.dma::total      2661640                       # Cumulative packet size per connected master and slave (bytes)
1563system.iobus.pkt_size::total                  2740322                       # Cumulative packet size per connected master and slave (bytes)
1564system.iobus.reqLayer0.occupancy             12481000                       # Layer occupancy (ticks)
1565system.iobus.reqLayer0.utilization                0.0                       # Layer utilization (%)
1566system.iobus.reqLayer1.occupancy               347000                       # Layer occupancy (ticks)
1567system.iobus.reqLayer1.utilization                0.0                       # Layer utilization (%)
1568system.iobus.reqLayer2.occupancy                 9000                       # Layer occupancy (ticks)
1569system.iobus.reqLayer2.utilization                0.0                       # Layer utilization (%)
1570system.iobus.reqLayer6.occupancy                 9000                       # Layer occupancy (ticks)
1571system.iobus.reqLayer6.utilization                0.0                       # Layer utilization (%)
1572system.iobus.reqLayer22.occupancy              155000                       # Layer occupancy (ticks)
1573system.iobus.reqLayer22.utilization               0.0                       # Layer utilization (%)
1574system.iobus.reqLayer23.occupancy            13505000                       # Layer occupancy (ticks)
1575system.iobus.reqLayer23.utilization               0.0                       # Layer utilization (%)
1576system.iobus.reqLayer24.occupancy             2450000                       # Layer occupancy (ticks)
1577system.iobus.reqLayer24.utilization               0.0                       # Layer utilization (%)
1578system.iobus.reqLayer25.occupancy             5166000                       # Layer occupancy (ticks)
1579system.iobus.reqLayer25.utilization               0.0                       # Layer utilization (%)
1580system.iobus.reqLayer26.occupancy              184000                       # Layer occupancy (ticks)
1581system.iobus.reqLayer26.utilization               0.0                       # Layer utilization (%)
1582system.iobus.reqLayer27.occupancy               76000                       # Layer occupancy (ticks)
1583system.iobus.reqLayer27.utilization               0.0                       # Layer utilization (%)
1584system.iobus.reqLayer28.occupancy              110000                       # Layer occupancy (ticks)
1585system.iobus.reqLayer28.utilization               0.0                       # Layer utilization (%)
1586system.iobus.reqLayer29.occupancy           374418188                       # Layer occupancy (ticks)
1587system.iobus.reqLayer29.utilization               0.0                       # Layer utilization (%)
1588system.iobus.reqLayer30.occupancy               30000                       # Layer occupancy (ticks)
1589system.iobus.reqLayer30.utilization               0.0                       # Layer utilization (%)
1590system.iobus.respLayer0.occupancy            28049000                       # Layer occupancy (ticks)
1591system.iobus.respLayer0.utilization               0.0                       # Layer utilization (%)
1592system.iobus.respLayer1.occupancy            42021755                       # Layer occupancy (ticks)
1593system.iobus.respLayer1.utilization               0.0                       # Layer utilization (%)
1594system.iocache.tags.replacements                41697                       # number of replacements
1595system.iocache.tags.tagsinuse                0.496947                       # Cycle average of tags in use
1596system.iocache.tags.total_refs                      0                       # Total number of references to valid blocks.
1597system.iocache.tags.sampled_refs                41713                       # Sample count of references to valid blocks.
1598system.iocache.tags.avg_refs                        0                       # Average number of references to valid blocks.
1599system.iocache.tags.warmup_cycle         1710336805000                       # Cycle when the warmup percentage was hit.
1600system.iocache.tags.occ_blocks::tsunami.ide     0.496947                       # Average occupied blocks per requestor
1601system.iocache.tags.occ_percent::tsunami.ide     0.031059                       # Average percentage of cache occupancy
1602system.iocache.tags.occ_percent::total       0.031059                       # Average percentage of cache occupancy
1603system.iocache.tags.occ_task_id_blocks::1023           16                       # Occupied blocks per task id
1604system.iocache.tags.age_task_id_blocks_1023::2           16                       # Occupied blocks per task id
1605system.iocache.tags.occ_task_id_percent::1023            1                       # Percentage of cache occupancy per task id
1606system.iocache.tags.tag_accesses               375577                       # Number of tag accesses
1607system.iocache.tags.data_accesses              375577                       # Number of data accesses
1608system.iocache.WriteInvalidateReq_hits::tsunami.ide        41552                       # number of WriteInvalidateReq hits
1609system.iocache.WriteInvalidateReq_hits::total        41552                       # number of WriteInvalidateReq hits
1610system.iocache.ReadReq_misses::tsunami.ide          177                       # number of ReadReq misses
1611system.iocache.ReadReq_misses::total              177                       # number of ReadReq misses
1612system.iocache.WriteInvalidateReq_misses::tsunami.ide            2                       # number of WriteInvalidateReq misses
1613system.iocache.WriteInvalidateReq_misses::total            2                       # number of WriteInvalidateReq misses
1614system.iocache.demand_misses::tsunami.ide          177                       # number of demand (read+write) misses
1615system.iocache.demand_misses::total               177                       # number of demand (read+write) misses
1616system.iocache.overall_misses::tsunami.ide          177                       # number of overall misses
1617system.iocache.overall_misses::total              177                       # number of overall misses
1618system.iocache.ReadReq_miss_latency::tsunami.ide     21586383                       # number of ReadReq miss cycles
1619system.iocache.ReadReq_miss_latency::total     21586383                       # number of ReadReq miss cycles
1620system.iocache.demand_miss_latency::tsunami.ide     21586383                       # number of demand (read+write) miss cycles
1621system.iocache.demand_miss_latency::total     21586383                       # number of demand (read+write) miss cycles
1622system.iocache.overall_miss_latency::tsunami.ide     21586383                       # number of overall miss cycles
1623system.iocache.overall_miss_latency::total     21586383                       # number of overall miss cycles
1624system.iocache.ReadReq_accesses::tsunami.ide          177                       # number of ReadReq accesses(hits+misses)
1625system.iocache.ReadReq_accesses::total            177                       # number of ReadReq accesses(hits+misses)
1626system.iocache.WriteInvalidateReq_accesses::tsunami.ide        41554                       # number of WriteInvalidateReq accesses(hits+misses)
1627system.iocache.WriteInvalidateReq_accesses::total        41554                       # number of WriteInvalidateReq accesses(hits+misses)
1628system.iocache.demand_accesses::tsunami.ide          177                       # number of demand (read+write) accesses
1629system.iocache.demand_accesses::total             177                       # number of demand (read+write) accesses
1630system.iocache.overall_accesses::tsunami.ide          177                       # number of overall (read+write) accesses
1631system.iocache.overall_accesses::total            177                       # number of overall (read+write) accesses
1632system.iocache.ReadReq_miss_rate::tsunami.ide            1                       # miss rate for ReadReq accesses
1633system.iocache.ReadReq_miss_rate::total             1                       # miss rate for ReadReq accesses
1634system.iocache.WriteInvalidateReq_miss_rate::tsunami.ide     0.000048                       # miss rate for WriteInvalidateReq accesses
1635system.iocache.WriteInvalidateReq_miss_rate::total     0.000048                       # miss rate for WriteInvalidateReq accesses
1636system.iocache.demand_miss_rate::tsunami.ide            1                       # miss rate for demand accesses
1637system.iocache.demand_miss_rate::total              1                       # miss rate for demand accesses
1638system.iocache.overall_miss_rate::tsunami.ide            1                       # miss rate for overall accesses
1639system.iocache.overall_miss_rate::total             1                       # miss rate for overall accesses
1640system.iocache.ReadReq_avg_miss_latency::tsunami.ide 121956.966102                       # average ReadReq miss latency
1641system.iocache.ReadReq_avg_miss_latency::total 121956.966102                       # average ReadReq miss latency
1642system.iocache.demand_avg_miss_latency::tsunami.ide 121956.966102                       # average overall miss latency
1643system.iocache.demand_avg_miss_latency::total 121956.966102                       # average overall miss latency
1644system.iocache.overall_avg_miss_latency::tsunami.ide 121956.966102                       # average overall miss latency
1645system.iocache.overall_avg_miss_latency::total 121956.966102                       # average overall miss latency
1646system.iocache.blocked_cycles::no_mshrs             0                       # number of cycles access was blocked
1647system.iocache.blocked_cycles::no_targets            0                       # number of cycles access was blocked
1648system.iocache.blocked::no_mshrs                    0                       # number of cycles access was blocked
1649system.iocache.blocked::no_targets                  0                       # number of cycles access was blocked
1650system.iocache.avg_blocked_cycles::no_mshrs          nan                       # average number of cycles each access was blocked
1651system.iocache.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1652system.iocache.fast_writes                      41552                       # number of fast writes performed
1653system.iocache.cache_copies                         0                       # number of cache copies performed
1654system.iocache.ReadReq_mshr_misses::tsunami.ide          177                       # number of ReadReq MSHR misses
1655system.iocache.ReadReq_mshr_misses::total          177                       # number of ReadReq MSHR misses
1656system.iocache.demand_mshr_misses::tsunami.ide          177                       # number of demand (read+write) MSHR misses
1657system.iocache.demand_mshr_misses::total          177                       # number of demand (read+write) MSHR misses
1658system.iocache.overall_mshr_misses::tsunami.ide          177                       # number of overall MSHR misses
1659system.iocache.overall_mshr_misses::total          177                       # number of overall MSHR misses
1660system.iocache.ReadReq_mshr_miss_latency::tsunami.ide     12381383                       # number of ReadReq MSHR miss cycles
1661system.iocache.ReadReq_mshr_miss_latency::total     12381383                       # number of ReadReq MSHR miss cycles
1662system.iocache.WriteInvalidateReq_mshr_miss_latency::tsunami.ide   2512854560                       # number of WriteInvalidateReq MSHR miss cycles
1663system.iocache.WriteInvalidateReq_mshr_miss_latency::total   2512854560                       # number of WriteInvalidateReq MSHR miss cycles
1664system.iocache.demand_mshr_miss_latency::tsunami.ide     12381383                       # number of demand (read+write) MSHR miss cycles
1665system.iocache.demand_mshr_miss_latency::total     12381383                       # number of demand (read+write) MSHR miss cycles
1666system.iocache.overall_mshr_miss_latency::tsunami.ide     12381383                       # number of overall MSHR miss cycles
1667system.iocache.overall_mshr_miss_latency::total     12381383                       # number of overall MSHR miss cycles
1668system.iocache.ReadReq_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for ReadReq accesses
1669system.iocache.ReadReq_mshr_miss_rate::total            1                       # mshr miss rate for ReadReq accesses
1670system.iocache.demand_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for demand accesses
1671system.iocache.demand_mshr_miss_rate::total            1                       # mshr miss rate for demand accesses
1672system.iocache.overall_mshr_miss_rate::tsunami.ide            1                       # mshr miss rate for overall accesses
1673system.iocache.overall_mshr_miss_rate::total            1                       # mshr miss rate for overall accesses
1674system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 69951.316384                       # average ReadReq mshr miss latency
1675system.iocache.ReadReq_avg_mshr_miss_latency::total 69951.316384                       # average ReadReq mshr miss latency
1676system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::tsunami.ide          inf                       # average WriteInvalidateReq mshr miss latency
1677system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total          inf                       # average WriteInvalidateReq mshr miss latency
1678system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 69951.316384                       # average overall mshr miss latency
1679system.iocache.demand_avg_mshr_miss_latency::total 69951.316384                       # average overall mshr miss latency
1680system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 69951.316384                       # average overall mshr miss latency
1681system.iocache.overall_avg_mshr_miss_latency::total 69951.316384                       # average overall mshr miss latency
1682system.iocache.no_allocate_misses                   0                       # Number of misses that were no-allocate
1683system.l2c.tags.replacements                   344236                       # number of replacements
1684system.l2c.tags.tagsinuse                65255.823465                       # Cycle average of tags in use
1685system.l2c.tags.total_refs                    2587778                       # Total number of references to valid blocks.
1686system.l2c.tags.sampled_refs                   409374                       # Sample count of references to valid blocks.
1687system.l2c.tags.avg_refs                     6.321305                       # Average number of references to valid blocks.
1688system.l2c.tags.warmup_cycle               7093665750                       # Cycle when the warmup percentage was hit.
1689system.l2c.tags.occ_blocks::writebacks   53392.763161                       # Average occupied blocks per requestor
1690system.l2c.tags.occ_blocks::cpu0.inst     5322.213179                       # Average occupied blocks per requestor
1691system.l2c.tags.occ_blocks::cpu0.data     6227.888257                       # Average occupied blocks per requestor
1692system.l2c.tags.occ_blocks::cpu1.inst      220.740542                       # Average occupied blocks per requestor
1693system.l2c.tags.occ_blocks::cpu1.data       92.218326                       # Average occupied blocks per requestor
1694system.l2c.tags.occ_percent::writebacks      0.814709                       # Average percentage of cache occupancy
1695system.l2c.tags.occ_percent::cpu0.inst       0.081211                       # Average percentage of cache occupancy
1696system.l2c.tags.occ_percent::cpu0.data       0.095030                       # Average percentage of cache occupancy
1697system.l2c.tags.occ_percent::cpu1.inst       0.003368                       # Average percentage of cache occupancy
1698system.l2c.tags.occ_percent::cpu1.data       0.001407                       # Average percentage of cache occupancy
1699system.l2c.tags.occ_percent::total           0.995725                       # Average percentage of cache occupancy
1700system.l2c.tags.occ_task_id_blocks::1024        65138                       # Occupied blocks per task id
1701system.l2c.tags.age_task_id_blocks_1024::0          230                       # Occupied blocks per task id
1702system.l2c.tags.age_task_id_blocks_1024::1         3694                       # Occupied blocks per task id
1703system.l2c.tags.age_task_id_blocks_1024::2         4797                       # Occupied blocks per task id
1704system.l2c.tags.age_task_id_blocks_1024::3         4255                       # Occupied blocks per task id
1705system.l2c.tags.age_task_id_blocks_1024::4        52162                       # Occupied blocks per task id
1706system.l2c.tags.occ_task_id_percent::1024     0.993927                       # Percentage of cache occupancy per task id
1707system.l2c.tags.tag_accesses                 27098951                       # Number of tag accesses
1708system.l2c.tags.data_accesses                27098951                       # Number of data accesses
1709system.l2c.ReadReq_hits::cpu0.inst             802459                       # number of ReadReq hits
1710system.l2c.ReadReq_hits::cpu0.data             696077                       # number of ReadReq hits
1711system.l2c.ReadReq_hits::cpu1.inst             311437                       # number of ReadReq hits
1712system.l2c.ReadReq_hits::cpu1.data              94339                       # number of ReadReq hits
1713system.l2c.ReadReq_hits::total                1904312                       # number of ReadReq hits
1714system.l2c.Writeback_hits::writebacks          804733                       # number of Writeback hits
1715system.l2c.Writeback_hits::total               804733                       # number of Writeback hits
1716system.l2c.UpgradeReq_hits::cpu0.data             166                       # number of UpgradeReq hits
1717system.l2c.UpgradeReq_hits::cpu1.data             431                       # number of UpgradeReq hits
1718system.l2c.UpgradeReq_hits::total                 597                       # number of UpgradeReq hits
1719system.l2c.SCUpgradeReq_hits::cpu0.data            52                       # number of SCUpgradeReq hits
1720system.l2c.SCUpgradeReq_hits::cpu1.data            26                       # number of SCUpgradeReq hits
1721system.l2c.SCUpgradeReq_hits::total                78                       # number of SCUpgradeReq hits
1722system.l2c.ReadExReq_hits::cpu0.data           138280                       # number of ReadExReq hits
1723system.l2c.ReadExReq_hits::cpu1.data            34809                       # number of ReadExReq hits
1724system.l2c.ReadExReq_hits::total               173089                       # number of ReadExReq hits
1725system.l2c.demand_hits::cpu0.inst              802459                       # number of demand (read+write) hits
1726system.l2c.demand_hits::cpu0.data              834357                       # number of demand (read+write) hits
1727system.l2c.demand_hits::cpu1.inst              311437                       # number of demand (read+write) hits
1728system.l2c.demand_hits::cpu1.data              129148                       # number of demand (read+write) hits
1729system.l2c.demand_hits::total                 2077401                       # number of demand (read+write) hits
1730system.l2c.overall_hits::cpu0.inst             802459                       # number of overall hits
1731system.l2c.overall_hits::cpu0.data             834357                       # number of overall hits
1732system.l2c.overall_hits::cpu1.inst             311437                       # number of overall hits
1733system.l2c.overall_hits::cpu1.data             129148                       # number of overall hits
1734system.l2c.overall_hits::total                2077401                       # number of overall hits
1735system.l2c.ReadReq_misses::cpu0.inst            13534                       # number of ReadReq misses
1736system.l2c.ReadReq_misses::cpu0.data           273199                       # number of ReadReq misses
1737system.l2c.ReadReq_misses::cpu1.inst             1862                       # number of ReadReq misses
1738system.l2c.ReadReq_misses::cpu1.data              907                       # number of ReadReq misses
1739system.l2c.ReadReq_misses::total               289502                       # number of ReadReq misses
1740system.l2c.UpgradeReq_misses::cpu0.data          2870                       # number of UpgradeReq misses
1741system.l2c.UpgradeReq_misses::cpu1.data          1562                       # number of UpgradeReq misses
1742system.l2c.UpgradeReq_misses::total              4432                       # number of UpgradeReq misses
1743system.l2c.SCUpgradeReq_misses::cpu0.data          736                       # number of SCUpgradeReq misses
1744system.l2c.SCUpgradeReq_misses::cpu1.data          745                       # number of SCUpgradeReq misses
1745system.l2c.SCUpgradeReq_misses::total            1481                       # number of SCUpgradeReq misses
1746system.l2c.ReadExReq_misses::cpu0.data         113374                       # number of ReadExReq misses
1747system.l2c.ReadExReq_misses::cpu1.data           7659                       # number of ReadExReq misses
1748system.l2c.ReadExReq_misses::total             121033                       # number of ReadExReq misses
1749system.l2c.demand_misses::cpu0.inst             13534                       # number of demand (read+write) misses
1750system.l2c.demand_misses::cpu0.data            386573                       # number of demand (read+write) misses
1751system.l2c.demand_misses::cpu1.inst              1862                       # number of demand (read+write) misses
1752system.l2c.demand_misses::cpu1.data              8566                       # number of demand (read+write) misses
1753system.l2c.demand_misses::total                410535                       # number of demand (read+write) misses
1754system.l2c.overall_misses::cpu0.inst            13534                       # number of overall misses
1755system.l2c.overall_misses::cpu0.data           386573                       # number of overall misses
1756system.l2c.overall_misses::cpu1.inst             1862                       # number of overall misses
1757system.l2c.overall_misses::cpu1.data             8566                       # number of overall misses
1758system.l2c.overall_misses::total               410535                       # number of overall misses
1759system.l2c.ReadReq_miss_latency::cpu0.inst   1040639500                       # number of ReadReq miss cycles
1760system.l2c.ReadReq_miss_latency::cpu0.data  17951579250                       # number of ReadReq miss cycles
1761system.l2c.ReadReq_miss_latency::cpu1.inst    147621500                       # number of ReadReq miss cycles
1762system.l2c.ReadReq_miss_latency::cpu1.data     80108498                       # number of ReadReq miss cycles
1763system.l2c.ReadReq_miss_latency::total    19219948748                       # number of ReadReq miss cycles
1764system.l2c.UpgradeReq_miss_latency::cpu0.data      1096455                       # number of UpgradeReq miss cycles
1765system.l2c.UpgradeReq_miss_latency::cpu1.data      8459610                       # number of UpgradeReq miss cycles
1766system.l2c.UpgradeReq_miss_latency::total      9556065                       # number of UpgradeReq miss cycles
1767system.l2c.SCUpgradeReq_miss_latency::cpu0.data      1292445                       # number of SCUpgradeReq miss cycles
1768system.l2c.SCUpgradeReq_miss_latency::cpu1.data       162993                       # number of SCUpgradeReq miss cycles
1769system.l2c.SCUpgradeReq_miss_latency::total      1455438                       # number of SCUpgradeReq miss cycles
1770system.l2c.ReadExReq_miss_latency::cpu0.data   9386780343                       # number of ReadExReq miss cycles
1771system.l2c.ReadExReq_miss_latency::cpu1.data    797590458                       # number of ReadExReq miss cycles
1772system.l2c.ReadExReq_miss_latency::total  10184370801                       # number of ReadExReq miss cycles
1773system.l2c.demand_miss_latency::cpu0.inst   1040639500                       # number of demand (read+write) miss cycles
1774system.l2c.demand_miss_latency::cpu0.data  27338359593                       # number of demand (read+write) miss cycles
1775system.l2c.demand_miss_latency::cpu1.inst    147621500                       # number of demand (read+write) miss cycles
1776system.l2c.demand_miss_latency::cpu1.data    877698956                       # number of demand (read+write) miss cycles
1777system.l2c.demand_miss_latency::total     29404319549                       # number of demand (read+write) miss cycles
1778system.l2c.overall_miss_latency::cpu0.inst   1040639500                       # number of overall miss cycles
1779system.l2c.overall_miss_latency::cpu0.data  27338359593                       # number of overall miss cycles
1780system.l2c.overall_miss_latency::cpu1.inst    147621500                       # number of overall miss cycles
1781system.l2c.overall_miss_latency::cpu1.data    877698956                       # number of overall miss cycles
1782system.l2c.overall_miss_latency::total    29404319549                       # number of overall miss cycles
1783system.l2c.ReadReq_accesses::cpu0.inst         815993                       # number of ReadReq accesses(hits+misses)
1784system.l2c.ReadReq_accesses::cpu0.data         969276                       # number of ReadReq accesses(hits+misses)
1785system.l2c.ReadReq_accesses::cpu1.inst         313299                       # number of ReadReq accesses(hits+misses)
1786system.l2c.ReadReq_accesses::cpu1.data          95246                       # number of ReadReq accesses(hits+misses)
1787system.l2c.ReadReq_accesses::total            2193814                       # number of ReadReq accesses(hits+misses)
1788system.l2c.Writeback_accesses::writebacks       804733                       # number of Writeback accesses(hits+misses)
1789system.l2c.Writeback_accesses::total           804733                       # number of Writeback accesses(hits+misses)
1790system.l2c.UpgradeReq_accesses::cpu0.data         3036                       # number of UpgradeReq accesses(hits+misses)
1791system.l2c.UpgradeReq_accesses::cpu1.data         1993                       # number of UpgradeReq accesses(hits+misses)
1792system.l2c.UpgradeReq_accesses::total            5029                       # number of UpgradeReq accesses(hits+misses)
1793system.l2c.SCUpgradeReq_accesses::cpu0.data          788                       # number of SCUpgradeReq accesses(hits+misses)
1794system.l2c.SCUpgradeReq_accesses::cpu1.data          771                       # number of SCUpgradeReq accesses(hits+misses)
1795system.l2c.SCUpgradeReq_accesses::total          1559                       # number of SCUpgradeReq accesses(hits+misses)
1796system.l2c.ReadExReq_accesses::cpu0.data       251654                       # number of ReadExReq accesses(hits+misses)
1797system.l2c.ReadExReq_accesses::cpu1.data        42468                       # number of ReadExReq accesses(hits+misses)
1798system.l2c.ReadExReq_accesses::total           294122                       # number of ReadExReq accesses(hits+misses)
1799system.l2c.demand_accesses::cpu0.inst          815993                       # number of demand (read+write) accesses
1800system.l2c.demand_accesses::cpu0.data         1220930                       # number of demand (read+write) accesses
1801system.l2c.demand_accesses::cpu1.inst          313299                       # number of demand (read+write) accesses
1802system.l2c.demand_accesses::cpu1.data          137714                       # number of demand (read+write) accesses
1803system.l2c.demand_accesses::total             2487936                       # number of demand (read+write) accesses
1804system.l2c.overall_accesses::cpu0.inst         815993                       # number of overall (read+write) accesses
1805system.l2c.overall_accesses::cpu0.data        1220930                       # number of overall (read+write) accesses
1806system.l2c.overall_accesses::cpu1.inst         313299                       # number of overall (read+write) accesses
1807system.l2c.overall_accesses::cpu1.data         137714                       # number of overall (read+write) accesses
1808system.l2c.overall_accesses::total            2487936                       # number of overall (read+write) accesses
1809system.l2c.ReadReq_miss_rate::cpu0.inst      0.016586                       # miss rate for ReadReq accesses
1810system.l2c.ReadReq_miss_rate::cpu0.data      0.281859                       # miss rate for ReadReq accesses
1811system.l2c.ReadReq_miss_rate::cpu1.inst      0.005943                       # miss rate for ReadReq accesses
1812system.l2c.ReadReq_miss_rate::cpu1.data      0.009523                       # miss rate for ReadReq accesses
1813system.l2c.ReadReq_miss_rate::total          0.131963                       # miss rate for ReadReq accesses
1814system.l2c.UpgradeReq_miss_rate::cpu0.data     0.945323                       # miss rate for UpgradeReq accesses
1815system.l2c.UpgradeReq_miss_rate::cpu1.data     0.783743                       # miss rate for UpgradeReq accesses
1816system.l2c.UpgradeReq_miss_rate::total       0.881289                       # miss rate for UpgradeReq accesses
1817system.l2c.SCUpgradeReq_miss_rate::cpu0.data     0.934010                       # miss rate for SCUpgradeReq accesses
1818system.l2c.SCUpgradeReq_miss_rate::cpu1.data     0.966278                       # miss rate for SCUpgradeReq accesses
1819system.l2c.SCUpgradeReq_miss_rate::total     0.949968                       # miss rate for SCUpgradeReq accesses
1820system.l2c.ReadExReq_miss_rate::cpu0.data     0.450515                       # miss rate for ReadExReq accesses
1821system.l2c.ReadExReq_miss_rate::cpu1.data     0.180348                       # miss rate for ReadExReq accesses
1822system.l2c.ReadExReq_miss_rate::total        0.411506                       # miss rate for ReadExReq accesses
1823system.l2c.demand_miss_rate::cpu0.inst       0.016586                       # miss rate for demand accesses
1824system.l2c.demand_miss_rate::cpu0.data       0.316622                       # miss rate for demand accesses
1825system.l2c.demand_miss_rate::cpu1.inst       0.005943                       # miss rate for demand accesses
1826system.l2c.demand_miss_rate::cpu1.data       0.062201                       # miss rate for demand accesses
1827system.l2c.demand_miss_rate::total           0.165010                       # miss rate for demand accesses
1828system.l2c.overall_miss_rate::cpu0.inst      0.016586                       # miss rate for overall accesses
1829system.l2c.overall_miss_rate::cpu0.data      0.316622                       # miss rate for overall accesses
1830system.l2c.overall_miss_rate::cpu1.inst      0.005943                       # miss rate for overall accesses
1831system.l2c.overall_miss_rate::cpu1.data      0.062201                       # miss rate for overall accesses
1832system.l2c.overall_miss_rate::total          0.165010                       # miss rate for overall accesses
1833system.l2c.ReadReq_avg_miss_latency::cpu0.inst 76890.756613                       # average ReadReq miss latency
1834system.l2c.ReadReq_avg_miss_latency::cpu0.data 65708.802924                       # average ReadReq miss latency
1835system.l2c.ReadReq_avg_miss_latency::cpu1.inst 79281.149302                       # average ReadReq miss latency
1836system.l2c.ReadReq_avg_miss_latency::cpu1.data 88322.489526                       # average ReadReq miss latency
1837system.l2c.ReadReq_avg_miss_latency::total 66389.692465                       # average ReadReq miss latency
1838system.l2c.UpgradeReq_avg_miss_latency::cpu0.data   382.040070                       # average UpgradeReq miss latency
1839system.l2c.UpgradeReq_avg_miss_latency::cpu1.data  5415.883483                       # average UpgradeReq miss latency
1840system.l2c.UpgradeReq_avg_miss_latency::total  2156.151850                       # average UpgradeReq miss latency
1841system.l2c.SCUpgradeReq_avg_miss_latency::cpu0.data  1756.039402                       # average SCUpgradeReq miss latency
1842system.l2c.SCUpgradeReq_avg_miss_latency::cpu1.data   218.782550                       # average SCUpgradeReq miss latency
1843system.l2c.SCUpgradeReq_avg_miss_latency::total   982.740041                       # average SCUpgradeReq miss latency
1844system.l2c.ReadExReq_avg_miss_latency::cpu0.data 82794.823707                       # average ReadExReq miss latency
1845system.l2c.ReadExReq_avg_miss_latency::cpu1.data 104137.675676                       # average ReadExReq miss latency
1846system.l2c.ReadExReq_avg_miss_latency::total 84145.404980                       # average ReadExReq miss latency
1847system.l2c.demand_avg_miss_latency::cpu0.inst 76890.756613                       # average overall miss latency
1848system.l2c.demand_avg_miss_latency::cpu0.data 70719.785378                       # average overall miss latency
1849system.l2c.demand_avg_miss_latency::cpu1.inst 79281.149302                       # average overall miss latency
1850system.l2c.demand_avg_miss_latency::cpu1.data 102463.104833                       # average overall miss latency
1851system.l2c.demand_avg_miss_latency::total 71624.391462                       # average overall miss latency
1852system.l2c.overall_avg_miss_latency::cpu0.inst 76890.756613                       # average overall miss latency
1853system.l2c.overall_avg_miss_latency::cpu0.data 70719.785378                       # average overall miss latency
1854system.l2c.overall_avg_miss_latency::cpu1.inst 79281.149302                       # average overall miss latency
1855system.l2c.overall_avg_miss_latency::cpu1.data 102463.104833                       # average overall miss latency
1856system.l2c.overall_avg_miss_latency::total 71624.391462                       # average overall miss latency
1857system.l2c.blocked_cycles::no_mshrs                 0                       # number of cycles access was blocked
1858system.l2c.blocked_cycles::no_targets               0                       # number of cycles access was blocked
1859system.l2c.blocked::no_mshrs                        0                       # number of cycles access was blocked
1860system.l2c.blocked::no_targets                      0                       # number of cycles access was blocked
1861system.l2c.avg_blocked_cycles::no_mshrs           nan                       # average number of cycles each access was blocked
1862system.l2c.avg_blocked_cycles::no_targets          nan                       # average number of cycles each access was blocked
1863system.l2c.fast_writes                              0                       # number of fast writes performed
1864system.l2c.cache_copies                             0                       # number of cache copies performed
1865system.l2c.writebacks::writebacks               80589                       # number of writebacks
1866system.l2c.writebacks::total                    80589                       # number of writebacks
1867system.l2c.ReadReq_mshr_hits::cpu0.inst            13                       # number of ReadReq MSHR hits
1868system.l2c.ReadReq_mshr_hits::cpu0.data             1                       # number of ReadReq MSHR hits
1869system.l2c.ReadReq_mshr_hits::cpu1.inst             4                       # number of ReadReq MSHR hits
1870system.l2c.ReadReq_mshr_hits::total                18                       # number of ReadReq MSHR hits
1871system.l2c.demand_mshr_hits::cpu0.inst             13                       # number of demand (read+write) MSHR hits
1872system.l2c.demand_mshr_hits::cpu0.data              1                       # number of demand (read+write) MSHR hits
1873system.l2c.demand_mshr_hits::cpu1.inst              4                       # number of demand (read+write) MSHR hits
1874system.l2c.demand_mshr_hits::total                 18                       # number of demand (read+write) MSHR hits
1875system.l2c.overall_mshr_hits::cpu0.inst            13                       # number of overall MSHR hits
1876system.l2c.overall_mshr_hits::cpu0.data             1                       # number of overall MSHR hits
1877system.l2c.overall_mshr_hits::cpu1.inst             4                       # number of overall MSHR hits
1878system.l2c.overall_mshr_hits::total                18                       # number of overall MSHR hits
1879system.l2c.ReadReq_mshr_misses::cpu0.inst        13521                       # number of ReadReq MSHR misses
1880system.l2c.ReadReq_mshr_misses::cpu0.data       273198                       # number of ReadReq MSHR misses
1881system.l2c.ReadReq_mshr_misses::cpu1.inst         1858                       # number of ReadReq MSHR misses
1882system.l2c.ReadReq_mshr_misses::cpu1.data          907                       # number of ReadReq MSHR misses
1883system.l2c.ReadReq_mshr_misses::total          289484                       # number of ReadReq MSHR misses
1884system.l2c.UpgradeReq_mshr_misses::cpu0.data         2870                       # number of UpgradeReq MSHR misses
1885system.l2c.UpgradeReq_mshr_misses::cpu1.data         1562                       # number of UpgradeReq MSHR misses
1886system.l2c.UpgradeReq_mshr_misses::total         4432                       # number of UpgradeReq MSHR misses
1887system.l2c.SCUpgradeReq_mshr_misses::cpu0.data          736                       # number of SCUpgradeReq MSHR misses
1888system.l2c.SCUpgradeReq_mshr_misses::cpu1.data          745                       # number of SCUpgradeReq MSHR misses
1889system.l2c.SCUpgradeReq_mshr_misses::total         1481                       # number of SCUpgradeReq MSHR misses
1890system.l2c.ReadExReq_mshr_misses::cpu0.data       113374                       # number of ReadExReq MSHR misses
1891system.l2c.ReadExReq_mshr_misses::cpu1.data         7659                       # number of ReadExReq MSHR misses
1892system.l2c.ReadExReq_mshr_misses::total        121033                       # number of ReadExReq MSHR misses
1893system.l2c.demand_mshr_misses::cpu0.inst        13521                       # number of demand (read+write) MSHR misses
1894system.l2c.demand_mshr_misses::cpu0.data       386572                       # number of demand (read+write) MSHR misses
1895system.l2c.demand_mshr_misses::cpu1.inst         1858                       # number of demand (read+write) MSHR misses
1896system.l2c.demand_mshr_misses::cpu1.data         8566                       # number of demand (read+write) MSHR misses
1897system.l2c.demand_mshr_misses::total           410517                       # number of demand (read+write) MSHR misses
1898system.l2c.overall_mshr_misses::cpu0.inst        13521                       # number of overall MSHR misses
1899system.l2c.overall_mshr_misses::cpu0.data       386572                       # number of overall MSHR misses
1900system.l2c.overall_mshr_misses::cpu1.inst         1858                       # number of overall MSHR misses
1901system.l2c.overall_mshr_misses::cpu1.data         8566                       # number of overall MSHR misses
1902system.l2c.overall_mshr_misses::total          410517                       # number of overall MSHR misses
1903system.l2c.ReadReq_mshr_miss_latency::cpu0.inst    869263000                       # number of ReadReq MSHR miss cycles
1904system.l2c.ReadReq_mshr_miss_latency::cpu0.data  14546768250                       # number of ReadReq MSHR miss cycles
1905system.l2c.ReadReq_mshr_miss_latency::cpu1.inst    123935250                       # number of ReadReq MSHR miss cycles
1906system.l2c.ReadReq_mshr_miss_latency::cpu1.data     68927498                       # number of ReadReq MSHR miss cycles
1907system.l2c.ReadReq_mshr_miss_latency::total  15608893998                       # number of ReadReq MSHR miss cycles
1908system.l2c.UpgradeReq_mshr_miss_latency::cpu0.data     28724364                       # number of UpgradeReq MSHR miss cycles
1909system.l2c.UpgradeReq_mshr_miss_latency::cpu1.data     15649033                       # number of UpgradeReq MSHR miss cycles
1910system.l2c.UpgradeReq_mshr_miss_latency::total     44373397                       # number of UpgradeReq MSHR miss cycles
1911system.l2c.SCUpgradeReq_mshr_miss_latency::cpu0.data      7383232                       # number of SCUpgradeReq MSHR miss cycles
1912system.l2c.SCUpgradeReq_mshr_miss_latency::cpu1.data      7461237                       # number of SCUpgradeReq MSHR miss cycles
1913system.l2c.SCUpgradeReq_mshr_miss_latency::total     14844469                       # number of SCUpgradeReq MSHR miss cycles
1914system.l2c.ReadExReq_mshr_miss_latency::cpu0.data   8003168657                       # number of ReadExReq MSHR miss cycles
1915system.l2c.ReadExReq_mshr_miss_latency::cpu1.data    703372040                       # number of ReadExReq MSHR miss cycles
1916system.l2c.ReadExReq_mshr_miss_latency::total   8706540697                       # number of ReadExReq MSHR miss cycles
1917system.l2c.demand_mshr_miss_latency::cpu0.inst    869263000                       # number of demand (read+write) MSHR miss cycles
1918system.l2c.demand_mshr_miss_latency::cpu0.data  22549936907                       # number of demand (read+write) MSHR miss cycles
1919system.l2c.demand_mshr_miss_latency::cpu1.inst    123935250                       # number of demand (read+write) MSHR miss cycles
1920system.l2c.demand_mshr_miss_latency::cpu1.data    772299538                       # number of demand (read+write) MSHR miss cycles
1921system.l2c.demand_mshr_miss_latency::total  24315434695                       # number of demand (read+write) MSHR miss cycles
1922system.l2c.overall_mshr_miss_latency::cpu0.inst    869263000                       # number of overall MSHR miss cycles
1923system.l2c.overall_mshr_miss_latency::cpu0.data  22549936907                       # number of overall MSHR miss cycles
1924system.l2c.overall_mshr_miss_latency::cpu1.inst    123935250                       # number of overall MSHR miss cycles
1925system.l2c.overall_mshr_miss_latency::cpu1.data    772299538                       # number of overall MSHR miss cycles
1926system.l2c.overall_mshr_miss_latency::total  24315434695                       # number of overall MSHR miss cycles
1927system.l2c.ReadReq_mshr_uncacheable_latency::cpu0.data   1361646000                       # number of ReadReq MSHR uncacheable cycles
1928system.l2c.ReadReq_mshr_uncacheable_latency::cpu1.data     27086000                       # number of ReadReq MSHR uncacheable cycles
1929system.l2c.ReadReq_mshr_uncacheable_latency::total   1388732000                       # number of ReadReq MSHR uncacheable cycles
1930system.l2c.WriteReq_mshr_uncacheable_latency::cpu0.data   2074085500                       # number of WriteReq MSHR uncacheable cycles
1931system.l2c.WriteReq_mshr_uncacheable_latency::cpu1.data    667819500                       # number of WriteReq MSHR uncacheable cycles
1932system.l2c.WriteReq_mshr_uncacheable_latency::total   2741905000                       # number of WriteReq MSHR uncacheable cycles
1933system.l2c.overall_mshr_uncacheable_latency::cpu0.data   3435731500                       # number of overall MSHR uncacheable cycles
1934system.l2c.overall_mshr_uncacheable_latency::cpu1.data    694905500                       # number of overall MSHR uncacheable cycles
1935system.l2c.overall_mshr_uncacheable_latency::total   4130637000                       # number of overall MSHR uncacheable cycles
1936system.l2c.ReadReq_mshr_miss_rate::cpu0.inst     0.016570                       # mshr miss rate for ReadReq accesses
1937system.l2c.ReadReq_mshr_miss_rate::cpu0.data     0.281858                       # mshr miss rate for ReadReq accesses
1938system.l2c.ReadReq_mshr_miss_rate::cpu1.inst     0.005930                       # mshr miss rate for ReadReq accesses
1939system.l2c.ReadReq_mshr_miss_rate::cpu1.data     0.009523                       # mshr miss rate for ReadReq accesses
1940system.l2c.ReadReq_mshr_miss_rate::total     0.131955                       # mshr miss rate for ReadReq accesses
1941system.l2c.UpgradeReq_mshr_miss_rate::cpu0.data     0.945323                       # mshr miss rate for UpgradeReq accesses
1942system.l2c.UpgradeReq_mshr_miss_rate::cpu1.data     0.783743                       # mshr miss rate for UpgradeReq accesses
1943system.l2c.UpgradeReq_mshr_miss_rate::total     0.881289                       # mshr miss rate for UpgradeReq accesses
1944system.l2c.SCUpgradeReq_mshr_miss_rate::cpu0.data     0.934010                       # mshr miss rate for SCUpgradeReq accesses
1945system.l2c.SCUpgradeReq_mshr_miss_rate::cpu1.data     0.966278                       # mshr miss rate for SCUpgradeReq accesses
1946system.l2c.SCUpgradeReq_mshr_miss_rate::total     0.949968                       # mshr miss rate for SCUpgradeReq accesses
1947system.l2c.ReadExReq_mshr_miss_rate::cpu0.data     0.450515                       # mshr miss rate for ReadExReq accesses
1948system.l2c.ReadExReq_mshr_miss_rate::cpu1.data     0.180348                       # mshr miss rate for ReadExReq accesses
1949system.l2c.ReadExReq_mshr_miss_rate::total     0.411506                       # mshr miss rate for ReadExReq accesses
1950system.l2c.demand_mshr_miss_rate::cpu0.inst     0.016570                       # mshr miss rate for demand accesses
1951system.l2c.demand_mshr_miss_rate::cpu0.data     0.316621                       # mshr miss rate for demand accesses
1952system.l2c.demand_mshr_miss_rate::cpu1.inst     0.005930                       # mshr miss rate for demand accesses
1953system.l2c.demand_mshr_miss_rate::cpu1.data     0.062201                       # mshr miss rate for demand accesses
1954system.l2c.demand_mshr_miss_rate::total      0.165003                       # mshr miss rate for demand accesses
1955system.l2c.overall_mshr_miss_rate::cpu0.inst     0.016570                       # mshr miss rate for overall accesses
1956system.l2c.overall_mshr_miss_rate::cpu0.data     0.316621                       # mshr miss rate for overall accesses
1957system.l2c.overall_mshr_miss_rate::cpu1.inst     0.005930                       # mshr miss rate for overall accesses
1958system.l2c.overall_mshr_miss_rate::cpu1.data     0.062201                       # mshr miss rate for overall accesses
1959system.l2c.overall_mshr_miss_rate::total     0.165003                       # mshr miss rate for overall accesses
1960system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.inst 64289.845426                       # average ReadReq mshr miss latency
1961system.l2c.ReadReq_avg_mshr_miss_latency::cpu0.data 53246.247227                       # average ReadReq mshr miss latency
1962system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.inst 66703.579117                       # average ReadReq mshr miss latency
1963system.l2c.ReadReq_avg_mshr_miss_latency::cpu1.data 75995.036384                       # average ReadReq mshr miss latency
1964system.l2c.ReadReq_avg_mshr_miss_latency::total 53919.712309                       # average ReadReq mshr miss latency
1965system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu0.data 10008.489199                       # average UpgradeReq mshr miss latency
1966system.l2c.UpgradeReq_avg_mshr_miss_latency::cpu1.data 10018.587068                       # average UpgradeReq mshr miss latency
1967system.l2c.UpgradeReq_avg_mshr_miss_latency::total 10012.048060                       # average UpgradeReq mshr miss latency
1968system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu0.data 10031.565217                       # average SCUpgradeReq mshr miss latency
1969system.l2c.SCUpgradeReq_avg_mshr_miss_latency::cpu1.data 10015.083221                       # average SCUpgradeReq mshr miss latency
1970system.l2c.SCUpgradeReq_avg_mshr_miss_latency::total 10023.274139                       # average SCUpgradeReq mshr miss latency
1971system.l2c.ReadExReq_avg_mshr_miss_latency::cpu0.data 70590.864369                       # average ReadExReq mshr miss latency
1972system.l2c.ReadExReq_avg_mshr_miss_latency::cpu1.data 91836.015146                       # average ReadExReq mshr miss latency
1973system.l2c.ReadExReq_avg_mshr_miss_latency::total 71935.263085                       # average ReadExReq mshr miss latency
1974system.l2c.demand_avg_mshr_miss_latency::cpu0.inst 64289.845426                       # average overall mshr miss latency
1975system.l2c.demand_avg_mshr_miss_latency::cpu0.data 58333.083894                       # average overall mshr miss latency
1976system.l2c.demand_avg_mshr_miss_latency::cpu1.inst 66703.579117                       # average overall mshr miss latency
1977system.l2c.demand_avg_mshr_miss_latency::cpu1.data 90158.713285                       # average overall mshr miss latency
1978system.l2c.demand_avg_mshr_miss_latency::total 59231.249120                       # average overall mshr miss latency
1979system.l2c.overall_avg_mshr_miss_latency::cpu0.inst 64289.845426                       # average overall mshr miss latency
1980system.l2c.overall_avg_mshr_miss_latency::cpu0.data 58333.083894                       # average overall mshr miss latency
1981system.l2c.overall_avg_mshr_miss_latency::cpu1.inst 66703.579117                       # average overall mshr miss latency
1982system.l2c.overall_avg_mshr_miss_latency::cpu1.data 90158.713285                       # average overall mshr miss latency
1983system.l2c.overall_avg_mshr_miss_latency::total 59231.249120                       # average overall mshr miss latency
1984system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average ReadReq mshr uncacheable latency
1985system.l2c.ReadReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average ReadReq mshr uncacheable latency
1986system.l2c.ReadReq_avg_mshr_uncacheable_latency::total          inf                       # average ReadReq mshr uncacheable latency
1987system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average WriteReq mshr uncacheable latency
1988system.l2c.WriteReq_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average WriteReq mshr uncacheable latency
1989system.l2c.WriteReq_avg_mshr_uncacheable_latency::total          inf                       # average WriteReq mshr uncacheable latency
1990system.l2c.overall_avg_mshr_uncacheable_latency::cpu0.data          inf                       # average overall mshr uncacheable latency
1991system.l2c.overall_avg_mshr_uncacheable_latency::cpu1.data          inf                       # average overall mshr uncacheable latency
1992system.l2c.overall_avg_mshr_uncacheable_latency::total          inf                       # average overall mshr uncacheable latency
1993system.l2c.no_allocate_misses                       0                       # Number of misses that were no-allocate
1994system.membus.trans_dist::ReadReq              296853                       # Transaction distribution
1995system.membus.trans_dist::ReadResp             296773                       # Transaction distribution
1996system.membus.trans_dist::WriteReq              13665                       # Transaction distribution
1997system.membus.trans_dist::WriteResp             13665                       # Transaction distribution
1998system.membus.trans_dist::Writeback             80589                       # Transaction distribution
1999system.membus.trans_dist::WriteInvalidateReq        41552                       # Transaction distribution
2000system.membus.trans_dist::WriteInvalidateResp        41552                       # Transaction distribution
2001system.membus.trans_dist::UpgradeReq            14563                       # Transaction distribution
2002system.membus.trans_dist::SCUpgradeReq           9639                       # Transaction distribution
2003system.membus.trans_dist::UpgradeResp            6364                       # Transaction distribution
2004system.membus.trans_dist::ReadExReq            121274                       # Transaction distribution
2005system.membus.trans_dist::ReadExResp           120582                       # Transaction distribution
2006system.membus.trans_dist::BadAddressError           80                       # Transaction distribution
2007system.membus.pkt_count_system.l2c.mem_side::system.bridge.slave        41714                       # Packet count per connected master and slave (bytes)
2008system.membus.pkt_count_system.l2c.mem_side::system.physmem.port       931819                       # Packet count per connected master and slave (bytes)
2009system.membus.pkt_count_system.l2c.mem_side::system.membus.badaddr_responder.pio          160                       # Packet count per connected master and slave (bytes)
2010system.membus.pkt_count_system.l2c.mem_side::total       973693                       # Packet count per connected master and slave (bytes)
2011system.membus.pkt_count_system.iocache.mem_side::system.physmem.port        83296                       # Packet count per connected master and slave (bytes)
2012system.membus.pkt_count_system.iocache.mem_side::total        83296                       # Packet count per connected master and slave (bytes)
2013system.membus.pkt_count::total                1056989                       # Packet count per connected master and slave (bytes)
2014system.membus.pkt_size_system.l2c.mem_side::system.bridge.slave        78682                       # Cumulative packet size per connected master and slave (bytes)
2015system.membus.pkt_size_system.l2c.mem_side::system.physmem.port     31396800                       # Cumulative packet size per connected master and slave (bytes)
2016system.membus.pkt_size_system.l2c.mem_side::total     31475482                       # Cumulative packet size per connected master and slave (bytes)
2017system.membus.pkt_size_system.iocache.mem_side::system.physmem.port      2660288                       # Cumulative packet size per connected master and slave (bytes)
2018system.membus.pkt_size_system.iocache.mem_side::total      2660288                       # Cumulative packet size per connected master and slave (bytes)
2019system.membus.pkt_size::total                34135770                       # Cumulative packet size per connected master and slave (bytes)
2020system.membus.snoops                            18692                       # Total snoops (count)
2021system.membus.snoop_fanout::samples            557285                       # Request fanout histogram
2022system.membus.snoop_fanout::mean                    1                       # Request fanout histogram
2023system.membus.snoop_fanout::stdev                   0                       # Request fanout histogram
2024system.membus.snoop_fanout::underflows              0      0.00%      0.00% # Request fanout histogram
2025system.membus.snoop_fanout::0                       0      0.00%      0.00% # Request fanout histogram
2026system.membus.snoop_fanout::1                  557285    100.00%    100.00% # Request fanout histogram
2027system.membus.snoop_fanout::2                       0      0.00%    100.00% # Request fanout histogram
2028system.membus.snoop_fanout::overflows               0      0.00%    100.00% # Request fanout histogram
2029system.membus.snoop_fanout::min_value               1                       # Request fanout histogram
2030system.membus.snoop_fanout::max_value               1                       # Request fanout histogram
2031system.membus.snoop_fanout::total              557285                       # Request fanout histogram
2032system.membus.reqLayer0.occupancy            40450499                       # Layer occupancy (ticks)
2033system.membus.reqLayer0.utilization               0.0                       # Layer utilization (%)
2034system.membus.reqLayer1.occupancy          1545398747                       # Layer occupancy (ticks)
2035system.membus.reqLayer1.utilization               0.1                       # Layer utilization (%)
2036system.membus.reqLayer2.occupancy              102000                       # Layer occupancy (ticks)
2037system.membus.reqLayer2.utilization               0.0                       # Layer utilization (%)
2038system.membus.respLayer1.occupancy         3825672402                       # Layer occupancy (ticks)
2039system.membus.respLayer1.utilization              0.2                       # Layer utilization (%)
2040system.membus.respLayer2.occupancy           43153245                       # Layer occupancy (ticks)
2041system.membus.respLayer2.utilization              0.0                       # Layer utilization (%)
2042system.toL2Bus.trans_dist::ReadReq            2231724                       # Transaction distribution
2043system.toL2Bus.trans_dist::ReadResp           2231628                       # Transaction distribution
2044system.toL2Bus.trans_dist::WriteReq             13665                       # Transaction distribution
2045system.toL2Bus.trans_dist::WriteResp            13665                       # Transaction distribution
2046system.toL2Bus.trans_dist::Writeback           804733                       # Transaction distribution
2047system.toL2Bus.trans_dist::WriteInvalidateReq        41559                       # Transaction distribution
2048system.toL2Bus.trans_dist::UpgradeReq           14709                       # Transaction distribution
2049system.toL2Bus.trans_dist::SCUpgradeReq          9717                       # Transaction distribution
2050system.toL2Bus.trans_dist::UpgradeResp          24426                       # Transaction distribution
2051system.toL2Bus.trans_dist::ReadExReq           295921                       # Transaction distribution
2052system.toL2Bus.trans_dist::ReadExResp          295921                       # Transaction distribution
2053system.toL2Bus.trans_dist::BadAddressError           80                       # Transaction distribution
2054system.toL2Bus.pkt_count_system.cpu0.icache.mem_side::system.l2c.cpu_side      1632137                       # Packet count per connected master and slave (bytes)
2055system.toL2Bus.pkt_count_system.cpu0.dcache.mem_side::system.l2c.cpu_side      3219560                       # Packet count per connected master and slave (bytes)
2056system.toL2Bus.pkt_count_system.cpu1.icache.mem_side::system.l2c.cpu_side       626624                       # Packet count per connected master and slave (bytes)
2057system.toL2Bus.pkt_count_system.cpu1.dcache.mem_side::system.l2c.cpu_side       407513                       # Packet count per connected master and slave (bytes)
2058system.toL2Bus.pkt_count::total               5885834                       # Packet count per connected master and slave (bytes)
2059system.toL2Bus.pkt_size_system.cpu0.icache.mem_side::system.l2c.cpu_side     52223552                       # Cumulative packet size per connected master and slave (bytes)
2060system.toL2Bus.pkt_size_system.cpu0.dcache.mem_side::system.l2c.cpu_side    123671600                       # Cumulative packet size per connected master and slave (bytes)
2061system.toL2Bus.pkt_size_system.cpu1.icache.mem_side::system.l2c.cpu_side     20051136                       # Cumulative packet size per connected master and slave (bytes)
2062system.toL2Bus.pkt_size_system.cpu1.dcache.mem_side::system.l2c.cpu_side     14868394                       # Cumulative packet size per connected master and slave (bytes)
2063system.toL2Bus.pkt_size::total              210814682                       # Cumulative packet size per connected master and slave (bytes)
2064system.toL2Bus.snoops                           92075                       # Total snoops (count)
2065system.toL2Bus.snoop_fanout::samples          3391171                       # Request fanout histogram
2066system.toL2Bus.snoop_fanout::mean            3.012307                       # Request fanout histogram
2067system.toL2Bus.snoop_fanout::stdev           0.110253                       # Request fanout histogram
2068system.toL2Bus.snoop_fanout::underflows             0      0.00%      0.00% # Request fanout histogram
2069system.toL2Bus.snoop_fanout::0                      0      0.00%      0.00% # Request fanout histogram
2070system.toL2Bus.snoop_fanout::1                      0      0.00%      0.00% # Request fanout histogram
2071system.toL2Bus.snoop_fanout::2                      0      0.00%      0.00% # Request fanout histogram
2072system.toL2Bus.snoop_fanout::3                3349435     98.77%     98.77% # Request fanout histogram
2073system.toL2Bus.snoop_fanout::4                  41736      1.23%    100.00% # Request fanout histogram
2074system.toL2Bus.snoop_fanout::overflows              0      0.00%    100.00% # Request fanout histogram
2075system.toL2Bus.snoop_fanout::min_value              3                       # Request fanout histogram
2076system.toL2Bus.snoop_fanout::max_value              4                       # Request fanout histogram
2077system.toL2Bus.snoop_fanout::total            3391171                       # Request fanout histogram
2078system.toL2Bus.reqLayer0.occupancy         4911486557                       # Layer occupancy (ticks)
2079system.toL2Bus.reqLayer0.utilization              0.3                       # Layer utilization (%)
2080system.toL2Bus.snoopLayer0.occupancy           724500                       # Layer occupancy (ticks)
2081system.toL2Bus.snoopLayer0.utilization            0.0                       # Layer utilization (%)
2082system.toL2Bus.respLayer0.occupancy        3677796473                       # Layer occupancy (ticks)
2083system.toL2Bus.respLayer0.utilization             0.2                       # Layer utilization (%)
2084system.toL2Bus.respLayer1.occupancy        5655554210                       # Layer occupancy (ticks)
2085system.toL2Bus.respLayer1.utilization             0.3                       # Layer utilization (%)
2086system.toL2Bus.respLayer2.occupancy        1411093549                       # Layer occupancy (ticks)
2087system.toL2Bus.respLayer2.utilization             0.1                       # Layer utilization (%)
2088system.toL2Bus.respLayer3.occupancy         701201756                       # Layer occupancy (ticks)
2089system.toL2Bus.respLayer3.utilization             0.0                       # Layer utilization (%)
2090system.tsunami.ethernet.descDMAReads                0                       # Number of descriptors the device read w/ DMA
2091system.tsunami.ethernet.descDMAWrites               0                       # Number of descriptors the device wrote w/ DMA
2092system.tsunami.ethernet.descDmaReadBytes            0                       # number of descriptor bytes read w/ DMA
2093system.tsunami.ethernet.descDmaWriteBytes            0                       # number of descriptor bytes write w/ DMA
2094system.tsunami.ethernet.postedSwi                   0                       # number of software interrupts posted to CPU
2095system.tsunami.ethernet.coalescedSwi              nan                       # average number of Swi's coalesced into each post
2096system.tsunami.ethernet.totalSwi                    0                       # total number of Swi written to ISR
2097system.tsunami.ethernet.postedRxIdle                0                       # number of rxIdle interrupts posted to CPU
2098system.tsunami.ethernet.coalescedRxIdle           nan                       # average number of RxIdle's coalesced into each post
2099system.tsunami.ethernet.totalRxIdle                 0                       # total number of RxIdle written to ISR
2100system.tsunami.ethernet.postedRxOk                  0                       # number of RxOk interrupts posted to CPU
2101system.tsunami.ethernet.coalescedRxOk             nan                       # average number of RxOk's coalesced into each post
2102system.tsunami.ethernet.totalRxOk                   0                       # total number of RxOk written to ISR
2103system.tsunami.ethernet.postedRxDesc                0                       # number of RxDesc interrupts posted to CPU
2104system.tsunami.ethernet.coalescedRxDesc           nan                       # average number of RxDesc's coalesced into each post
2105system.tsunami.ethernet.totalRxDesc                 0                       # total number of RxDesc written to ISR
2106system.tsunami.ethernet.postedTxOk                  0                       # number of TxOk interrupts posted to CPU
2107system.tsunami.ethernet.coalescedTxOk             nan                       # average number of TxOk's coalesced into each post
2108system.tsunami.ethernet.totalTxOk                   0                       # total number of TxOk written to ISR
2109system.tsunami.ethernet.postedTxIdle                0                       # number of TxIdle interrupts posted to CPU
2110system.tsunami.ethernet.coalescedTxIdle           nan                       # average number of TxIdle's coalesced into each post
2111system.tsunami.ethernet.totalTxIdle                 0                       # total number of TxIdle written to ISR
2112system.tsunami.ethernet.postedTxDesc                0                       # number of TxDesc interrupts posted to CPU
2113system.tsunami.ethernet.coalescedTxDesc           nan                       # average number of TxDesc's coalesced into each post
2114system.tsunami.ethernet.totalTxDesc                 0                       # total number of TxDesc written to ISR
2115system.tsunami.ethernet.postedRxOrn                 0                       # number of RxOrn posted to CPU
2116system.tsunami.ethernet.coalescedRxOrn            nan                       # average number of RxOrn's coalesced into each post
2117system.tsunami.ethernet.totalRxOrn                  0                       # total number of RxOrn written to ISR
2118system.tsunami.ethernet.coalescedTotal            nan                       # average number of interrupts coalesced into each post
2119system.tsunami.ethernet.postedInterrupts            0                       # number of posts to CPU
2120system.tsunami.ethernet.droppedPackets              0                       # number of packets dropped
2121system.cpu0.kern.inst.arm                           0                       # number of arm instructions executed
2122system.cpu0.kern.inst.quiesce                    6701                       # number of quiesce instructions executed
2123system.cpu0.kern.inst.hwrei                    170162                       # number of hwrei instructions executed
2124system.cpu0.kern.ipl_count::0                   59106     40.33%     40.33% # number of times we switched to this ipl
2125system.cpu0.kern.ipl_count::21                    131      0.09%     40.42% # number of times we switched to this ipl
2126system.cpu0.kern.ipl_count::22                   1925      1.31%     41.73% # number of times we switched to this ipl
2127system.cpu0.kern.ipl_count::30                    339      0.23%     41.96% # number of times we switched to this ipl
2128system.cpu0.kern.ipl_count::31                  85060     58.04%    100.00% # number of times we switched to this ipl
2129system.cpu0.kern.ipl_count::total              146561                       # number of times we switched to this ipl
2130system.cpu0.kern.ipl_good::0                    58406     49.14%     49.14% # number of times we switched to this ipl from a different ipl
2131system.cpu0.kern.ipl_good::21                     131      0.11%     49.25% # number of times we switched to this ipl from a different ipl
2132system.cpu0.kern.ipl_good::22                    1925      1.62%     50.86% # number of times we switched to this ipl from a different ipl
2133system.cpu0.kern.ipl_good::30                     339      0.29%     51.15% # number of times we switched to this ipl from a different ipl
2134system.cpu0.kern.ipl_good::31                   58067     48.85%    100.00% # number of times we switched to this ipl from a different ipl
2135system.cpu0.kern.ipl_good::total               118868                       # number of times we switched to this ipl from a different ipl
2136system.cpu0.kern.ipl_ticks::0            1864755925000     97.88%     97.88% # number of cycles we spent at this ipl
2137system.cpu0.kern.ipl_ticks::21               61031500      0.00%     97.89% # number of cycles we spent at this ipl
2138system.cpu0.kern.ipl_ticks::22              543238000      0.03%     97.92% # number of cycles we spent at this ipl
2139system.cpu0.kern.ipl_ticks::30              152147500      0.01%     97.92% # number of cycles we spent at this ipl
2140system.cpu0.kern.ipl_ticks::31            39554606000      2.08%    100.00% # number of cycles we spent at this ipl
2141system.cpu0.kern.ipl_ticks::total        1905066948000                       # number of cycles we spent at this ipl
2142system.cpu0.kern.ipl_used::0                 0.988157                       # fraction of swpipl calls that actually changed the ipl
2143system.cpu0.kern.ipl_used::21                       1                       # fraction of swpipl calls that actually changed the ipl
2144system.cpu0.kern.ipl_used::22                       1                       # fraction of swpipl calls that actually changed the ipl
2145system.cpu0.kern.ipl_used::30                       1                       # fraction of swpipl calls that actually changed the ipl
2146system.cpu0.kern.ipl_used::31                0.682659                       # fraction of swpipl calls that actually changed the ipl
2147system.cpu0.kern.ipl_used::total             0.811048                       # fraction of swpipl calls that actually changed the ipl
2148system.cpu0.kern.syscall::2                         8      3.56%      3.56% # number of syscalls executed
2149system.cpu0.kern.syscall::3                        19      8.44%     12.00% # number of syscalls executed
2150system.cpu0.kern.syscall::4                         4      1.78%     13.78% # number of syscalls executed
2151system.cpu0.kern.syscall::6                        33     14.67%     28.44% # number of syscalls executed
2152system.cpu0.kern.syscall::12                        1      0.44%     28.89% # number of syscalls executed
2153system.cpu0.kern.syscall::17                        9      4.00%     32.89% # number of syscalls executed
2154system.cpu0.kern.syscall::19                       10      4.44%     37.33% # number of syscalls executed
2155system.cpu0.kern.syscall::20                        6      2.67%     40.00% # number of syscalls executed
2156system.cpu0.kern.syscall::23                        1      0.44%     40.44% # number of syscalls executed
2157system.cpu0.kern.syscall::24                        3      1.33%     41.78% # number of syscalls executed
2158system.cpu0.kern.syscall::33                        7      3.11%     44.89% # number of syscalls executed
2159system.cpu0.kern.syscall::41                        2      0.89%     45.78% # number of syscalls executed
2160system.cpu0.kern.syscall::45                       36     16.00%     61.78% # number of syscalls executed
2161system.cpu0.kern.syscall::47                        3      1.33%     63.11% # number of syscalls executed
2162system.cpu0.kern.syscall::48                       10      4.44%     67.56% # number of syscalls executed
2163system.cpu0.kern.syscall::54                       10      4.44%     72.00% # number of syscalls executed
2164system.cpu0.kern.syscall::58                        1      0.44%     72.44% # number of syscalls executed
2165system.cpu0.kern.syscall::59                        6      2.67%     75.11% # number of syscalls executed
2166system.cpu0.kern.syscall::71                       25     11.11%     86.22% # number of syscalls executed
2167system.cpu0.kern.syscall::73                        3      1.33%     87.56% # number of syscalls executed
2168system.cpu0.kern.syscall::74                        6      2.67%     90.22% # number of syscalls executed
2169system.cpu0.kern.syscall::87                        1      0.44%     90.67% # number of syscalls executed
2170system.cpu0.kern.syscall::90                        3      1.33%     92.00% # number of syscalls executed
2171system.cpu0.kern.syscall::92                        9      4.00%     96.00% # number of syscalls executed
2172system.cpu0.kern.syscall::97                        2      0.89%     96.89% # number of syscalls executed
2173system.cpu0.kern.syscall::98                        2      0.89%     97.78% # number of syscalls executed
2174system.cpu0.kern.syscall::132                       1      0.44%     98.22% # number of syscalls executed
2175system.cpu0.kern.syscall::144                       2      0.89%     99.11% # number of syscalls executed
2176system.cpu0.kern.syscall::147                       2      0.89%    100.00% # number of syscalls executed
2177system.cpu0.kern.syscall::total                   225                       # number of syscalls executed
2178system.cpu0.kern.callpal::cserve                    1      0.00%      0.00% # number of callpals executed
2179system.cpu0.kern.callpal::wripir                  439      0.28%      0.28% # number of callpals executed
2180system.cpu0.kern.callpal::wrmces                    1      0.00%      0.28% # number of callpals executed
2181system.cpu0.kern.callpal::wrfen                     1      0.00%      0.29% # number of callpals executed
2182system.cpu0.kern.callpal::wrvptptr                  1      0.00%      0.29% # number of callpals executed
2183system.cpu0.kern.callpal::swpctx                 3223      2.08%      2.37% # number of callpals executed
2184system.cpu0.kern.callpal::tbi                      50      0.03%      2.40% # number of callpals executed
2185system.cpu0.kern.callpal::wrent                     7      0.00%      2.41% # number of callpals executed
2186system.cpu0.kern.callpal::swpipl               139738     90.30%     92.70% # number of callpals executed
2187system.cpu0.kern.callpal::rdps                   6333      4.09%     96.79% # number of callpals executed
2188system.cpu0.kern.callpal::wrkgp                     1      0.00%     96.79% # number of callpals executed
2189system.cpu0.kern.callpal::wrusp                     3      0.00%     96.80% # number of callpals executed
2190system.cpu0.kern.callpal::rdusp                     9      0.01%     96.80% # number of callpals executed
2191system.cpu0.kern.callpal::whami                     2      0.00%     96.80% # number of callpals executed
2192system.cpu0.kern.callpal::rti                    4427      2.86%     99.66% # number of callpals executed
2193system.cpu0.kern.callpal::callsys                 382      0.25%     99.91% # number of callpals executed
2194system.cpu0.kern.callpal::imb                     138      0.09%    100.00% # number of callpals executed
2195system.cpu0.kern.callpal::total                154756                       # number of callpals executed
2196system.cpu0.kern.mode_switch::kernel             6973                       # number of protection mode switches
2197system.cpu0.kern.mode_switch::user               1341                       # number of protection mode switches
2198system.cpu0.kern.mode_switch::idle                  0                       # number of protection mode switches
2199system.cpu0.kern.mode_good::kernel               1340                      
2200system.cpu0.kern.mode_good::user                 1341                      
2201system.cpu0.kern.mode_good::idle                    0                      
2202system.cpu0.kern.mode_switch_good::kernel     0.192170                       # fraction of useful protection mode switches
2203system.cpu0.kern.mode_switch_good::user             1                       # fraction of useful protection mode switches
2204system.cpu0.kern.mode_switch_good::idle           nan                       # fraction of useful protection mode switches
2205system.cpu0.kern.mode_switch_good::total     0.322468                       # fraction of useful protection mode switches
2206system.cpu0.kern.mode_ticks::kernel      1903068198000     99.90%     99.90% # number of ticks spent at the given mode
2207system.cpu0.kern.mode_ticks::user          1998742000      0.10%    100.00% # number of ticks spent at the given mode
2208system.cpu0.kern.mode_ticks::idle                   0      0.00%    100.00% # number of ticks spent at the given mode
2209system.cpu0.kern.swap_context                    3224                       # number of times the context was actually changed
2210system.cpu1.kern.inst.arm                           0                       # number of arm instructions executed
2211system.cpu1.kern.inst.quiesce                    2621                       # number of quiesce instructions executed
2212system.cpu1.kern.inst.hwrei                     71304                       # number of hwrei instructions executed
2213system.cpu1.kern.ipl_count::0                   23839     38.11%     38.11% # number of times we switched to this ipl
2214system.cpu1.kern.ipl_count::22                   1924      3.08%     41.19% # number of times we switched to this ipl
2215system.cpu1.kern.ipl_count::30                    439      0.70%     41.89% # number of times we switched to this ipl
2216system.cpu1.kern.ipl_count::31                  36346     58.11%    100.00% # number of times we switched to this ipl
2217system.cpu1.kern.ipl_count::total               62548                       # number of times we switched to this ipl
2218system.cpu1.kern.ipl_good::0                    23162     48.01%     48.01% # number of times we switched to this ipl from a different ipl
2219system.cpu1.kern.ipl_good::22                    1924      3.99%     51.99% # number of times we switched to this ipl from a different ipl
2220system.cpu1.kern.ipl_good::30                     439      0.91%     52.90% # number of times we switched to this ipl from a different ipl
2221system.cpu1.kern.ipl_good::31                   22723     47.10%    100.00% # number of times we switched to this ipl from a different ipl
2222system.cpu1.kern.ipl_good::total                48248                       # number of times we switched to this ipl from a different ipl
2223system.cpu1.kern.ipl_ticks::0            1872982420000     98.33%     98.33% # number of cycles we spent at this ipl
2224system.cpu1.kern.ipl_ticks::22              531501500      0.03%     98.36% # number of cycles we spent at this ipl
2225system.cpu1.kern.ipl_ticks::30              197949500      0.01%     98.37% # number of cycles we spent at this ipl
2226system.cpu1.kern.ipl_ticks::31            31046317000      1.63%    100.00% # number of cycles we spent at this ipl
2227system.cpu1.kern.ipl_ticks::total        1904758188000                       # number of cycles we spent at this ipl
2228system.cpu1.kern.ipl_used::0                 0.971601                       # fraction of swpipl calls that actually changed the ipl
2229system.cpu1.kern.ipl_used::22                       1                       # fraction of swpipl calls that actually changed the ipl
2230system.cpu1.kern.ipl_used::30                       1                       # fraction of swpipl calls that actually changed the ipl
2231system.cpu1.kern.ipl_used::31                0.625186                       # fraction of swpipl calls that actually changed the ipl
2232system.cpu1.kern.ipl_used::total             0.771376                       # fraction of swpipl calls that actually changed the ipl
2233system.cpu1.kern.syscall::3                        11     10.89%     10.89% # number of syscalls executed
2234system.cpu1.kern.syscall::6                         9      8.91%     19.80% # number of syscalls executed
2235system.cpu1.kern.syscall::15                        1      0.99%     20.79% # number of syscalls executed
2236system.cpu1.kern.syscall::17                        6      5.94%     26.73% # number of syscalls executed
2237system.cpu1.kern.syscall::23                        3      2.97%     29.70% # number of syscalls executed
2238system.cpu1.kern.syscall::24                        3      2.97%     32.67% # number of syscalls executed
2239system.cpu1.kern.syscall::33                        4      3.96%     36.63% # number of syscalls executed
2240system.cpu1.kern.syscall::45                       18     17.82%     54.46% # number of syscalls executed
2241system.cpu1.kern.syscall::47                        3      2.97%     57.43% # number of syscalls executed
2242system.cpu1.kern.syscall::59                        1      0.99%     58.42% # number of syscalls executed
2243system.cpu1.kern.syscall::71                       29     28.71%     87.13% # number of syscalls executed
2244system.cpu1.kern.syscall::74                       10      9.90%     97.03% # number of syscalls executed
2245system.cpu1.kern.syscall::132                       3      2.97%    100.00% # number of syscalls executed
2246system.cpu1.kern.syscall::total                   101                       # number of syscalls executed
2247system.cpu1.kern.callpal::cserve                    1      0.00%      0.00% # number of callpals executed
2248system.cpu1.kern.callpal::wripir                  339      0.52%      0.52% # number of callpals executed
2249system.cpu1.kern.callpal::wrmces                    1      0.00%      0.53% # number of callpals executed
2250system.cpu1.kern.callpal::wrfen                     1      0.00%      0.53% # number of callpals executed
2251system.cpu1.kern.callpal::swpctx                 1674      2.58%      3.11% # number of callpals executed
2252system.cpu1.kern.callpal::tbi                       3      0.00%      3.11% # number of callpals executed
2253system.cpu1.kern.callpal::wrent                     7      0.01%      3.13% # number of callpals executed
2254system.cpu1.kern.callpal::swpipl                56749     87.55%     90.68% # number of callpals executed
2255system.cpu1.kern.callpal::rdps                   2425      3.74%     94.42% # number of callpals executed
2256system.cpu1.kern.callpal::wrkgp                     1      0.00%     94.42% # number of callpals executed
2257system.cpu1.kern.callpal::wrusp                     4      0.01%     94.42% # number of callpals executed
2258system.cpu1.kern.callpal::whami                     3      0.00%     94.43% # number of callpals executed
2259system.cpu1.kern.callpal::rti                    3435      5.30%     99.73% # number of callpals executed
2260system.cpu1.kern.callpal::callsys                 133      0.21%     99.93% # number of callpals executed
2261system.cpu1.kern.callpal::imb                      42      0.06%    100.00% # number of callpals executed
2262system.cpu1.kern.callpal::rdunique                  1      0.00%    100.00% # number of callpals executed
2263system.cpu1.kern.callpal::total                 64819                       # number of callpals executed
2264system.cpu1.kern.mode_switch::kernel             1725                       # number of protection mode switches
2265system.cpu1.kern.mode_switch::user                395                       # number of protection mode switches
2266system.cpu1.kern.mode_switch::idle               2719                       # number of protection mode switches
2267system.cpu1.kern.mode_good::kernel                758                      
2268system.cpu1.kern.mode_good::user                  395                      
2269system.cpu1.kern.mode_good::idle                  363                      
2270system.cpu1.kern.mode_switch_good::kernel     0.439420                       # fraction of useful protection mode switches
2271system.cpu1.kern.mode_switch_good::user             1                       # fraction of useful protection mode switches
2272system.cpu1.kern.mode_switch_good::idle      0.133505                       # fraction of useful protection mode switches
2273system.cpu1.kern.mode_switch_good::total     0.313288                       # fraction of useful protection mode switches
2274system.cpu1.kern.mode_ticks::kernel        6292990000      0.33%      0.33% # number of ticks spent at the given mode
2275system.cpu1.kern.mode_ticks::user           709362000      0.04%      0.37% # number of ticks spent at the given mode
2276system.cpu1.kern.mode_ticks::idle        1897439269000     99.63%    100.00% # number of ticks spent at the given mode
2277system.cpu1.kern.swap_context                    1675                       # number of times the context was actually changed
2278
2279---------- End Simulation Statistics   ----------
2280