tgen-dram-ctrl.py revision 10218
19242SN/A# Copyright (c) 2012 ARM Limited 29242SN/A# All rights reserved. 39242SN/A# 49242SN/A# The license below extends only to copyright in the software and shall 59242SN/A# not be construed as granting a license to any other intellectual 69242SN/A# property including but not limited to intellectual property relating 79242SN/A# to a hardware implementation of the functionality of the software 89242SN/A# licensed hereunder. You may use the software subject to the license 99242SN/A# terms below provided that you ensure that this notice is replicated 109242SN/A# unmodified and in its entirety in all distributions of the software, 119242SN/A# modified or unmodified, in source code or in binary form. 129242SN/A# 139242SN/A# Redistribution and use in source and binary forms, with or without 149242SN/A# modification, are permitted provided that the following conditions are 159242SN/A# met: redistributions of source code must retain the above copyright 169242SN/A# notice, this list of conditions and the following disclaimer; 179242SN/A# redistributions in binary form must reproduce the above copyright 189242SN/A# notice, this list of conditions and the following disclaimer in the 199242SN/A# documentation and/or other materials provided with the distribution; 209242SN/A# neither the name of the copyright holders nor the names of its 219242SN/A# contributors may be used to endorse or promote products derived from 229242SN/A# this software without specific prior written permission. 239242SN/A# 249242SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 259242SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 269242SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 279242SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 289242SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 299242SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 309242SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 319242SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 329242SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 339242SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 349242SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 359242SN/A# 369242SN/A# Authors: Andreas Hansson 379242SN/A 389242SN/Aimport m5 399242SN/Afrom m5.objects import * 409242SN/A 419402SN/A# both traffic generator and communication monitor are only available 429402SN/A# if we have protobuf support, so potentially skip this test 439402SN/Arequire_sim_object("TrafficGen") 449402SN/Arequire_sim_object("CommMonitor") 459402SN/A 469242SN/A# even if this is only a traffic generator, call it cpu to make sure 479242SN/A# the scripts are happy 4810218Sandreas.hansson@arm.comcpu = TrafficGen(config_file = "tests/quick/se/70.tgen/tgen-dram-ctrl.cfg") 499242SN/A 509242SN/A# system simulated 519728SN/Asystem = System(cpu = cpu, physmem = DDR3_1600_x64(), 529793SN/A membus = NoncoherentBus(width = 16), 539827SN/A clk_domain = SrcClockDomain(clock = '1GHz', 549827SN/A voltage_domain = 559827SN/A VoltageDomain())) 569242SN/A 579242SN/A# add a communication monitor 589242SN/Asystem.monitor = CommMonitor() 599242SN/A 609242SN/A# connect the traffic generator to the bus via a communication monitor 619242SN/Asystem.cpu.port = system.monitor.slave 629242SN/Asystem.monitor.master = system.membus.slave 639242SN/A 649242SN/A# connect the system port even if it is not used in this example 659242SN/Asystem.system_port = system.membus.slave 669242SN/A 679242SN/A# connect memory to the membus 689242SN/Asystem.physmem.port = system.membus.master 699242SN/A 709242SN/A# ----------------------- 719242SN/A# run simulation 729242SN/A# ----------------------- 739242SN/A 749242SN/Aroot = Root(full_system = False, system = system) 759242SN/Aroot.system.mem_mode = 'timing' 76