osfpal.S revision 8007
18007Ssaidi@eecs.umich.edu// modified to use the Hudson style "impure.h" instead of ev5_impure.sdl 28007Ssaidi@eecs.umich.edu// since we don't have a mechanism to expand the data structures.... pb Nov/95 38007Ssaidi@eecs.umich.edu 48007Ssaidi@eecs.umich.edu// build_fixed_image: not sure what means 58007Ssaidi@eecs.umich.edu// real_mm to be replaced during rewrite 68007Ssaidi@eecs.umich.edu// remove_save_state remove_restore_state can be remooved to save space ?? 78007Ssaidi@eecs.umich.edu 88007Ssaidi@eecs.umich.edu 98007Ssaidi@eecs.umich.edu#include "ev5_defs.h" 108007Ssaidi@eecs.umich.edu#include "ev5_impure.h" 118007Ssaidi@eecs.umich.edu#include "ev5_alpha_defs.h" 128007Ssaidi@eecs.umich.edu#include "ev5_paldef.h" 138007Ssaidi@eecs.umich.edu#include "ev5_osfalpha_defs.h" 148007Ssaidi@eecs.umich.edu#include "fromHudsonMacros.h" 158007Ssaidi@eecs.umich.edu#include "fromHudsonOsf.h" 168007Ssaidi@eecs.umich.edu#include "dc21164FromGasSources.h" 178007Ssaidi@eecs.umich.edu 188007Ssaidi@eecs.umich.edu#ifdef SIMOS 198007Ssaidi@eecs.umich.edu#define DEBUGSTORE(c) nop 208007Ssaidi@eecs.umich.edu#else 218007Ssaidi@eecs.umich.edu#define DEBUGSTORE(c) \ 228007Ssaidi@eecs.umich.edu lda r13, c(zero) ; \ 238007Ssaidi@eecs.umich.edu bsr r25, debugstore 248007Ssaidi@eecs.umich.edu#endif 258007Ssaidi@eecs.umich.edu 268007Ssaidi@eecs.umich.edu#define DEBUG_EXC_ADDR()\ 278007Ssaidi@eecs.umich.edu bsr r25, put_exc_addr; \ 288007Ssaidi@eecs.umich.edu DEBUGSTORE(13) ; \ 298007Ssaidi@eecs.umich.edu DEBUGSTORE(10) 308007Ssaidi@eecs.umich.edu 318007Ssaidi@eecs.umich.edu#define egore 0 328007Ssaidi@eecs.umich.edu#define acore 0 338007Ssaidi@eecs.umich.edu#define beh_model 0 348007Ssaidi@eecs.umich.edu#define ev5_p2 1 358007Ssaidi@eecs.umich.edu#define ev5_p1 0 368007Ssaidi@eecs.umich.edu#define ldvpte_bug_fix 1 378007Ssaidi@eecs.umich.edu#define osf_chm_fix 0 388007Ssaidi@eecs.umich.edu 398007Ssaidi@eecs.umich.edu// Do we want to do this?? pb 408007Ssaidi@eecs.umich.edu#define spe_fix 0 418007Ssaidi@eecs.umich.edu// Do we want to do this?? pb 428007Ssaidi@eecs.umich.edu#define build_fixed_image 0 438007Ssaidi@eecs.umich.edu 448007Ssaidi@eecs.umich.edu#define ev5_pass2 458007Ssaidi@eecs.umich.edu#define enable_p4_fixups 0 468007Ssaidi@eecs.umich.edu#define osf_svmin 1 478007Ssaidi@eecs.umich.edu#define enable_physical_console 0 488007Ssaidi@eecs.umich.edu#define fill_err_hack 0 498007Ssaidi@eecs.umich.edu#define icflush_on_tbix 0 508007Ssaidi@eecs.umich.edu#define max_cpuid 1 518007Ssaidi@eecs.umich.edu#define perfmon_debug 0 528007Ssaidi@eecs.umich.edu#define rawhide_system 0 538007Ssaidi@eecs.umich.edu#define rax_mode 0 548007Ssaidi@eecs.umich.edu 558007Ssaidi@eecs.umich.edu 568007Ssaidi@eecs.umich.edu// This is the fix for the user-mode super page references causing the machine to crash. 578007Ssaidi@eecs.umich.edu#if (spe_fix == 1) && (build_fixed_image==1) 588007Ssaidi@eecs.umich.edu#define hw_rei_spe br r31, hw_rei_update_spe 598007Ssaidi@eecs.umich.edu#else 608007Ssaidi@eecs.umich.edu#define hw_rei_spe hw_rei 618007Ssaidi@eecs.umich.edu#endif 628007Ssaidi@eecs.umich.edu 638007Ssaidi@eecs.umich.edu 648007Ssaidi@eecs.umich.edu// redefine a few of the distribution-code names to match the Hudson gas names. 658007Ssaidi@eecs.umich.edu// opcodes 668007Ssaidi@eecs.umich.edu#define ldqp ldq_p 678007Ssaidi@eecs.umich.edu#define stqp stq_p 688007Ssaidi@eecs.umich.edu#define ldlp ldl_p 698007Ssaidi@eecs.umich.edu#define stlp stl_p 708007Ssaidi@eecs.umich.edu 718007Ssaidi@eecs.umich.edu#define r0 $0 728007Ssaidi@eecs.umich.edu#define r1 $1 738007Ssaidi@eecs.umich.edu#define r2 $2 748007Ssaidi@eecs.umich.edu#define r3 $3 758007Ssaidi@eecs.umich.edu#define r4 $4 768007Ssaidi@eecs.umich.edu#define r5 $5 778007Ssaidi@eecs.umich.edu#define r6 $6 788007Ssaidi@eecs.umich.edu#define r7 $7 798007Ssaidi@eecs.umich.edu#define r8 $8 808007Ssaidi@eecs.umich.edu#define r9 $9 818007Ssaidi@eecs.umich.edu#define r10 $10 828007Ssaidi@eecs.umich.edu#define r11 $11 838007Ssaidi@eecs.umich.edu#define r12 $12 848007Ssaidi@eecs.umich.edu#define r13 $13 858007Ssaidi@eecs.umich.edu#define r14 $14 868007Ssaidi@eecs.umich.edu#define r15 $15 878007Ssaidi@eecs.umich.edu#define r16 $16 888007Ssaidi@eecs.umich.edu#define r17 $17 898007Ssaidi@eecs.umich.edu#define r18 $18 908007Ssaidi@eecs.umich.edu#define r19 $19 918007Ssaidi@eecs.umich.edu#define r20 $20 928007Ssaidi@eecs.umich.edu#define r21 $21 938007Ssaidi@eecs.umich.edu#define r22 $22 948007Ssaidi@eecs.umich.edu#define r23 $23 958007Ssaidi@eecs.umich.edu#define r24 $24 968007Ssaidi@eecs.umich.edu#define r25 $25 978007Ssaidi@eecs.umich.edu#define r26 $26 988007Ssaidi@eecs.umich.edu#define r27 $27 998007Ssaidi@eecs.umich.edu#define r28 $28 1008007Ssaidi@eecs.umich.edu#define r29 $29 1018007Ssaidi@eecs.umich.edu#define r30 $30 1028007Ssaidi@eecs.umich.edu#define r31 $31 1038007Ssaidi@eecs.umich.edu 1048007Ssaidi@eecs.umich.edu// .title "EV5 OSF PAL" 1058007Ssaidi@eecs.umich.edu// .ident "V1.18" 1068007Ssaidi@eecs.umich.edu// 1078007Ssaidi@eecs.umich.edu//**************************************************************************** 1088007Ssaidi@eecs.umich.edu//* * 1098007Ssaidi@eecs.umich.edu//* Copyright (c) 1992, 1993, 1994, 1995 * 1108007Ssaidi@eecs.umich.edu//* by DIGITAL Equipment Corporation, Maynard, Mass. * 1118007Ssaidi@eecs.umich.edu//* * 1128007Ssaidi@eecs.umich.edu//* This software is furnished under a license and may be used and copied * 1138007Ssaidi@eecs.umich.edu//* only in accordance with the terms of such license and with the * 1148007Ssaidi@eecs.umich.edu//* inclusion of the above copyright notice. This software or any other * 1158007Ssaidi@eecs.umich.edu//* copies thereof may not be provided or otherwise made available to any * 1168007Ssaidi@eecs.umich.edu//* other person. No title to and ownership of the software is hereby * 1178007Ssaidi@eecs.umich.edu//* transferred. * 1188007Ssaidi@eecs.umich.edu//* * 1198007Ssaidi@eecs.umich.edu//* The information in this software is subject to change without notice * 1208007Ssaidi@eecs.umich.edu//* and should not be construed as a commitment by DIGITAL Equipment * 1218007Ssaidi@eecs.umich.edu//* Corporation. * 1228007Ssaidi@eecs.umich.edu//* * 1238007Ssaidi@eecs.umich.edu//* DIGITAL assumes no responsibility for the use or reliability of its * 1248007Ssaidi@eecs.umich.edu//* software on equipment which is not supplied by DIGITAL. * 1258007Ssaidi@eecs.umich.edu//* * 1268007Ssaidi@eecs.umich.edu//**************************************************************************** 1278007Ssaidi@eecs.umich.edu 1288007Ssaidi@eecs.umich.edu// .sbttl "Edit History" 1298007Ssaidi@eecs.umich.edu//+ 1308007Ssaidi@eecs.umich.edu// Who Rev When What 1318007Ssaidi@eecs.umich.edu// ------------ --- ----------- -------------------------------- 1328007Ssaidi@eecs.umich.edu// DB 0.0 03-Nov-1992 Start 1338007Ssaidi@eecs.umich.edu// DB 0.1 28-Dec-1992 add swpctx 1348007Ssaidi@eecs.umich.edu// DB 0.2 05-Jan-1993 Bug: PVC found mtpr dtb_CM -> virt ref bug 1358007Ssaidi@eecs.umich.edu// DB 0.3 11-Jan-1993 rearrange trap entry points 1368007Ssaidi@eecs.umich.edu// DB 0.4 01-Feb-1993 add tbi 1378007Ssaidi@eecs.umich.edu// DB 0.5 04-Feb-1993 real MM, kludge reset flow, kludge swppal 1388007Ssaidi@eecs.umich.edu// DB 0.6 09-Feb-1993 Bug: several stack pushers used r16 for pc (should be r14) 1398007Ssaidi@eecs.umich.edu// DB 0.7 10-Feb-1993 Bug: pushed wrong PC (+8) on CALL_PAL OPCDEC 1408007Ssaidi@eecs.umich.edu// Bug: typo on register number for store in wrunique 1418007Ssaidi@eecs.umich.edu// Bug: rti to kern uses r16 as scratch 1428007Ssaidi@eecs.umich.edu// Bug: callsys saving wrong value in pt_usp 1438007Ssaidi@eecs.umich.edu// DB 0.8 16-Feb-1993 PVC: fix possible pt write->read bug in wrkgp, wrusp 1448007Ssaidi@eecs.umich.edu// DB 0.9 18-Feb-1993 Bug: invalid_dpte_handler shifted pte twice 1458007Ssaidi@eecs.umich.edu// Bug: rti stl_c could corrupt the stack 1468007Ssaidi@eecs.umich.edu// Bug: unaligned returning wrong value in r17 (or should be and) 1478007Ssaidi@eecs.umich.edu// DB 0.10 19-Feb-1993 Add draina, rd/wrmces, cflush, cserve, interrupt 1488007Ssaidi@eecs.umich.edu// DB 0.11 23-Feb-1993 Turn caches on in reset flow 1498007Ssaidi@eecs.umich.edu// DB 0.12 10-Mar-1993 Bug: wrong value for icsr for FEN in kern mode flow 1508007Ssaidi@eecs.umich.edu// DB 0.13 15-Mar-1993 Bug: wrong value pushed for PC in invalid_dpte_handler if stack push tbmisses 1518007Ssaidi@eecs.umich.edu// DB 0.14 23-Mar-1993 Add impure pointer paltemp, reshuffle some other paltemps to match VMS 1528007Ssaidi@eecs.umich.edu// DB 0.15 15-Apr-1993 Combine paltemps for WHAMI and MCES 1538007Ssaidi@eecs.umich.edu// DB 0.16 12-May-1993 Update reset 1548007Ssaidi@eecs.umich.edu// New restriction: no mfpr exc_addr in cycle 1 of call_pal flows 1558007Ssaidi@eecs.umich.edu// Bug: in wrmces, not clearing DPC, DSC 1568007Ssaidi@eecs.umich.edu// Update swppal 1578007Ssaidi@eecs.umich.edu// Add pal bugchecks, pal_save_state, pal_restore_state 1588007Ssaidi@eecs.umich.edu// DB 0.17 24-May-1993 Add dfault_in_pal flow; fixup stack builder to have common state for pc/ps. 1598007Ssaidi@eecs.umich.edu// New restriction: No hw_rei_stall in 0,1,2 after mtpr itb_asn 1608007Ssaidi@eecs.umich.edu// DB 0.18 26-May-1993 PVC fixes 1618007Ssaidi@eecs.umich.edu// JM 0.19 01-jul-1993 Bug: OSFPAL_CALPAL_OPCDEC, TRAP_OPCDEC -- move mt exc_addr after stores 1628007Ssaidi@eecs.umich.edu// JM 0.20 07-jul-1993 Update cns_ and mchk_ names for impure.mar conversion to .sdl 1638007Ssaidi@eecs.umich.edu// Bug: exc_addr was being loaded before stores that could dtb_miss in the following 1648007Ssaidi@eecs.umich.edu// routines: TRAP_FEN,FEN_TO_OPCDEC,CALL_PAL_CALLSYS,RTI_TO_KERN 1658007Ssaidi@eecs.umich.edu// JM 0.21 26-jul-1993 Bug: move exc_addr load after ALL stores in the following routines: 1668007Ssaidi@eecs.umich.edu// TRAP_IACCVIO::,TRAP_OPCDEC::,TRAP_ARITH::,TRAP_FEN:: 1678007Ssaidi@eecs.umich.edu// dfault_trap_cont:,fen_to_opcdec:,invalid_dpte_handler: 1688007Ssaidi@eecs.umich.edu// osfpal_calpal_opcdec:,CALL_PAL_callsys::,TRAP_UNALIGN:: 1698007Ssaidi@eecs.umich.edu// Bugs from PVC: trap_unalign - mt pt0 ->mf pt0 within 2 cycles 1708007Ssaidi@eecs.umich.edu// JM 0.22 28-jul-1993 Add WRIPIR instruction 1718007Ssaidi@eecs.umich.edu// JM 0.23 05-aug-1993 Bump version number for release 1728007Ssaidi@eecs.umich.edu// JM 0.24 11-aug-1993 Bug: call_pal_swpipl - palshadow write -> hw_rei violation 1738007Ssaidi@eecs.umich.edu// JM 0.25 09-sep-1993 Disable certain "hidden" pvc checks in call_pals; 1748007Ssaidi@eecs.umich.edu// New restriction: No hw_rei_stall in 0,1,2,3,4 after mtpr itb_asn - affects HALT(raxmode), 1758007Ssaidi@eecs.umich.edu// and SWPCTX 1768007Ssaidi@eecs.umich.edu// JM 0.26 07-oct-1993 Re-implement pal_version 1778007Ssaidi@eecs.umich.edu// JM 0.27 12-oct-1993 One more time: change pal_version format to conform to SRM 1788007Ssaidi@eecs.umich.edu// JM 0.28 14-oct-1993 Change ic_flush routine to pal_ic_flush 1798007Ssaidi@eecs.umich.edu// JM 0.29 19-oct-1993 BUG(?): dfault_in_pal: use exc_addr to check for dtbmiss,itbmiss check instead 1808007Ssaidi@eecs.umich.edu// of mm_stat<opcode>. mm_stat contains original opcode, not hw_ld. 1818007Ssaidi@eecs.umich.edu// JM 0.30 28-oct-1993 BUG: PVC violation - mf exc_addr in first cycles of call_pal in rti,retsys 1828007Ssaidi@eecs.umich.edu// JM 0.31 15-nov-1993 BUG: WRFEN trashing r0 1838007Ssaidi@eecs.umich.edu// JM 0.32 21-nov-1993 BUG: dtb_ldq,itb_ldq (used in dfault_in_pal) not defined when real_mm=0 1848007Ssaidi@eecs.umich.edu// JM 0.33 24-nov-1993 save/restore_state - 1858007Ssaidi@eecs.umich.edu// BUG: use ivptbr to restore mvptbr 1868007Ssaidi@eecs.umich.edu// BUG: adjust hw_ld/st base/offsets to accomodate 10-bit offset limit 1878007Ssaidi@eecs.umich.edu// CHANGE: Load 2 pages into dtb to accomodate compressed logout area/multiprocessors 1888007Ssaidi@eecs.umich.edu// JM 0.34 20-dec-1993 BUG: set r11<mode> to kernel for ksnv halt case 1898007Ssaidi@eecs.umich.edu// BUG: generate ksnv halt when tb miss on kernel stack accesses 1908007Ssaidi@eecs.umich.edu// save exc_addr in r14 for invalid_dpte stack builder 1918007Ssaidi@eecs.umich.edu// JM 0.35 30-dec-1993 BUG: PVC violation in trap_arith - mt exc_sum in shadow of store with mf exc_mask in 1928007Ssaidi@eecs.umich.edu// the same shadow 1938007Ssaidi@eecs.umich.edu// JM 0.36 6-jan-1994 BUG: fen_to_opcdec - savePC should be PC+4, need to save old PS, update new PS 1948007Ssaidi@eecs.umich.edu// New palcode restiction: mt icsr<fpe,hwe> --> 3 bubbles to hw_rei --affects wrfen 1958007Ssaidi@eecs.umich.edu// JM 0.37 25-jan-1994 BUG: PVC violations in restore_state - mt dc_mode/maf_mode ->mbox instructions 1968007Ssaidi@eecs.umich.edu// Hide impure area manipulations in macros 1978007Ssaidi@eecs.umich.edu// BUG: PVC violation in save and restore state-- move mt icsr out of shadow of ld/st 1988007Ssaidi@eecs.umich.edu// Add some pvc_violate statements 1998007Ssaidi@eecs.umich.edu// JM 0.38 1-feb-1994 Changes to save_state: save pt1; don't save r31,f31; update comments to reflect reality; 2008007Ssaidi@eecs.umich.edu// Changes to restore_state: restore pt1, icsr; don't restore r31,f31; update comments 2018007Ssaidi@eecs.umich.edu// Add code to ensure fen bit set in icsr before ldt 2028007Ssaidi@eecs.umich.edu// conditionally compile rax_more_reset out. 2038007Ssaidi@eecs.umich.edu// move ldqp,stqp macro definitions to ev5_pal_macros.mar and add .mcall's for them here 2048007Ssaidi@eecs.umich.edu// move rax reset stuff to ev5_osf_system_pal.m64 2058007Ssaidi@eecs.umich.edu// JM 0.39 7-feb-1994 Move impure pointer to pal scratch space. Use former pt_impure for bc_ctl shadow 2068007Ssaidi@eecs.umich.edu// and performance monitoring bits 2078007Ssaidi@eecs.umich.edu// Change to save_state routine to save more iprs. 2088007Ssaidi@eecs.umich.edu// JM 0.40 19-feb-1994 Change algorithm in save/restore_state routines; add f31,r31 back in 2098007Ssaidi@eecs.umich.edu// JM 0.41 21-feb-1994 Add flags to compile out save/restore state (not needed in some systems) 2108007Ssaidi@eecs.umich.edu// remove_save_state,remove_restore_state;fix new pvc violation in save_state 2118007Ssaidi@eecs.umich.edu// JM 0.42 22-feb-1994 BUG: save_state overwriting r3 2128007Ssaidi@eecs.umich.edu// JM 0.43 24-feb-1994 BUG: save_state saving wrong icsr 2138007Ssaidi@eecs.umich.edu// JM 0.44 28-feb-1994 Remove ic_flush from wr_tbix instructions 2148007Ssaidi@eecs.umich.edu// JM 0.45 15-mar-1994 BUG: call_pal_tbi trashes a0 prior to range check (instruction order problem) 2158007Ssaidi@eecs.umich.edu// New pal restriction in pal_restore_state: icsr<fpe>->floating instr = 3 bubbles 2168007Ssaidi@eecs.umich.edu// Add exc_sum and exc_mask to pal_save_state (not restore) 2178007Ssaidi@eecs.umich.edu// JM 0.46 22-apr-1994 Move impure pointer back into paltemp; Move bc_ctl shadow and pmctr_ctl into impure 2188007Ssaidi@eecs.umich.edu// area. 2198007Ssaidi@eecs.umich.edu// Add performance counter support to swpctx and wrperfmon 2208007Ssaidi@eecs.umich.edu// JM 0.47 9-may-1994 Bump version # (for ev5_osf_system_pal.m64 sys_perfmon fix) 2218007Ssaidi@eecs.umich.edu// JM 0.48 13-jun-1994 BUG: trap_interrupt --> put new ev5 ipl at 30 for all osfipl6 interrupts 2228007Ssaidi@eecs.umich.edu// JM 0.49 8-jul-1994 BUG: In the unlikely (impossible?) event that the branch to pal_pal_bug_check is 2238007Ssaidi@eecs.umich.edu// taken in the interrupt flow, stack is pushed twice. 2248007Ssaidi@eecs.umich.edu// SWPPAL - update to support ECO 59 to allow 0 as a valid address 2258007Ssaidi@eecs.umich.edu// Add itb flush to save/restore state routines 2268007Ssaidi@eecs.umich.edu// Change hw_rei to hw_rei_stall in ic_flush routine. Shouldn't be necessary, but 2278007Ssaidi@eecs.umich.edu// conforms to itbia restriction. 2288007Ssaidi@eecs.umich.edu// Added enable_physical_console flag (for enter/exit console routines only) 2298007Ssaidi@eecs.umich.edu// JM 0.50 29-jul-1994 Add code to dfault & invalid_dpte_handler to ignore exceptions on a 2308007Ssaidi@eecs.umich.edu// load to r31/f31. changed dfault_fetch_err to dfault_fetch_ldr31_err and 2318007Ssaidi@eecs.umich.edu// nmiss_fetch_err to nmiss_fetch_ldr31_err. 2328007Ssaidi@eecs.umich.edu// JM 1.00 1-aug-1994 Add pass2 support (swpctx) 2338007Ssaidi@eecs.umich.edu// JM 1.01 2-aug-1994 swppal now passes bc_ctl/bc_config in r1/r2 2348007Ssaidi@eecs.umich.edu// JM 1.02 15-sep-1994 BUG: swpctx missing shift of pme bit to correct position in icsr (pass2) 2358007Ssaidi@eecs.umich.edu// Moved perfmon code here from system file. 2368007Ssaidi@eecs.umich.edu// BUG: pal_perfmon - enable function not saving correct enables when pme not set (pass1) 2378007Ssaidi@eecs.umich.edu// JM 1.03 3-oct-1994 Added (pass2 only) code to wrperfmon enable function to look at pme bit. 2388007Ssaidi@eecs.umich.edu// JM 1.04 14-oct-1994 BUG: trap_interrupt - ISR read (and saved) before INTID -- INTID can change 2398007Ssaidi@eecs.umich.edu// after ISR read, but we won't catch the ISR update. reverse order 2408007Ssaidi@eecs.umich.edu// JM 1.05 17-nov-1994 Add code to dismiss UNALIGN trap if LD r31/F31 2418007Ssaidi@eecs.umich.edu// JM 1.06 28-nov-1994 BUG: missing mm_stat shift for store case in trap_unalign (new bug due to "dismiss" code) 2428007Ssaidi@eecs.umich.edu// JM 1.07 1-dec-1994 EV5 PASS1,2,3 BUG WORKAROUND: Add flag LDVPTE_BUG_FIX. In DTBMISS_DOUBLE, branch to 2438007Ssaidi@eecs.umich.edu// DTBMISS_SINGLE if not in palmode. 2448007Ssaidi@eecs.umich.edu// JM 1.08 9-jan-1995 Bump version number for change to EV5_OSF_SYSTEM_PAL.M64 - ei_stat fix in mchk logout frame 2458007Ssaidi@eecs.umich.edu// JM 1.09 2-feb-1995 Add flag "spe_fix" and accompanying code to workaround pre-pass4 bug: Disable Ibox 2468007Ssaidi@eecs.umich.edu// superpage mode in User mode and re-enable in kernel mode. 2478007Ssaidi@eecs.umich.edu// EV5_OSF_SYSTEM_PAL.M64 and EV5_PALDEF.MAR (added pt_misc_v_cm) also changed to support this. 2488007Ssaidi@eecs.umich.edu// JM 1.10 24-feb-1995 Set ldvpte_bug_fix regardless of ev5 pass. set default to ev5_p2 2498007Ssaidi@eecs.umich.edu// ES 1.11 10-mar-1995 Add flag "osf_chm_fix" to enable dcache in user mode only to avoid 2508007Ssaidi@eecs.umich.edu// cpu bug. 2518007Ssaidi@eecs.umich.edu// JM 1.12 17-mar-1995 BUG FIX: Fix F0 corruption problem in pal_restore_state 2528007Ssaidi@eecs.umich.edu// ES 1.13 17-mar-1995 Refine osf_chm_fix 2538007Ssaidi@eecs.umich.edu// ES 1.14 20-mar-1995 Don't need as many stalls before hw_rei_stall in chm_fix 2548007Ssaidi@eecs.umich.edu// ES 1.15 21-mar-1995 Add a stall to avoid a pvc violation in pal_restore_state 2558007Ssaidi@eecs.umich.edu// Force pvc checking of exit_console 2568007Ssaidi@eecs.umich.edu// ES 1.16 26-apr-1995 In the wrperfmon disable function, correct meaning of R17<2:0> to ctl2,ctl2,ctl0 2578007Ssaidi@eecs.umich.edu// ES 1.17 01-may-1995 In hw_rei_update_spe code, in the osf_chm fix, use bic and bis (self-correcting) 2588007Ssaidi@eecs.umich.edu// instead of xor to maintain previous mode in pt_misc 2598007Ssaidi@eecs.umich.edu// ES 1.18 14-jul-1995 In wrperfmon enable on pass2, update pmctr even if current process does 2608007Ssaidi@eecs.umich.edu// not have pme set. The bits in icsr maintain the master enable state. 2618007Ssaidi@eecs.umich.edu// In sys_reset, add icsr<17>=1 for ev56 byte/word eco enable 2628007Ssaidi@eecs.umich.edu// 2638007Ssaidi@eecs.umich.edu#define vmaj 1 2648007Ssaidi@eecs.umich.edu#define vmin 18 2658007Ssaidi@eecs.umich.edu#define vms_pal 1 2668007Ssaidi@eecs.umich.edu#define osf_pal 2 2678007Ssaidi@eecs.umich.edu#define pal_type osf_pal 2688007Ssaidi@eecs.umich.edu#define osfpal_version_l ((pal_type<<16) | (vmaj<<8) | (vmin<<0)) 2698007Ssaidi@eecs.umich.edu//- 2708007Ssaidi@eecs.umich.edu 2718007Ssaidi@eecs.umich.edu// .sbttl "PALtemp register usage" 2728007Ssaidi@eecs.umich.edu 2738007Ssaidi@eecs.umich.edu//+ 2748007Ssaidi@eecs.umich.edu// The EV5 Ibox holds 24 PALtemp registers. This maps the OSF PAL usage 2758007Ssaidi@eecs.umich.edu// for these PALtemps: 2768007Ssaidi@eecs.umich.edu// 2778007Ssaidi@eecs.umich.edu// pt0 local scratch 2788007Ssaidi@eecs.umich.edu// pt1 local scratch 2798007Ssaidi@eecs.umich.edu// pt2 entUna pt_entUna 2808007Ssaidi@eecs.umich.edu// pt3 CPU specific impure area pointer pt_impure 2818007Ssaidi@eecs.umich.edu// pt4 memory management temp 2828007Ssaidi@eecs.umich.edu// pt5 memory management temp 2838007Ssaidi@eecs.umich.edu// pt6 memory management temp 2848007Ssaidi@eecs.umich.edu// pt7 entIF pt_entIF 2858007Ssaidi@eecs.umich.edu// pt8 intmask pt_intmask 2868007Ssaidi@eecs.umich.edu// pt9 entSys pt_entSys 2878007Ssaidi@eecs.umich.edu// pt10 2888007Ssaidi@eecs.umich.edu// pt11 entInt pt_entInt 2898007Ssaidi@eecs.umich.edu// pt12 entArith pt_entArith 2908007Ssaidi@eecs.umich.edu// pt13 reserved for system specific PAL 2918007Ssaidi@eecs.umich.edu// pt14 reserved for system specific PAL 2928007Ssaidi@eecs.umich.edu// pt15 reserved for system specific PAL 2938007Ssaidi@eecs.umich.edu// pt16 MISC: scratch ! WHAMI<7:0> ! 0 0 0 MCES<4:0> pt_misc, pt_whami, pt_mces 2948007Ssaidi@eecs.umich.edu// pt17 sysval pt_sysval 2958007Ssaidi@eecs.umich.edu// pt18 usp pt_usp 2968007Ssaidi@eecs.umich.edu// pt19 ksp pt_ksp 2978007Ssaidi@eecs.umich.edu// pt20 PTBR pt_ptbr 2988007Ssaidi@eecs.umich.edu// pt21 entMM pt_entMM 2998007Ssaidi@eecs.umich.edu// pt22 kgp pt_kgp 3008007Ssaidi@eecs.umich.edu// pt23 PCBB pt_pcbb 3018007Ssaidi@eecs.umich.edu// 3028007Ssaidi@eecs.umich.edu//- 3038007Ssaidi@eecs.umich.edu 3048007Ssaidi@eecs.umich.edu// .sbttl "PALshadow register usage" 3058007Ssaidi@eecs.umich.edu// 3068007Ssaidi@eecs.umich.edu//+ 3078007Ssaidi@eecs.umich.edu// 3088007Ssaidi@eecs.umich.edu// EV5 shadows R8-R14 and R25 when in PALmode and ICSR<shadow_enable> = 1. 3098007Ssaidi@eecs.umich.edu// This maps the OSF PAL usage of R8 - R14 and R25: 3108007Ssaidi@eecs.umich.edu// 3118007Ssaidi@eecs.umich.edu// r8 ITBmiss/DTBmiss scratch 3128007Ssaidi@eecs.umich.edu// r9 ITBmiss/DTBmiss scratch 3138007Ssaidi@eecs.umich.edu// r10 ITBmiss/DTBmiss scratch 3148007Ssaidi@eecs.umich.edu// r11 PS 3158007Ssaidi@eecs.umich.edu// r12 local scratch 3168007Ssaidi@eecs.umich.edu// r13 local scratch 3178007Ssaidi@eecs.umich.edu// r14 local scratch 3188007Ssaidi@eecs.umich.edu// r25 local scratch 3198007Ssaidi@eecs.umich.edu// 3208007Ssaidi@eecs.umich.edu// 3218007Ssaidi@eecs.umich.edu//- 3228007Ssaidi@eecs.umich.edu 3238007Ssaidi@eecs.umich.edu// .sbttl "ALPHA symbol definitions" 3248007Ssaidi@eecs.umich.edu// _OSF_PSDEF GLOBAL 3258007Ssaidi@eecs.umich.edu// _OSF_PTEDEF GLOBAL 3268007Ssaidi@eecs.umich.edu// _OSF_VADEF GLOBAL 3278007Ssaidi@eecs.umich.edu// _OSF_PCBDEF GLOBAL 3288007Ssaidi@eecs.umich.edu// _OSF_SFDEF GLOBAL 3298007Ssaidi@eecs.umich.edu// _OSF_MMCSR_DEF GLOBAL 3308007Ssaidi@eecs.umich.edu// _SCBDEF GLOBAL 3318007Ssaidi@eecs.umich.edu// _FRMDEF GLOBAL 3328007Ssaidi@eecs.umich.edu// _EXSDEF GLOBAL 3338007Ssaidi@eecs.umich.edu// _OSF_A0_DEF GLOBAL 3348007Ssaidi@eecs.umich.edu// _MCESDEF GLOBAL 3358007Ssaidi@eecs.umich.edu 3368007Ssaidi@eecs.umich.edu// .sbttl "EV5 symbol definitions" 3378007Ssaidi@eecs.umich.edu 3388007Ssaidi@eecs.umich.edu// _EV5DEF 3398007Ssaidi@eecs.umich.edu// _PALTEMP 3408007Ssaidi@eecs.umich.edu// _MM_STAT_DEF 3418007Ssaidi@eecs.umich.edu// _EV5_MM 3428007Ssaidi@eecs.umich.edu// _EV5_IPLDEF 3438007Ssaidi@eecs.umich.edu 3448007Ssaidi@eecs.umich.edu// _HALT_CODES GLOBAL 3458007Ssaidi@eecs.umich.edu// _MCHK_CODES GLOBAL 3468007Ssaidi@eecs.umich.edu 3478007Ssaidi@eecs.umich.edu// _PAL_IMPURE 3488007Ssaidi@eecs.umich.edu// _PAL_LOGOUT 3498007Ssaidi@eecs.umich.edu 3508007Ssaidi@eecs.umich.edu 3518007Ssaidi@eecs.umich.edu 3528007Ssaidi@eecs.umich.edu 3538007Ssaidi@eecs.umich.edu// .sbttl "PALcode configuration options" 3548007Ssaidi@eecs.umich.edu 3558007Ssaidi@eecs.umich.edu// There are a number of options that may be assembled into this version of 3568007Ssaidi@eecs.umich.edu// PALcode. They should be adjusted in a prefix assembly file (i.e. do not edit 3578007Ssaidi@eecs.umich.edu// the following). The options that can be adjusted cause the resultant PALcode 3588007Ssaidi@eecs.umich.edu// to reflect the desired target system. 3598007Ssaidi@eecs.umich.edu 3608007Ssaidi@eecs.umich.edu 3618007Ssaidi@eecs.umich.edu#define osfpal 1 // This is the PALcode for OSF. 3628007Ssaidi@eecs.umich.edu 3638007Ssaidi@eecs.umich.edu#ifndef rawhide_system 3648007Ssaidi@eecs.umich.edu 3658007Ssaidi@eecs.umich.edu#define rawhide_system 0 3668007Ssaidi@eecs.umich.edu#endif 3678007Ssaidi@eecs.umich.edu 3688007Ssaidi@eecs.umich.edu 3698007Ssaidi@eecs.umich.edu#ifndef real_mm 3708007Ssaidi@eecs.umich.edu// Page table translation vs 1-1 mapping 3718007Ssaidi@eecs.umich.edu#define real_mm 1 3728007Ssaidi@eecs.umich.edu#endif 3738007Ssaidi@eecs.umich.edu 3748007Ssaidi@eecs.umich.edu 3758007Ssaidi@eecs.umich.edu#ifndef rax_mode 3768007Ssaidi@eecs.umich.edu 3778007Ssaidi@eecs.umich.edu#define rax_mode 0 3788007Ssaidi@eecs.umich.edu#endif 3798007Ssaidi@eecs.umich.edu 3808007Ssaidi@eecs.umich.edu#ifndef egore 3818007Ssaidi@eecs.umich.edu// End of reset flow starts a program at 200000(hex). 3828007Ssaidi@eecs.umich.edu#define egore 1 3838007Ssaidi@eecs.umich.edu#endif 3848007Ssaidi@eecs.umich.edu 3858007Ssaidi@eecs.umich.edu#ifndef acore 3868007Ssaidi@eecs.umich.edu// End of reset flow starts a program at 40000(hex). 3878007Ssaidi@eecs.umich.edu#define acore 0 3888007Ssaidi@eecs.umich.edu#endif 3898007Ssaidi@eecs.umich.edu 3908007Ssaidi@eecs.umich.edu 3918007Ssaidi@eecs.umich.edu// assume acore+egore+rax_mode lt 2 // Assertion checker 3928007Ssaidi@eecs.umich.edu 3938007Ssaidi@eecs.umich.edu#ifndef beh_model 3948007Ssaidi@eecs.umich.edu// EV5 behavioral model specific code 3958007Ssaidi@eecs.umich.edu#define beh_model 1 3968007Ssaidi@eecs.umich.edu#endif 3978007Ssaidi@eecs.umich.edu 3988007Ssaidi@eecs.umich.edu#ifndef init_cbox 3998007Ssaidi@eecs.umich.edu// Reset flow init of Bcache and Scache 4008007Ssaidi@eecs.umich.edu#define init_cbox 1 4018007Ssaidi@eecs.umich.edu#endif 4028007Ssaidi@eecs.umich.edu 4038007Ssaidi@eecs.umich.edu#ifndef disable_crd 4048007Ssaidi@eecs.umich.edu// Decides whether the reset flow will disable 4058007Ssaidi@eecs.umich.edu#define disable_crd 0 4068007Ssaidi@eecs.umich.edu#endif 4078007Ssaidi@eecs.umich.edu 4088007Ssaidi@eecs.umich.edu // correctable read interrupts via ICSR 4098007Ssaidi@eecs.umich.edu#ifndef perfmon_debug 4108007Ssaidi@eecs.umich.edu#define perfmon_debug 0 4118007Ssaidi@eecs.umich.edu#endif 4128007Ssaidi@eecs.umich.edu 4138007Ssaidi@eecs.umich.edu#ifndef icflush_on_tbix 4148007Ssaidi@eecs.umich.edu#define icflush_on_tbix 0 4158007Ssaidi@eecs.umich.edu#endif 4168007Ssaidi@eecs.umich.edu 4178007Ssaidi@eecs.umich.edu#ifndef remove_restore_state 4188007Ssaidi@eecs.umich.edu#define remove_restore_state 0 4198007Ssaidi@eecs.umich.edu#endif 4208007Ssaidi@eecs.umich.edu 4218007Ssaidi@eecs.umich.edu#ifndef remove_save_state 4228007Ssaidi@eecs.umich.edu#define remove_save_state 0 4238007Ssaidi@eecs.umich.edu#endif 4248007Ssaidi@eecs.umich.edu 4258007Ssaidi@eecs.umich.edu#ifndef enable_physical_console 4268007Ssaidi@eecs.umich.edu#define enable_physical_console 0 4278007Ssaidi@eecs.umich.edu#endif 4288007Ssaidi@eecs.umich.edu 4298007Ssaidi@eecs.umich.edu#ifndef ev5_p1 4308007Ssaidi@eecs.umich.edu#define ev5_p1 0 4318007Ssaidi@eecs.umich.edu#endif 4328007Ssaidi@eecs.umich.edu 4338007Ssaidi@eecs.umich.edu#ifndef ev5_p2 4348007Ssaidi@eecs.umich.edu#define ev5_p2 1 4358007Ssaidi@eecs.umich.edu#endif 4368007Ssaidi@eecs.umich.edu 4378007Ssaidi@eecs.umich.edu// assume ev5_p1+ev5_p2 eq 1 4388007Ssaidi@eecs.umich.edu 4398007Ssaidi@eecs.umich.edu#ifndef ldvpte_bug_fix 4408007Ssaidi@eecs.umich.edu#define ldvpte_bug_fix 1 // If set, fix ldvpte bug in dtbmiss_double flow. 4418007Ssaidi@eecs.umich.edu#endif 4428007Ssaidi@eecs.umich.edu 4438007Ssaidi@eecs.umich.edu#ifndef spe_fix 4448007Ssaidi@eecs.umich.edu// If set, disable super-page mode in user mode and re-enable 4458007Ssaidi@eecs.umich.edu#define spe_fix 0 4468007Ssaidi@eecs.umich.edu#endif 4478007Ssaidi@eecs.umich.edu // in kernel. Workaround for cpu bug. 4488007Ssaidi@eecs.umich.edu#ifndef build_fixed_image 4498007Ssaidi@eecs.umich.edu#define build_fixed_image 0 4508007Ssaidi@eecs.umich.edu#endif 4518007Ssaidi@eecs.umich.edu 4528007Ssaidi@eecs.umich.edu 4538007Ssaidi@eecs.umich.edu#ifndef fill_err_hack 4548007Ssaidi@eecs.umich.edu// If set, disable fill_error mode in user mode and re-enable 4558007Ssaidi@eecs.umich.edu#define fill_err_hack 0 4568007Ssaidi@eecs.umich.edu#endif 4578007Ssaidi@eecs.umich.edu 4588007Ssaidi@eecs.umich.edu // in kernel. Workaround for cpu bug. 4598007Ssaidi@eecs.umich.edu 4608007Ssaidi@eecs.umich.edu// .macro hw_rei_spe 4618007Ssaidi@eecs.umich.edu// .iif eq spe_fix, hw_rei 4628007Ssaidi@eecs.umich.edu//#if spe_fix != 0 4638007Ssaidi@eecs.umich.edu// 4648007Ssaidi@eecs.umich.edu// 4658007Ssaidi@eecs.umich.edu//#define hw_rei_chm_count hw_rei_chm_count + 1 4668007Ssaidi@eecs.umich.edu// p4_fixup_label \hw_rei_chm_count 4678007Ssaidi@eecs.umich.edu// .iif eq build_fixed_image, br r31, hw_rei_update_spe 4688007Ssaidi@eecs.umich.edu// .iif ne build_fixed_image, hw_rei 4698007Ssaidi@eecs.umich.edu//#endif 4708007Ssaidi@eecs.umich.edu// 4718007Ssaidi@eecs.umich.edu// .endm 4728007Ssaidi@eecs.umich.edu 4738007Ssaidi@eecs.umich.edu// Add flag "osf_chm_fix" to enable dcache in user mode only 4748007Ssaidi@eecs.umich.edu// to avoid cpu bug. 4758007Ssaidi@eecs.umich.edu 4768007Ssaidi@eecs.umich.edu#ifndef osf_chm_fix 4778007Ssaidi@eecs.umich.edu// If set, enable D-Cache in 4788007Ssaidi@eecs.umich.edu#define osf_chm_fix 0 4798007Ssaidi@eecs.umich.edu#endif 4808007Ssaidi@eecs.umich.edu 4818007Ssaidi@eecs.umich.edu#if osf_chm_fix != 0 4828007Ssaidi@eecs.umich.edu// user mode only. 4838007Ssaidi@eecs.umich.edu#define hw_rei_chm_count 0 4848007Ssaidi@eecs.umich.edu#endif 4858007Ssaidi@eecs.umich.edu 4868007Ssaidi@eecs.umich.edu#if osf_chm_fix != 0 4878007Ssaidi@eecs.umich.edu 4888007Ssaidi@eecs.umich.edu#define hw_rei_stall_chm_count 0 4898007Ssaidi@eecs.umich.edu#endif 4908007Ssaidi@eecs.umich.edu 4918007Ssaidi@eecs.umich.edu#ifndef enable_p4_fixups 4928007Ssaidi@eecs.umich.edu 4938007Ssaidi@eecs.umich.edu#define enable_p4_fixups 0 4948007Ssaidi@eecs.umich.edu#endif 4958007Ssaidi@eecs.umich.edu 4968007Ssaidi@eecs.umich.edu // If set, do EV5 Pass 4 fixups 4978007Ssaidi@eecs.umich.edu#if spe_fix == 0 4988007Ssaidi@eecs.umich.edu 4998007Ssaidi@eecs.umich.edu#define osf_chm_fix 0 5008007Ssaidi@eecs.umich.edu#endif 5018007Ssaidi@eecs.umich.edu 5028007Ssaidi@eecs.umich.edu#if spe_fix == 0 5038007Ssaidi@eecs.umich.edu 5048007Ssaidi@eecs.umich.edu#define enable_p4_fixups 0 5058007Ssaidi@eecs.umich.edu#endif 5068007Ssaidi@eecs.umich.edu 5078007Ssaidi@eecs.umich.edu // Only allow fixups if fix enabled 5088007Ssaidi@eecs.umich.edu 5098007Ssaidi@eecs.umich.edu //Turn off fill_errors and MEM_NEM in user mode 5108007Ssaidi@eecs.umich.edu// .macro fill_error_hack ?L10_, ?L20_, ?L30_, ?L40_ 5118007Ssaidi@eecs.umich.edu// //save r22,r23,r24 5128007Ssaidi@eecs.umich.edu// stqp r22, 0x150(r31) //add 5138007Ssaidi@eecs.umich.edu// stqp r23, 0x158(r31) //contents 5148007Ssaidi@eecs.umich.edu// stqp r24, 0x160(r31) //bit mask 5158007Ssaidi@eecs.umich.edu// 5168007Ssaidi@eecs.umich.edu// lda r22, 0x82(r31) 5178007Ssaidi@eecs.umich.edu// ldah r22, 0x8740(r22) 5188007Ssaidi@eecs.umich.edu// sll r22, 8, r22 5198007Ssaidi@eecs.umich.edu// ldlp r23, 0x80(r22) // r23 <- contents of CIA_MASK 5208007Ssaidi@eecs.umich.edu// bis r23,r31,r23 5218007Ssaidi@eecs.umich.edu// 5228007Ssaidi@eecs.umich.edu// lda r24, 0x8(r31) // r24 <- MEM_NEM bit 5238007Ssaidi@eecs.umich.edu// beq r10, L10_ // IF user mode (r10<0> == 0) pal mode 5248007Ssaidi@eecs.umich.edu// bic r23, r24, r23 // set fillerr_en bit 5258007Ssaidi@eecs.umich.edu// br r31, L20_ // ELSE 5268007Ssaidi@eecs.umich.edu//L10_: bis r23, r24, r23 // clear fillerr_en bit 5278007Ssaidi@eecs.umich.edu//L20_: // ENDIF 5288007Ssaidi@eecs.umich.edu// 5298007Ssaidi@eecs.umich.edu// stlp r23, 0x80(r22) // write back the CIA_MASK register 5308007Ssaidi@eecs.umich.edu// mb 5318007Ssaidi@eecs.umich.edu// ldlp r23, 0x80(r22) 5328007Ssaidi@eecs.umich.edu// bis r23,r31,r23 5338007Ssaidi@eecs.umich.edu// mb 5348007Ssaidi@eecs.umich.edu// 5358007Ssaidi@eecs.umich.edu// lda r22, 1(r31) // r22 <- 87.4000.0100 ptr to CIA_CTRL 5368007Ssaidi@eecs.umich.edu// ldah r22, 0x8740(r22) 5378007Ssaidi@eecs.umich.edu// sll r22, 8, r22 5388007Ssaidi@eecs.umich.edu// ldlp r23, 0(r22) // r23 <- contents of CIA_CTRL 5398007Ssaidi@eecs.umich.edu// bis r23,r31,r23 5408007Ssaidi@eecs.umich.edu// 5418007Ssaidi@eecs.umich.edu// 5428007Ssaidi@eecs.umich.edu// lda r24, 0x400(r31) // r9 <- fillerr_en bit 5438007Ssaidi@eecs.umich.edu// beq r10, L30_ // IF user mode (r10<0> == 0) pal mode 5448007Ssaidi@eecs.umich.edu// bic r23, r24, r23 // set fillerr_en bit 5458007Ssaidi@eecs.umich.edu// br r31, L40_ // ELSE 5468007Ssaidi@eecs.umich.edu//L30_: bis r23, r24, r23 // clear fillerr_en bit 5478007Ssaidi@eecs.umich.edu//L40_: // ENDIF 5488007Ssaidi@eecs.umich.edu// 5498007Ssaidi@eecs.umich.edu// stlp r23, 0(r22) // write back the CIA_CTRL register 5508007Ssaidi@eecs.umich.edu// mb 5518007Ssaidi@eecs.umich.edu// ldlp r23, 0(r22) 5528007Ssaidi@eecs.umich.edu// bis r23,r31,r23 5538007Ssaidi@eecs.umich.edu// mb 5548007Ssaidi@eecs.umich.edu// 5558007Ssaidi@eecs.umich.edu// //restore r22,r23,r24 5568007Ssaidi@eecs.umich.edu// ldqp r22, 0x150(r31) 5578007Ssaidi@eecs.umich.edu// ldqp r23, 0x158(r31) 5588007Ssaidi@eecs.umich.edu// ldqp r24, 0x160(r31) 5598007Ssaidi@eecs.umich.edu// 5608007Ssaidi@eecs.umich.edu// .endm 5618007Ssaidi@eecs.umich.edu 5628007Ssaidi@eecs.umich.edu// multiprocessor support can be enabled for a max of n processors by 5638007Ssaidi@eecs.umich.edu// setting the following to the number of processors on the system. 5648007Ssaidi@eecs.umich.edu// Note that this is really the max cpuid. 5658007Ssaidi@eecs.umich.edu 5668007Ssaidi@eecs.umich.edu#ifndef max_cpuid 5678007Ssaidi@eecs.umich.edu#define max_cpuid 8 5688007Ssaidi@eecs.umich.edu#endif 5698007Ssaidi@eecs.umich.edu 5708007Ssaidi@eecs.umich.edu#ifndef osf_svmin // platform specific palcode version number 5718007Ssaidi@eecs.umich.edu#define osf_svmin 0 5728007Ssaidi@eecs.umich.edu#endif 5738007Ssaidi@eecs.umich.edu 5748007Ssaidi@eecs.umich.edu 5758007Ssaidi@eecs.umich.edu#define osfpal_version_h ((max_cpuid<<16) | (osf_svmin<<0)) 5768007Ssaidi@eecs.umich.edu 5778007Ssaidi@eecs.umich.edu// .mcall ldqp // override macro64 definition with macro from library 5788007Ssaidi@eecs.umich.edu// .mcall stqp // override macro64 definition with macro from library 5798007Ssaidi@eecs.umich.edu 5808007Ssaidi@eecs.umich.edu 5818007Ssaidi@eecs.umich.edu// .psect _pal,mix 5828007Ssaidi@eecs.umich.edu// huh pb pal_base: 5838007Ssaidi@eecs.umich.edu// huh pb #define current_block_base . - pal_base 5848007Ssaidi@eecs.umich.edu 5858007Ssaidi@eecs.umich.edu// .sbttl "RESET - Reset Trap Entry Point" 5868007Ssaidi@eecs.umich.edu//+ 5878007Ssaidi@eecs.umich.edu// RESET - offset 0000 5888007Ssaidi@eecs.umich.edu// Entry: 5898007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on reset, or branched to 5908007Ssaidi@eecs.umich.edu// on swppal. 5918007Ssaidi@eecs.umich.edu// 5928007Ssaidi@eecs.umich.edu// r0 = whami 5938007Ssaidi@eecs.umich.edu// r1 = pal_base 5948007Ssaidi@eecs.umich.edu// r2 = base of scratch area 5958007Ssaidi@eecs.umich.edu// r3 = halt code 5968007Ssaidi@eecs.umich.edu// 5978007Ssaidi@eecs.umich.edu// 5988007Ssaidi@eecs.umich.edu// Function: 5998007Ssaidi@eecs.umich.edu// 6008007Ssaidi@eecs.umich.edu//- 6018007Ssaidi@eecs.umich.edu 6028007Ssaidi@eecs.umich.edu .text 0 6038007Ssaidi@eecs.umich.edu . = 0x0000 6048007Ssaidi@eecs.umich.edu .globl Pal_Base 6058007Ssaidi@eecs.umich.eduPal_Base: 6068007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_RESET_ENTRY) 6078007Ssaidi@eecs.umich.eduTrap_Reset: 6088007Ssaidi@eecs.umich.edu nop 6098007Ssaidi@eecs.umich.edu#ifdef SIMOS 6108007Ssaidi@eecs.umich.edu /* 6118007Ssaidi@eecs.umich.edu * store into r1 6128007Ssaidi@eecs.umich.edu */ 6138007Ssaidi@eecs.umich.edu br r1,sys_reset 6148007Ssaidi@eecs.umich.edu#else 6158007Ssaidi@eecs.umich.edu /* following is a srcmax change */ 6168007Ssaidi@eecs.umich.edu 6178007Ssaidi@eecs.umich.edu DEBUGSTORE(0x41) 6188007Ssaidi@eecs.umich.edu /* The original code jumped using r1 as a linkage register to pass the base 6198007Ssaidi@eecs.umich.edu of PALcode to the platform specific code. We use r1 to pass a parameter 6208007Ssaidi@eecs.umich.edu from the SROM, so we hardcode the address of Pal_Base in platform.s 6218007Ssaidi@eecs.umich.edu */ 6228007Ssaidi@eecs.umich.edu br r31, sys_reset 6238007Ssaidi@eecs.umich.edu#endif 6248007Ssaidi@eecs.umich.edu 6258007Ssaidi@eecs.umich.edu // Specify PAL version info as a constant 6268007Ssaidi@eecs.umich.edu // at a known location (reset + 8). 6278007Ssaidi@eecs.umich.edu 6288007Ssaidi@eecs.umich.edu .long osfpal_version_l // <pal_type@16> ! <vmaj@8> ! <vmin@0> 6298007Ssaidi@eecs.umich.edu .long osfpal_version_h // <max_cpuid@16> ! <osf_svmin@0> 6308007Ssaidi@eecs.umich.edu .long 0 6318007Ssaidi@eecs.umich.edu .long 0 6328007Ssaidi@eecs.umich.edupal_impure_start: 6338007Ssaidi@eecs.umich.edu .quad 0 6348007Ssaidi@eecs.umich.edupal_debug_ptr: 6358007Ssaidi@eecs.umich.edu .quad 0 // reserved for debug pointer ; 20 6368007Ssaidi@eecs.umich.edu#if beh_model == 0 6378007Ssaidi@eecs.umich.edu 6388007Ssaidi@eecs.umich.edu 6398007Ssaidi@eecs.umich.edu#if enable_p4_fixups != 0 6408007Ssaidi@eecs.umich.edu 6418007Ssaidi@eecs.umich.edu 6428007Ssaidi@eecs.umich.edu .quad 0 6438007Ssaidi@eecs.umich.edu .long p4_fixup_hw_rei_fixup_table 6448007Ssaidi@eecs.umich.edu#endif 6458007Ssaidi@eecs.umich.edu 6468007Ssaidi@eecs.umich.edu#else 6478007Ssaidi@eecs.umich.edu 6488007Ssaidi@eecs.umich.edu .quad 0 // 6498007Ssaidi@eecs.umich.edu .quad 0 //0x0030 6508007Ssaidi@eecs.umich.edu .quad 0 6518007Ssaidi@eecs.umich.edu .quad 0 //0x0040 6528007Ssaidi@eecs.umich.edu .quad 0 6538007Ssaidi@eecs.umich.edu .quad 0 //0x0050 6548007Ssaidi@eecs.umich.edu .quad 0 6558007Ssaidi@eecs.umich.edu .quad 0 //0x0060 6568007Ssaidi@eecs.umich.edu .quad 0 6578007Ssaidi@eecs.umich.edupal_enter_cns_address: 6588007Ssaidi@eecs.umich.edu .quad 0 //0x0070 -- address to jump to from enter_console 6598007Ssaidi@eecs.umich.edu .long <<sys_exit_console-pal_base>+1> //0x0078 -- offset to sys_exit_console (set palmode bit) 6608007Ssaidi@eecs.umich.edu#endif 6618007Ssaidi@eecs.umich.edu 6628007Ssaidi@eecs.umich.edu 6638007Ssaidi@eecs.umich.edu 6648007Ssaidi@eecs.umich.edu 6658007Ssaidi@eecs.umich.edu// .sbttl "IACCVIO- Istream Access Violation Trap Entry Point" 6668007Ssaidi@eecs.umich.edu 6678007Ssaidi@eecs.umich.edu//+ 6688007Ssaidi@eecs.umich.edu// IACCVIO - offset 0080 6698007Ssaidi@eecs.umich.edu// Entry: 6708007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on Istream access violation or sign check error on PC. 6718007Ssaidi@eecs.umich.edu// 6728007Ssaidi@eecs.umich.edu// Function: 6738007Ssaidi@eecs.umich.edu// Build stack frame 6748007Ssaidi@eecs.umich.edu// a0 <- Faulting VA 6758007Ssaidi@eecs.umich.edu// a1 <- MMCSR (1 for ACV) 6768007Ssaidi@eecs.umich.edu// a2 <- -1 (for ifetch fault) 6778007Ssaidi@eecs.umich.edu// vector via entMM 6788007Ssaidi@eecs.umich.edu//- 6798007Ssaidi@eecs.umich.edu 6808007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_IACCVIO_ENTRY) 6818007Ssaidi@eecs.umich.eduTrap_Iaccvio: 6828007Ssaidi@eecs.umich.edu DEBUGSTORE(0x42) 6838007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 6848007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 6858007Ssaidi@eecs.umich.edu 6868007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS 6878007Ssaidi@eecs.umich.edu bge r25, TRAP_IACCVIO_10_ // no stack swap needed if cm=kern 6888007Ssaidi@eecs.umich.edu 6898007Ssaidi@eecs.umich.edu 6908007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 6918007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 6928007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 6938007Ssaidi@eecs.umich.edu 6948007Ssaidi@eecs.umich.edu bis r31, r31, r12 // Set new PS 6958007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 6968007Ssaidi@eecs.umich.edu 6978007Ssaidi@eecs.umich.eduTRAP_IACCVIO_10_: 6988007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 6998007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 7008007Ssaidi@eecs.umich.edu 7018007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 7028007Ssaidi@eecs.umich.edu bic r14, 3, r16 // pass pc/va as a0 7038007Ssaidi@eecs.umich.edu 7048007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 7058007Ssaidi@eecs.umich.edu or r31, mmcsr_c_acv, r17 // pass mm_csr as a1 7068007Ssaidi@eecs.umich.edu 7078007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 7088007Ssaidi@eecs.umich.edu mfpr r13, pt_entmm // get entry point 7098007Ssaidi@eecs.umich.edu 7108007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save old ps 7118007Ssaidi@eecs.umich.edu bis r12, r31, r11 // update ps 7128007Ssaidi@eecs.umich.edu 7138007Ssaidi@eecs.umich.edu stq r16, osfsf_pc(sp) // save pc 7148007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 7158007Ssaidi@eecs.umich.edu 7168007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // load exc_addr with entMM 7178007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 7188007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp 7198007Ssaidi@eecs.umich.edu 7208007Ssaidi@eecs.umich.edu subq r31, 1, r18 // pass flag of istream, as a2 7218007Ssaidi@eecs.umich.edu hw_rei_spe 7228007Ssaidi@eecs.umich.edu 7238007Ssaidi@eecs.umich.edu 7248007Ssaidi@eecs.umich.edu// .sbttl "INTERRUPT- Interrupt Trap Entry Point" 7258007Ssaidi@eecs.umich.edu 7268007Ssaidi@eecs.umich.edu//+ 7278007Ssaidi@eecs.umich.edu// INTERRUPT - offset 0100 7288007Ssaidi@eecs.umich.edu// Entry: 7298007Ssaidi@eecs.umich.edu// Vectored into via trap on hardware interrupt 7308007Ssaidi@eecs.umich.edu// 7318007Ssaidi@eecs.umich.edu// Function: 7328007Ssaidi@eecs.umich.edu// check for halt interrupt 7338007Ssaidi@eecs.umich.edu// check for passive release (current ipl geq requestor) 7348007Ssaidi@eecs.umich.edu// if necessary, switch to kernel mode 7358007Ssaidi@eecs.umich.edu// push stack frame, update ps (including current mode and ipl copies), sp, and gp 7368007Ssaidi@eecs.umich.edu// pass the interrupt info to the system module 7378007Ssaidi@eecs.umich.edu// 7388007Ssaidi@eecs.umich.edu//- 7398007Ssaidi@eecs.umich.edu 7408007Ssaidi@eecs.umich.edu 7418007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_INTERRUPT_ENTRY) 7428007Ssaidi@eecs.umich.eduTrap_Interrupt: 7438007Ssaidi@eecs.umich.edu mfpr r13, ev5__intid // Fetch level of interruptor 7448007Ssaidi@eecs.umich.edu mfpr r25, ev5__isr // Fetch interrupt summary register 7458007Ssaidi@eecs.umich.edu 7468007Ssaidi@eecs.umich.edu srl r25, isr_v_hlt, r9 // Get HLT bit 7478007Ssaidi@eecs.umich.edu mfpr r14, ev5__ipl 7488007Ssaidi@eecs.umich.edu 7498007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kern 7508007Ssaidi@eecs.umich.edu blbs r9, sys_halt_interrupt // halt_interrupt if HLT bit set 7518007Ssaidi@eecs.umich.edu 7528007Ssaidi@eecs.umich.edu cmple r13, r14, r8 // R8 = 1 if intid .less than or eql. ipl 7538007Ssaidi@eecs.umich.edu bne r8, sys_passive_release // Passive release is current rupt is lt or eq ipl 7548007Ssaidi@eecs.umich.edu 7558007Ssaidi@eecs.umich.edu and r11, osfps_m_mode, r10 // get mode bit 7568007Ssaidi@eecs.umich.edu beq r10, TRAP_INTERRUPT_10_ // Skip stack swap in kernel 7578007Ssaidi@eecs.umich.edu 7588007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 7598007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp // get kern stack 7608007Ssaidi@eecs.umich.edu 7618007Ssaidi@eecs.umich.eduTRAP_INTERRUPT_10_: 7628007Ssaidi@eecs.umich.edu lda sp, (0-osfsf_c_size)(sp)// allocate stack space 7638007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 7648007Ssaidi@eecs.umich.edu 7658007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save ps 7668007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 7678007Ssaidi@eecs.umich.edu 7688007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // push gp 7698007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // a0 7708007Ssaidi@eecs.umich.edu 7718007Ssaidi@eecs.umich.edu// pvc_violate 354 // ps is cleared anyway, if store to stack faults. 7728007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 7738007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 7748007Ssaidi@eecs.umich.edu 7758007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 7768007Ssaidi@eecs.umich.edu subq r13, 0x11, r12 // Start to translate from EV5IPL->OSFIPL 7778007Ssaidi@eecs.umich.edu 7788007Ssaidi@eecs.umich.edu srl r12, 1, r8 // 1d, 1e: ipl 6. 1f: ipl 7. 7798007Ssaidi@eecs.umich.edu subq r13, 0x1d, r9 // Check for 1d, 1e, 1f 7808007Ssaidi@eecs.umich.edu 7818007Ssaidi@eecs.umich.edu cmovge r9, r8, r12 // if .ge. 1d, then take shifted value 7828007Ssaidi@eecs.umich.edu bis r12, r31, r11 // set new ps 7838007Ssaidi@eecs.umich.edu 7848007Ssaidi@eecs.umich.edu mfpr r12, pt_intmask 7858007Ssaidi@eecs.umich.edu and r11, osfps_m_ipl, r14 // Isolate just new ipl (not really needed, since all non-ipl bits zeroed already) 7868007Ssaidi@eecs.umich.edu 7878007Ssaidi@eecs.umich.edu#ifdef SIMOS 7888007Ssaidi@eecs.umich.edu /* 7898007Ssaidi@eecs.umich.edu * Lance had space problems. We don't. 7908007Ssaidi@eecs.umich.edu */ 7918007Ssaidi@eecs.umich.edu extbl r12, r14, r14 // Translate new OSFIPL->EV5IPL 7928007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // update gp 7938007Ssaidi@eecs.umich.edu mtpr r14, ev5__ipl // load the new IPL into Ibox 7948007Ssaidi@eecs.umich.edu#else 7958007Ssaidi@eecs.umich.edu// Moved the following three lines to sys_interrupt to make room for debug 7968007Ssaidi@eecs.umich.edu// extbl r12, r14, r14 // Translate new OSFIPL->EV5IPL 7978007Ssaidi@eecs.umich.edu// mfpr r29, pt_kgp // update gp 7988007Ssaidi@eecs.umich.edu 7998007Ssaidi@eecs.umich.edu// mtpr r14, ev5__ipl // load the new IPL into Ibox 8008007Ssaidi@eecs.umich.edu#endif 8018007Ssaidi@eecs.umich.edu br r31, sys_interrupt // Go handle interrupt 8028007Ssaidi@eecs.umich.edu 8038007Ssaidi@eecs.umich.edu 8048007Ssaidi@eecs.umich.edu 8058007Ssaidi@eecs.umich.edu// .sbttl "ITBMISS- Istream TBmiss Trap Entry Point" 8068007Ssaidi@eecs.umich.edu 8078007Ssaidi@eecs.umich.edu//+ 8088007Ssaidi@eecs.umich.edu// ITBMISS - offset 0180 8098007Ssaidi@eecs.umich.edu// Entry: 8108007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on Istream translation buffer miss. 8118007Ssaidi@eecs.umich.edu// 8128007Ssaidi@eecs.umich.edu// Function: 8138007Ssaidi@eecs.umich.edu// Do a virtual fetch of the PTE, and fill the ITB if the PTE is valid. 8148007Ssaidi@eecs.umich.edu// Can trap into DTBMISS_DOUBLE. 8158007Ssaidi@eecs.umich.edu// This routine can use the PALshadow registers r8, r9, and r10 8168007Ssaidi@eecs.umich.edu// 8178007Ssaidi@eecs.umich.edu//- 8188007Ssaidi@eecs.umich.edu 8198007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_ITB_MISS_ENTRY) 8208007Ssaidi@eecs.umich.eduTrap_Itbmiss: 8218007Ssaidi@eecs.umich.edu#if real_mm == 0 8228007Ssaidi@eecs.umich.edu 8238007Ssaidi@eecs.umich.edu 8248007Ssaidi@eecs.umich.edu // Simple 1-1 va->pa mapping 8258007Ssaidi@eecs.umich.edu 8268007Ssaidi@eecs.umich.edu nop // Pad to align to E1 8278007Ssaidi@eecs.umich.edu mfpr r8, exc_addr 8288007Ssaidi@eecs.umich.edu 8298007Ssaidi@eecs.umich.edu srl r8, page_offset_size_bits, r9 8308007Ssaidi@eecs.umich.edu sll r9, 32, r9 8318007Ssaidi@eecs.umich.edu 8328007Ssaidi@eecs.umich.edu lda r9, 0x3301(r9) // Make PTE, V set, all KRE, URE, KWE, UWE 8338007Ssaidi@eecs.umich.edu mtpr r9, itb_pte // E1 8348007Ssaidi@eecs.umich.edu 8358007Ssaidi@eecs.umich.edu hw_rei_stall // Nital says I don't have to obey shadow wait rule here. 8368007Ssaidi@eecs.umich.edu#else 8378007Ssaidi@eecs.umich.edu 8388007Ssaidi@eecs.umich.edu // Real MM mapping 8398007Ssaidi@eecs.umich.edu nop 8408007Ssaidi@eecs.umich.edu mfpr r8, ev5__ifault_va_form // Get virtual address of PTE. 8418007Ssaidi@eecs.umich.edu 8428007Ssaidi@eecs.umich.edu nop 8438007Ssaidi@eecs.umich.edu mfpr r10, exc_addr // Get PC of faulting instruction in case of DTBmiss. 8448007Ssaidi@eecs.umich.edu 8458007Ssaidi@eecs.umich.edupal_itb_ldq: 8468007Ssaidi@eecs.umich.edu ld_vpte r8, 0(r8) // Get PTE, traps to DTBMISS_DOUBLE in case of TBmiss 8478007Ssaidi@eecs.umich.edu mtpr r10, exc_addr // Restore exc_address if there was a trap. 8488007Ssaidi@eecs.umich.edu 8498007Ssaidi@eecs.umich.edu mfpr r31, ev5__va // Unlock VA in case there was a double miss 8508007Ssaidi@eecs.umich.edu nop 8518007Ssaidi@eecs.umich.edu 8528007Ssaidi@eecs.umich.edu and r8, osfpte_m_foe, r25 // Look for FOE set. 8538007Ssaidi@eecs.umich.edu blbc r8, invalid_ipte_handler // PTE not valid. 8548007Ssaidi@eecs.umich.edu 8558007Ssaidi@eecs.umich.edu nop 8568007Ssaidi@eecs.umich.edu bne r25, foe_ipte_handler // FOE is set 8578007Ssaidi@eecs.umich.edu 8588007Ssaidi@eecs.umich.edu nop 8598007Ssaidi@eecs.umich.edu mtpr r8, ev5__itb_pte // Ibox remembers the VA, load the PTE into the ITB. 8608007Ssaidi@eecs.umich.edu 8618007Ssaidi@eecs.umich.edu hw_rei_stall // 8628007Ssaidi@eecs.umich.edu 8638007Ssaidi@eecs.umich.edu#endif 8648007Ssaidi@eecs.umich.edu 8658007Ssaidi@eecs.umich.edu 8668007Ssaidi@eecs.umich.edu 8678007Ssaidi@eecs.umich.edu 8688007Ssaidi@eecs.umich.edu// .sbttl "DTBMISS_SINGLE - Dstream Single TBmiss Trap Entry Point" 8698007Ssaidi@eecs.umich.edu 8708007Ssaidi@eecs.umich.edu//+ 8718007Ssaidi@eecs.umich.edu// DTBMISS_SINGLE - offset 0200 8728007Ssaidi@eecs.umich.edu// Entry: 8738007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on Dstream single translation buffer miss. 8748007Ssaidi@eecs.umich.edu// 8758007Ssaidi@eecs.umich.edu// Function: 8768007Ssaidi@eecs.umich.edu// Do a virtual fetch of the PTE, and fill the DTB if the PTE is valid. 8778007Ssaidi@eecs.umich.edu// Can trap into DTBMISS_DOUBLE. 8788007Ssaidi@eecs.umich.edu// This routine can use the PALshadow registers r8, r9, and r10 8798007Ssaidi@eecs.umich.edu//- 8808007Ssaidi@eecs.umich.edu 8818007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_DTB_MISS_ENTRY) 8828007Ssaidi@eecs.umich.eduTrap_Dtbmiss_Single: 8838007Ssaidi@eecs.umich.edu#if real_mm == 0 8848007Ssaidi@eecs.umich.edu // Simple 1-1 va->pa mapping 8858007Ssaidi@eecs.umich.edu mfpr r8, va // E0 8868007Ssaidi@eecs.umich.edu srl r8, page_offset_size_bits, r9 8878007Ssaidi@eecs.umich.edu 8888007Ssaidi@eecs.umich.edu sll r9, 32, r9 8898007Ssaidi@eecs.umich.edu lda r9, 0x3301(r9) // Make PTE, V set, all KRE, URE, KWE, UWE 8908007Ssaidi@eecs.umich.edu 8918007Ssaidi@eecs.umich.edu mtpr r9, dtb_pte // E0 8928007Ssaidi@eecs.umich.edu nop // Pad to align to E0 8938007Ssaidi@eecs.umich.edu 8948007Ssaidi@eecs.umich.edu 8958007Ssaidi@eecs.umich.edu 8968007Ssaidi@eecs.umich.edu mtpr r8, dtb_tag // E0 8978007Ssaidi@eecs.umich.edu nop 8988007Ssaidi@eecs.umich.edu 8998007Ssaidi@eecs.umich.edu nop // Pad tag write 9008007Ssaidi@eecs.umich.edu nop 9018007Ssaidi@eecs.umich.edu 9028007Ssaidi@eecs.umich.edu nop // Pad tag write 9038007Ssaidi@eecs.umich.edu nop 9048007Ssaidi@eecs.umich.edu 9058007Ssaidi@eecs.umich.edu hw_rei 9068007Ssaidi@eecs.umich.edu#else 9078007Ssaidi@eecs.umich.edu mfpr r8, ev5__va_form // Get virtual address of PTE - 1 cycle delay. E0. 9088007Ssaidi@eecs.umich.edu mfpr r10, exc_addr // Get PC of faulting instruction in case of error. E1. 9098007Ssaidi@eecs.umich.edu 9108007Ssaidi@eecs.umich.edu// DEBUGSTORE(0x45) 9118007Ssaidi@eecs.umich.edu// DEBUG_EXC_ADDR() 9128007Ssaidi@eecs.umich.edu // Real MM mapping 9138007Ssaidi@eecs.umich.edu mfpr r9, ev5__mm_stat // Get read/write bit. E0. 9148007Ssaidi@eecs.umich.edu mtpr r10, pt6 // Stash exc_addr away 9158007Ssaidi@eecs.umich.edu 9168007Ssaidi@eecs.umich.edupal_dtb_ldq: 9178007Ssaidi@eecs.umich.edu ld_vpte r8, 0(r8) // Get PTE, traps to DTBMISS_DOUBLE in case of TBmiss 9188007Ssaidi@eecs.umich.edu nop // Pad MF VA 9198007Ssaidi@eecs.umich.edu 9208007Ssaidi@eecs.umich.edu mfpr r10, ev5__va // Get original faulting VA for TB load. E0. 9218007Ssaidi@eecs.umich.edu nop 9228007Ssaidi@eecs.umich.edu 9238007Ssaidi@eecs.umich.edu mtpr r8, ev5__dtb_pte // Write DTB PTE part. E0. 9248007Ssaidi@eecs.umich.edu blbc r8, invalid_dpte_handler // Handle invalid PTE 9258007Ssaidi@eecs.umich.edu 9268007Ssaidi@eecs.umich.edu mtpr r10, ev5__dtb_tag // Write DTB TAG part, completes DTB load. No virt ref for 3 cycles. 9278007Ssaidi@eecs.umich.edu mfpr r10, pt6 9288007Ssaidi@eecs.umich.edu 9298007Ssaidi@eecs.umich.edu // Following 2 instructions take 2 cycles 9308007Ssaidi@eecs.umich.edu mtpr r10, exc_addr // Return linkage in case we trapped. E1. 9318007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad the write to dtb_tag 9328007Ssaidi@eecs.umich.edu 9338007Ssaidi@eecs.umich.edu hw_rei // Done, return 9348007Ssaidi@eecs.umich.edu#endif 9358007Ssaidi@eecs.umich.edu 9368007Ssaidi@eecs.umich.edu 9378007Ssaidi@eecs.umich.edu 9388007Ssaidi@eecs.umich.edu 9398007Ssaidi@eecs.umich.edu// .sbttl "DTBMISS_DOUBLE - Dstream Double TBmiss Trap Entry Point" 9408007Ssaidi@eecs.umich.edu 9418007Ssaidi@eecs.umich.edu//+ 9428007Ssaidi@eecs.umich.edu// DTBMISS_DOUBLE - offset 0280 9438007Ssaidi@eecs.umich.edu// Entry: 9448007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on Double TBmiss from single miss flows. 9458007Ssaidi@eecs.umich.edu// 9468007Ssaidi@eecs.umich.edu// r8 - faulting VA 9478007Ssaidi@eecs.umich.edu// r9 - original MMstat 9488007Ssaidi@eecs.umich.edu// r10 - original exc_addr (both itb,dtb miss) 9498007Ssaidi@eecs.umich.edu// pt6 - original exc_addr (dtb miss flow only) 9508007Ssaidi@eecs.umich.edu// VA IPR - locked with original faulting VA 9518007Ssaidi@eecs.umich.edu// 9528007Ssaidi@eecs.umich.edu// Function: 9538007Ssaidi@eecs.umich.edu// Get PTE, if valid load TB and return. 9548007Ssaidi@eecs.umich.edu// If not valid then take TNV/ACV exception. 9558007Ssaidi@eecs.umich.edu// 9568007Ssaidi@eecs.umich.edu// pt4 and pt5 are reserved for this flow. 9578007Ssaidi@eecs.umich.edu// 9588007Ssaidi@eecs.umich.edu// 9598007Ssaidi@eecs.umich.edu//- 9608007Ssaidi@eecs.umich.edu 9618007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_DOUBLE_MISS_ENTRY) 9628007Ssaidi@eecs.umich.eduTrap_Dtbmiss_double: 9638007Ssaidi@eecs.umich.edu#if ldvpte_bug_fix != 0 9648007Ssaidi@eecs.umich.edu mtpr r8, pt4 // save r8 to do exc_addr check 9658007Ssaidi@eecs.umich.edu mfpr r8, exc_addr 9668007Ssaidi@eecs.umich.edu blbc r8, Trap_Dtbmiss_Single //if not in palmode, should be in the single routine, dummy! 9678007Ssaidi@eecs.umich.edu mfpr r8, pt4 // restore r8 9688007Ssaidi@eecs.umich.edu#endif 9698007Ssaidi@eecs.umich.edu nop 9708007Ssaidi@eecs.umich.edu mtpr r22, pt5 // Get some scratch space. E1. 9718007Ssaidi@eecs.umich.edu // Due to virtual scheme, we can skip the first lookup and go 9728007Ssaidi@eecs.umich.edu // right to fetch of level 2 PTE 9738007Ssaidi@eecs.umich.edu sll r8, (64-((2*page_seg_size_bits)+page_offset_size_bits)), r22 // Clean off upper bits of VA 9748007Ssaidi@eecs.umich.edu mtpr r21, pt4 // Get some scratch space. E1. 9758007Ssaidi@eecs.umich.edu 9768007Ssaidi@eecs.umich.edu srl r22, 61-page_seg_size_bits, r22 // Get Va<seg1>*8 9778007Ssaidi@eecs.umich.edu mfpr r21, pt_ptbr // Get physical address of the page table. 9788007Ssaidi@eecs.umich.edu 9798007Ssaidi@eecs.umich.edu nop 9808007Ssaidi@eecs.umich.edu addq r21, r22, r21 // Index into page table for level 2 PTE. 9818007Ssaidi@eecs.umich.edu 9828007Ssaidi@eecs.umich.edu sll r8, (64-((1*page_seg_size_bits)+page_offset_size_bits)), r22 // Clean off upper bits of VA 9838007Ssaidi@eecs.umich.edu ldqp r21, 0(r21) // Get level 2 PTE (addr<2:0> ignored) 9848007Ssaidi@eecs.umich.edu 9858007Ssaidi@eecs.umich.edu srl r22, 61-page_seg_size_bits, r22 // Get Va<seg1>*8 9868007Ssaidi@eecs.umich.edu blbc r21, double_pte_inv // Check for Invalid PTE. 9878007Ssaidi@eecs.umich.edu 9888007Ssaidi@eecs.umich.edu srl r21, 32, r21 // extract PFN from PTE 9898007Ssaidi@eecs.umich.edu sll r21, page_offset_size_bits, r21 // get PFN * 2^13 for add to <seg3>*8 9908007Ssaidi@eecs.umich.edu 9918007Ssaidi@eecs.umich.edu addq r21, r22, r21 // Index into page table for level 3 PTE. 9928007Ssaidi@eecs.umich.edu nop 9938007Ssaidi@eecs.umich.edu 9948007Ssaidi@eecs.umich.edu ldqp r21, 0(r21) // Get level 3 PTE (addr<2:0> ignored) 9958007Ssaidi@eecs.umich.edu blbc r21, double_pte_inv // Check for invalid PTE. 9968007Ssaidi@eecs.umich.edu 9978007Ssaidi@eecs.umich.edu mtpr r21, ev5__dtb_pte // Write the PTE. E0. 9988007Ssaidi@eecs.umich.edu mfpr r22, pt5 // Restore scratch register 9998007Ssaidi@eecs.umich.edu 10008007Ssaidi@eecs.umich.edu mtpr r8, ev5__dtb_tag // Write the TAG. E0. No virtual references in subsequent 3 cycles. 10018007Ssaidi@eecs.umich.edu mfpr r21, pt4 // Restore scratch register 10028007Ssaidi@eecs.umich.edu 10038007Ssaidi@eecs.umich.edu nop // Pad write to tag. 10048007Ssaidi@eecs.umich.edu nop 10058007Ssaidi@eecs.umich.edu 10068007Ssaidi@eecs.umich.edu nop // Pad write to tag. 10078007Ssaidi@eecs.umich.edu nop 10088007Ssaidi@eecs.umich.edu 10098007Ssaidi@eecs.umich.edu hw_rei 10108007Ssaidi@eecs.umich.edu 10118007Ssaidi@eecs.umich.edu 10128007Ssaidi@eecs.umich.edu 10138007Ssaidi@eecs.umich.edu// .sbttl "UNALIGN -- Dstream unalign trap" 10148007Ssaidi@eecs.umich.edu//+ 10158007Ssaidi@eecs.umich.edu// UNALIGN - offset 0300 10168007Ssaidi@eecs.umich.edu// Entry: 10178007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on unaligned Dstream reference. 10188007Ssaidi@eecs.umich.edu// 10198007Ssaidi@eecs.umich.edu// Function: 10208007Ssaidi@eecs.umich.edu// Build stack frame 10218007Ssaidi@eecs.umich.edu// a0 <- Faulting VA 10228007Ssaidi@eecs.umich.edu// a1 <- Opcode 10238007Ssaidi@eecs.umich.edu// a2 <- src/dst register number 10248007Ssaidi@eecs.umich.edu// vector via entUna 10258007Ssaidi@eecs.umich.edu//- 10268007Ssaidi@eecs.umich.edu 10278007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_UNALIGN_ENTRY) 10288007Ssaidi@eecs.umich.eduTrap_Unalign: 10298007Ssaidi@eecs.umich.edu/* DEBUGSTORE(0x47)*/ 10308007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 10318007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 10328007Ssaidi@eecs.umich.edu 10338007Ssaidi@eecs.umich.edu mfpr r8, ev5__mm_stat // Get mmstat --ok to use r8, no tbmiss 10348007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 10358007Ssaidi@eecs.umich.edu 10368007Ssaidi@eecs.umich.edu srl r8, mm_stat_v_ra, r13 // Shift Ra field to ls bits 10378007Ssaidi@eecs.umich.edu blbs r14, pal_pal_bug_check // Bugcheck if unaligned in PAL 10388007Ssaidi@eecs.umich.edu 10398007Ssaidi@eecs.umich.edu blbs r8, UNALIGN_NO_DISMISS // lsb only set on store or fetch_m 10408007Ssaidi@eecs.umich.edu // not set, must be a load 10418007Ssaidi@eecs.umich.edu and r13, 0x1F, r8 // isolate ra 10428007Ssaidi@eecs.umich.edu 10438007Ssaidi@eecs.umich.edu cmpeq r8, 0x1F, r8 // check for r31/F31 10448007Ssaidi@eecs.umich.edu bne r8, dfault_fetch_ldr31_err // if its a load to r31 or f31 -- dismiss the fault 10458007Ssaidi@eecs.umich.edu 10468007Ssaidi@eecs.umich.eduUNALIGN_NO_DISMISS: 10478007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS 10488007Ssaidi@eecs.umich.edu bge r25, UNALIGN_NO_DISMISS_10_ // no stack swap needed if cm=kern 10498007Ssaidi@eecs.umich.edu 10508007Ssaidi@eecs.umich.edu 10518007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 10528007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 10538007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 10548007Ssaidi@eecs.umich.edu 10558007Ssaidi@eecs.umich.edu bis r31, r31, r12 // Set new PS 10568007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 10578007Ssaidi@eecs.umich.edu 10588007Ssaidi@eecs.umich.eduUNALIGN_NO_DISMISS_10_: 10598007Ssaidi@eecs.umich.edu mfpr r25, ev5__va // Unlock VA 10608007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 10618007Ssaidi@eecs.umich.edu 10628007Ssaidi@eecs.umich.edu mtpr r25, pt0 // Stash VA 10638007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 10648007Ssaidi@eecs.umich.edu 10658007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save old ps 10668007Ssaidi@eecs.umich.edu srl r13, mm_stat_v_opcode-mm_stat_v_ra, r25// Isolate opcode 10678007Ssaidi@eecs.umich.edu 10688007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 10698007Ssaidi@eecs.umich.edu addq r14, 4, r14 // inc PC past the ld/st 10708007Ssaidi@eecs.umich.edu 10718007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 10728007Ssaidi@eecs.umich.edu and r25, mm_stat_m_opcode, r17// Clean opocde for a1 10738007Ssaidi@eecs.umich.edu 10748007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 10758007Ssaidi@eecs.umich.edu mfpr r16, pt0 // a0 <- va/unlock 10768007Ssaidi@eecs.umich.edu 10778007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 10788007Ssaidi@eecs.umich.edu mfpr r25, pt_entuna // get entry point 10798007Ssaidi@eecs.umich.edu 10808007Ssaidi@eecs.umich.edu 10818007Ssaidi@eecs.umich.edu bis r12, r31, r11 // update ps 10828007Ssaidi@eecs.umich.edu br r31, unalign_trap_cont 10838007Ssaidi@eecs.umich.edu 10848007Ssaidi@eecs.umich.edu 10858007Ssaidi@eecs.umich.edu 10868007Ssaidi@eecs.umich.edu 10878007Ssaidi@eecs.umich.edu// .sbttl "DFAULT - Dstream Fault Trap Entry Point" 10888007Ssaidi@eecs.umich.edu 10898007Ssaidi@eecs.umich.edu//+ 10908007Ssaidi@eecs.umich.edu// DFAULT - offset 0380 10918007Ssaidi@eecs.umich.edu// Entry: 10928007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on dstream fault or sign check error on DVA. 10938007Ssaidi@eecs.umich.edu// 10948007Ssaidi@eecs.umich.edu// Function: 10958007Ssaidi@eecs.umich.edu// Ignore faults on FETCH/FETCH_M 10968007Ssaidi@eecs.umich.edu// Check for DFAULT in PAL 10978007Ssaidi@eecs.umich.edu// Build stack frame 10988007Ssaidi@eecs.umich.edu// a0 <- Faulting VA 10998007Ssaidi@eecs.umich.edu// a1 <- MMCSR (1 for ACV, 2 for FOR, 4 for FOW) 11008007Ssaidi@eecs.umich.edu// a2 <- R/W 11018007Ssaidi@eecs.umich.edu// vector via entMM 11028007Ssaidi@eecs.umich.edu// 11038007Ssaidi@eecs.umich.edu//- 11048007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_D_FAULT_ENTRY) 11058007Ssaidi@eecs.umich.eduTrap_Dfault: 11068007Ssaidi@eecs.umich.edu// DEBUGSTORE(0x48) 11078007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 11088007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 11098007Ssaidi@eecs.umich.edu 11108007Ssaidi@eecs.umich.edu mfpr r13, ev5__mm_stat // Get mmstat 11118007Ssaidi@eecs.umich.edu mfpr r8, exc_addr // get pc, preserve r14 11128007Ssaidi@eecs.umich.edu 11138007Ssaidi@eecs.umich.edu srl r13, mm_stat_v_opcode, r9 // Shift opcode field to ls bits 11148007Ssaidi@eecs.umich.edu blbs r8, dfault_in_pal 11158007Ssaidi@eecs.umich.edu 11168007Ssaidi@eecs.umich.edu bis r8, r31, r14 // move exc_addr to correct place 11178007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS 11188007Ssaidi@eecs.umich.edu 11198007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 11208007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 11218007Ssaidi@eecs.umich.edu and r9, mm_stat_m_opcode, r9 // Clean all but opcode 11228007Ssaidi@eecs.umich.edu 11238007Ssaidi@eecs.umich.edu cmpeq r9, evx_opc_sync, r9 // Is the opcode fetch/fetchm? 11248007Ssaidi@eecs.umich.edu bne r9, dfault_fetch_ldr31_err // Yes, dismiss the fault 11258007Ssaidi@eecs.umich.edu 11268007Ssaidi@eecs.umich.edu //dismiss exception if load to r31/f31 11278007Ssaidi@eecs.umich.edu blbs r13, dfault_no_dismiss // mm_stat<0> set on store or fetchm 11288007Ssaidi@eecs.umich.edu 11298007Ssaidi@eecs.umich.edu // not a store or fetch, must be a load 11308007Ssaidi@eecs.umich.edu srl r13, mm_stat_v_ra, r9 // Shift rnum to low bits 11318007Ssaidi@eecs.umich.edu 11328007Ssaidi@eecs.umich.edu and r9, 0x1F, r9 // isolate rnum 11338007Ssaidi@eecs.umich.edu nop 11348007Ssaidi@eecs.umich.edu 11358007Ssaidi@eecs.umich.edu cmpeq r9, 0x1F, r9 // Is the rnum r31 or f31? 11368007Ssaidi@eecs.umich.edu bne r9, dfault_fetch_ldr31_err // Yes, dismiss the fault 11378007Ssaidi@eecs.umich.edu 11388007Ssaidi@eecs.umich.edudfault_no_dismiss: 11398007Ssaidi@eecs.umich.edu and r13, 0xf, r13 // Clean extra bits in mm_stat 11408007Ssaidi@eecs.umich.edu bge r25, dfault_trap_cont // no stack swap needed if cm=kern 11418007Ssaidi@eecs.umich.edu 11428007Ssaidi@eecs.umich.edu 11438007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 11448007Ssaidi@eecs.umich.edu bis r31, r31, r12 // Set new PS 11458007Ssaidi@eecs.umich.edu 11468007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 11478007Ssaidi@eecs.umich.edu br r31, dfault_trap_cont 11488007Ssaidi@eecs.umich.edu 11498007Ssaidi@eecs.umich.edu 11508007Ssaidi@eecs.umich.edu 11518007Ssaidi@eecs.umich.edu 11528007Ssaidi@eecs.umich.edu 11538007Ssaidi@eecs.umich.edu// .sbttl "MCHK - Machine Check Trap Entry Point" 11548007Ssaidi@eecs.umich.edu 11558007Ssaidi@eecs.umich.edu//+ 11568007Ssaidi@eecs.umich.edu// MCHK - offset 0400 11578007Ssaidi@eecs.umich.edu// Entry: 11588007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on machine check. 11598007Ssaidi@eecs.umich.edu// 11608007Ssaidi@eecs.umich.edu// Function: 11618007Ssaidi@eecs.umich.edu// 11628007Ssaidi@eecs.umich.edu//- 11638007Ssaidi@eecs.umich.edu 11648007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_MCHK_ENTRY) 11658007Ssaidi@eecs.umich.eduTrap_Mchk: 11668007Ssaidi@eecs.umich.edu DEBUGSTORE(0x49) 11678007Ssaidi@eecs.umich.edu mtpr r31, ic_flush_ctl // Flush the Icache 11688007Ssaidi@eecs.umich.edu br r31, sys_machine_check 11698007Ssaidi@eecs.umich.edu 11708007Ssaidi@eecs.umich.edu 11718007Ssaidi@eecs.umich.edu 11728007Ssaidi@eecs.umich.edu 11738007Ssaidi@eecs.umich.edu// .sbttl "OPCDEC - Illegal Opcode Trap Entry Point" 11748007Ssaidi@eecs.umich.edu 11758007Ssaidi@eecs.umich.edu//+ 11768007Ssaidi@eecs.umich.edu// OPCDEC - offset 0480 11778007Ssaidi@eecs.umich.edu// Entry: 11788007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on illegal opcode. 11798007Ssaidi@eecs.umich.edu// 11808007Ssaidi@eecs.umich.edu// Build stack frame 11818007Ssaidi@eecs.umich.edu// a0 <- code 11828007Ssaidi@eecs.umich.edu// a1 <- unpred 11838007Ssaidi@eecs.umich.edu// a2 <- unpred 11848007Ssaidi@eecs.umich.edu// vector via entIF 11858007Ssaidi@eecs.umich.edu// 11868007Ssaidi@eecs.umich.edu//- 11878007Ssaidi@eecs.umich.edu 11888007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_OPCDEC_ENTRY) 11898007Ssaidi@eecs.umich.eduTrap_Opcdec: 11908007Ssaidi@eecs.umich.edu DEBUGSTORE(0x4a) 11918007Ssaidi@eecs.umich.edu//simos DEBUG_EXC_ADDR() 11928007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 11938007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 11948007Ssaidi@eecs.umich.edu 11958007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 11968007Ssaidi@eecs.umich.edu blbs r14, pal_pal_bug_check // check opcdec in palmode 11978007Ssaidi@eecs.umich.edu 11988007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS 11998007Ssaidi@eecs.umich.edu bge r25, TRAP_OPCDEC_10_ // no stack swap needed if cm=kern 12008007Ssaidi@eecs.umich.edu 12018007Ssaidi@eecs.umich.edu 12028007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 12038007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 12048007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 12058007Ssaidi@eecs.umich.edu 12068007Ssaidi@eecs.umich.edu bis r31, r31, r12 // Set new PS 12078007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 12088007Ssaidi@eecs.umich.edu 12098007Ssaidi@eecs.umich.eduTRAP_OPCDEC_10_: 12108007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 12118007Ssaidi@eecs.umich.edu addq r14, 4, r14 // inc pc 12128007Ssaidi@eecs.umich.edu 12138007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 12148007Ssaidi@eecs.umich.edu bis r31, osf_a0_opdec, r16 // set a0 12158007Ssaidi@eecs.umich.edu 12168007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save old ps 12178007Ssaidi@eecs.umich.edu mfpr r13, pt_entif // get entry point 12188007Ssaidi@eecs.umich.edu 12198007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 12208007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 12218007Ssaidi@eecs.umich.edu 12228007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 12238007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 12248007Ssaidi@eecs.umich.edu 12258007Ssaidi@eecs.umich.edu bis r12, r31, r11 // update ps 12268007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // load exc_addr with entIF 12278007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei, E1 12288007Ssaidi@eecs.umich.edu 12298007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp, E1 12308007Ssaidi@eecs.umich.edu 12318007Ssaidi@eecs.umich.edu hw_rei_spe // done, E1 12328007Ssaidi@eecs.umich.edu 12338007Ssaidi@eecs.umich.edu 12348007Ssaidi@eecs.umich.edu 12358007Ssaidi@eecs.umich.edu 12368007Ssaidi@eecs.umich.edu 12378007Ssaidi@eecs.umich.edu 12388007Ssaidi@eecs.umich.edu// .sbttl "ARITH - Arithmetic Exception Trap Entry Point" 12398007Ssaidi@eecs.umich.edu 12408007Ssaidi@eecs.umich.edu//+ 12418007Ssaidi@eecs.umich.edu// ARITH - offset 0500 12428007Ssaidi@eecs.umich.edu// Entry: 12438007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on arithmetic excpetion. 12448007Ssaidi@eecs.umich.edu// 12458007Ssaidi@eecs.umich.edu// Function: 12468007Ssaidi@eecs.umich.edu// Build stack frame 12478007Ssaidi@eecs.umich.edu// a0 <- exc_sum 12488007Ssaidi@eecs.umich.edu// a1 <- exc_mask 12498007Ssaidi@eecs.umich.edu// a2 <- unpred 12508007Ssaidi@eecs.umich.edu// vector via entArith 12518007Ssaidi@eecs.umich.edu// 12528007Ssaidi@eecs.umich.edu//- 12538007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_ARITH_ENTRY) 12548007Ssaidi@eecs.umich.eduTrap_Arith: 12558007Ssaidi@eecs.umich.edu DEBUGSTORE(0x4b) 12568007Ssaidi@eecs.umich.edu and r11, osfps_m_mode, r12 // get mode bit 12578007Ssaidi@eecs.umich.edu mfpr r31, ev5__va // unlock mbox 12588007Ssaidi@eecs.umich.edu 12598007Ssaidi@eecs.umich.edu bis r11, r31, r25 // save ps 12608007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 12618007Ssaidi@eecs.umich.edu 12628007Ssaidi@eecs.umich.edu nop 12638007Ssaidi@eecs.umich.edu blbs r14, pal_pal_bug_check // arith trap from PAL 12648007Ssaidi@eecs.umich.edu 12658007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 12668007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 12678007Ssaidi@eecs.umich.edu beq r12, TRAP_ARITH_10_ // if zero we are in kern now 12688007Ssaidi@eecs.umich.edu 12698007Ssaidi@eecs.umich.edu bis r31, r31, r25 // set the new ps 12708007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 12718007Ssaidi@eecs.umich.edu 12728007Ssaidi@eecs.umich.edu nop 12738007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp // get kern stack 12748007Ssaidi@eecs.umich.edu 12758007Ssaidi@eecs.umich.eduTRAP_ARITH_10_: lda sp, 0-osfsf_c_size(sp) // allocate stack space 12768007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 12778007Ssaidi@eecs.umich.edu 12788007Ssaidi@eecs.umich.edu nop // Pad current mode write and stq 12798007Ssaidi@eecs.umich.edu mfpr r13, ev5__exc_sum // get the exc_sum 12808007Ssaidi@eecs.umich.edu 12818007Ssaidi@eecs.umich.edu mfpr r12, pt_entarith 12828007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 12838007Ssaidi@eecs.umich.edu 12848007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) 12858007Ssaidi@eecs.umich.edu mfpr r17, ev5__exc_mask // Get exception register mask IPR - no mtpr exc_sum in next cycle 12868007Ssaidi@eecs.umich.edu 12878007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save ps 12888007Ssaidi@eecs.umich.edu bis r25, r31, r11 // set new ps 12898007Ssaidi@eecs.umich.edu 12908007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 12918007Ssaidi@eecs.umich.edu srl r13, exc_sum_v_swc, r16// shift data to correct position 12928007Ssaidi@eecs.umich.edu 12938007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) 12948007Ssaidi@eecs.umich.edu// pvc_violate 354 // ok, but make sure reads of exc_mask/sum are not in same trap shadow 12958007Ssaidi@eecs.umich.edu mtpr r31, ev5__exc_sum // Unlock exc_sum and exc_mask 12968007Ssaidi@eecs.umich.edu 12978007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) 12988007Ssaidi@eecs.umich.edu mtpr r12, exc_addr // Set new PC - 1 bubble to hw_rei - E1 12998007Ssaidi@eecs.umich.edu 13008007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kern gp - E1 13018007Ssaidi@eecs.umich.edu hw_rei_spe // done - E1 13028007Ssaidi@eecs.umich.edu 13038007Ssaidi@eecs.umich.edu 13048007Ssaidi@eecs.umich.edu 13058007Ssaidi@eecs.umich.edu 13068007Ssaidi@eecs.umich.edu 13078007Ssaidi@eecs.umich.edu 13088007Ssaidi@eecs.umich.edu// .sbttl "FEN - Illegal Floating Point Operation Trap Entry Point" 13098007Ssaidi@eecs.umich.edu 13108007Ssaidi@eecs.umich.edu//+ 13118007Ssaidi@eecs.umich.edu// FEN - offset 0580 13128007Ssaidi@eecs.umich.edu// Entry: 13138007Ssaidi@eecs.umich.edu// Vectored into via hardware trap on illegal FP op. 13148007Ssaidi@eecs.umich.edu// 13158007Ssaidi@eecs.umich.edu// Function: 13168007Ssaidi@eecs.umich.edu// Build stack frame 13178007Ssaidi@eecs.umich.edu// a0 <- code 13188007Ssaidi@eecs.umich.edu// a1 <- unpred 13198007Ssaidi@eecs.umich.edu// a2 <- unpred 13208007Ssaidi@eecs.umich.edu// vector via entIF 13218007Ssaidi@eecs.umich.edu// 13228007Ssaidi@eecs.umich.edu//- 13238007Ssaidi@eecs.umich.edu 13248007Ssaidi@eecs.umich.edu HDW_VECTOR(PAL_FEN_ENTRY) 13258007Ssaidi@eecs.umich.eduTrap_Fen: 13268007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 13278007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 13288007Ssaidi@eecs.umich.edu 13298007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 13308007Ssaidi@eecs.umich.edu blbs r14, pal_pal_bug_check // check opcdec in palmode 13318007Ssaidi@eecs.umich.edu 13328007Ssaidi@eecs.umich.edu mfpr r13, ev5__icsr 13338007Ssaidi@eecs.umich.edu nop 13348007Ssaidi@eecs.umich.edu 13358007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS 13368007Ssaidi@eecs.umich.edu bge r25, TRAP_FEN_10_ // no stack swap needed if cm=kern 13378007Ssaidi@eecs.umich.edu 13388007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 13398007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 13408007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 13418007Ssaidi@eecs.umich.edu 13428007Ssaidi@eecs.umich.edu bis r31, r31, r12 // Set new PS 13438007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 13448007Ssaidi@eecs.umich.edu 13458007Ssaidi@eecs.umich.eduTRAP_FEN_10_: 13468007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 13478007Ssaidi@eecs.umich.edu srl r13, icsr_v_fpe, r25 // Shift FP enable to bit 0 13488007Ssaidi@eecs.umich.edu 13498007Ssaidi@eecs.umich.edu 13508007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 13518007Ssaidi@eecs.umich.edu mfpr r13, pt_entif // get entry point 13528007Ssaidi@eecs.umich.edu 13538007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 13548007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save old ps 13558007Ssaidi@eecs.umich.edu 13568007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 13578007Ssaidi@eecs.umich.edu bis r12, r31, r11 // set new ps 13588007Ssaidi@eecs.umich.edu 13598007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 13608007Ssaidi@eecs.umich.edu blbs r25,fen_to_opcdec // If FP is enabled, this is really OPCDEC. 13618007Ssaidi@eecs.umich.edu 13628007Ssaidi@eecs.umich.edu bis r31, osf_a0_fen, r16 // set a0 13638007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 13648007Ssaidi@eecs.umich.edu 13658007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // load exc_addr with entIF 13668007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei -E1 13678007Ssaidi@eecs.umich.edu 13688007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp -E1 13698007Ssaidi@eecs.umich.edu 13708007Ssaidi@eecs.umich.edu hw_rei_spe // done -E1 13718007Ssaidi@eecs.umich.edu 13728007Ssaidi@eecs.umich.edu// FEN trap was taken, but the fault is really opcdec. 13738007Ssaidi@eecs.umich.edu ALIGN_BRANCH 13748007Ssaidi@eecs.umich.edufen_to_opcdec: 13758007Ssaidi@eecs.umich.edu addq r14, 4, r14 // save PC+4 13768007Ssaidi@eecs.umich.edu bis r31, osf_a0_opdec, r16 // set a0 13778007Ssaidi@eecs.umich.edu 13788007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 13798007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // load exc_addr with entIF 13808007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 13818007Ssaidi@eecs.umich.edu 13828007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp 13838007Ssaidi@eecs.umich.edu hw_rei_spe // done 13848007Ssaidi@eecs.umich.edu 13858007Ssaidi@eecs.umich.edu 13868007Ssaidi@eecs.umich.edu 13878007Ssaidi@eecs.umich.edu// .sbttl "Misc handlers" 13888007Ssaidi@eecs.umich.edu // Start area for misc code. 13898007Ssaidi@eecs.umich.edu//+ 13908007Ssaidi@eecs.umich.edu//dfault_trap_cont 13918007Ssaidi@eecs.umich.edu// A dfault trap has been taken. The sp has been updated if necessary. 13928007Ssaidi@eecs.umich.edu// Push a stack frame a vector via entMM. 13938007Ssaidi@eecs.umich.edu// 13948007Ssaidi@eecs.umich.edu// Current state: 13958007Ssaidi@eecs.umich.edu// r12 - new PS 13968007Ssaidi@eecs.umich.edu// r13 - MMstat 13978007Ssaidi@eecs.umich.edu// VA - locked 13988007Ssaidi@eecs.umich.edu// 13998007Ssaidi@eecs.umich.edu//- 14008007Ssaidi@eecs.umich.edu ALIGN_BLOCK 14018007Ssaidi@eecs.umich.edudfault_trap_cont: 14028007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 14038007Ssaidi@eecs.umich.edu mfpr r25, ev5__va // Fetch VA/unlock 14048007Ssaidi@eecs.umich.edu 14058007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 14068007Ssaidi@eecs.umich.edu and r13, 1, r18 // Clean r/w bit for a2 14078007Ssaidi@eecs.umich.edu 14088007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 14098007Ssaidi@eecs.umich.edu bis r25, r31, r16 // a0 <- va 14108007Ssaidi@eecs.umich.edu 14118007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 14128007Ssaidi@eecs.umich.edu srl r13, 1, r17 // shift fault bits to right position 14138007Ssaidi@eecs.umich.edu 14148007Ssaidi@eecs.umich.edu stq r11, osfsf_ps(sp) // save old ps 14158007Ssaidi@eecs.umich.edu bis r12, r31, r11 // update ps 14168007Ssaidi@eecs.umich.edu 14178007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 14188007Ssaidi@eecs.umich.edu mfpr r25, pt_entmm // get entry point 14198007Ssaidi@eecs.umich.edu 14208007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 14218007Ssaidi@eecs.umich.edu cmovlbs r17, 1, r17 // a2. acv overrides fox. 14228007Ssaidi@eecs.umich.edu 14238007Ssaidi@eecs.umich.edu mtpr r25, exc_addr // load exc_addr with entMM 14248007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 14258007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp 14268007Ssaidi@eecs.umich.edu 14278007Ssaidi@eecs.umich.edu hw_rei_spe // done 14288007Ssaidi@eecs.umich.edu 14298007Ssaidi@eecs.umich.edu//+ 14308007Ssaidi@eecs.umich.edu//unalign_trap_cont 14318007Ssaidi@eecs.umich.edu// An unalign trap has been taken. Just need to finish up a few things. 14328007Ssaidi@eecs.umich.edu// 14338007Ssaidi@eecs.umich.edu// Current state: 14348007Ssaidi@eecs.umich.edu// r25 - entUna 14358007Ssaidi@eecs.umich.edu// r13 - shifted MMstat 14368007Ssaidi@eecs.umich.edu// 14378007Ssaidi@eecs.umich.edu//- 14388007Ssaidi@eecs.umich.edu ALIGN_BLOCK 14398007Ssaidi@eecs.umich.eduunalign_trap_cont: 14408007Ssaidi@eecs.umich.edu mtpr r25, exc_addr // load exc_addr with entUna 14418007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 14428007Ssaidi@eecs.umich.edu 14438007Ssaidi@eecs.umich.edu 14448007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp 14458007Ssaidi@eecs.umich.edu and r13, mm_stat_m_ra, r18 // Clean Ra for a2 14468007Ssaidi@eecs.umich.edu 14478007Ssaidi@eecs.umich.edu hw_rei_spe // done 14488007Ssaidi@eecs.umich.edu 14498007Ssaidi@eecs.umich.edu 14508007Ssaidi@eecs.umich.edu 14518007Ssaidi@eecs.umich.edu//+ 14528007Ssaidi@eecs.umich.edu// dfault_in_pal 14538007Ssaidi@eecs.umich.edu// Dfault trap was taken, exc_addr points to a PAL PC. 14548007Ssaidi@eecs.umich.edu// r9 - mmstat<opcode> right justified 14558007Ssaidi@eecs.umich.edu// r8 - exception address 14568007Ssaidi@eecs.umich.edu// 14578007Ssaidi@eecs.umich.edu// These are the cases: 14588007Ssaidi@eecs.umich.edu// opcode was STQ -- from a stack builder, KSP not valid halt 14598007Ssaidi@eecs.umich.edu// r14 - original exc_addr 14608007Ssaidi@eecs.umich.edu// r11 - original PS 14618007Ssaidi@eecs.umich.edu// opcode was STL_C -- rti or retsys clear lock_flag by stack write, 14628007Ssaidi@eecs.umich.edu// KSP not valid halt 14638007Ssaidi@eecs.umich.edu// r11 - original PS 14648007Ssaidi@eecs.umich.edu// r14 - original exc_addr 14658007Ssaidi@eecs.umich.edu// opcode was LDQ -- retsys or rti stack read, KSP not valid halt 14668007Ssaidi@eecs.umich.edu// r11 - original PS 14678007Ssaidi@eecs.umich.edu// r14 - original exc_addr 14688007Ssaidi@eecs.umich.edu// opcode was HW_LD -- itbmiss or dtbmiss, bugcheck due to fault on page tables 14698007Ssaidi@eecs.umich.edu// r10 - original exc_addr 14708007Ssaidi@eecs.umich.edu// r11 - original PS 14718007Ssaidi@eecs.umich.edu// 14728007Ssaidi@eecs.umich.edu// 14738007Ssaidi@eecs.umich.edu//- 14748007Ssaidi@eecs.umich.edu ALIGN_BLOCK 14758007Ssaidi@eecs.umich.edudfault_in_pal: 14768007Ssaidi@eecs.umich.edu DEBUGSTORE(0x50) 14778007Ssaidi@eecs.umich.edu bic r8, 3, r8 // Clean PC 14788007Ssaidi@eecs.umich.edu mfpr r9, pal_base 14798007Ssaidi@eecs.umich.edu 14808007Ssaidi@eecs.umich.edu mfpr r31, va // unlock VA 14818007Ssaidi@eecs.umich.edu#if real_mm != 0 14828007Ssaidi@eecs.umich.edu // if not real_mm, should never get here from miss flows 14838007Ssaidi@eecs.umich.edu 14848007Ssaidi@eecs.umich.edu subq r9, r8, r8 // pal_base - offset 14858007Ssaidi@eecs.umich.edu 14868007Ssaidi@eecs.umich.edu lda r9, pal_itb_ldq-pal_base(r8) 14878007Ssaidi@eecs.umich.edu nop 14888007Ssaidi@eecs.umich.edu 14898007Ssaidi@eecs.umich.edu beq r9, dfault_do_bugcheck 14908007Ssaidi@eecs.umich.edu lda r9, pal_dtb_ldq-pal_base(r8) 14918007Ssaidi@eecs.umich.edu 14928007Ssaidi@eecs.umich.edu beq r9, dfault_do_bugcheck 14938007Ssaidi@eecs.umich.edu#endif 14948007Ssaidi@eecs.umich.edu 14958007Ssaidi@eecs.umich.edu// 14968007Ssaidi@eecs.umich.edu// KSP invalid halt case -- 14978007Ssaidi@eecs.umich.eduksp_inval_halt: 14988007Ssaidi@eecs.umich.edu DEBUGSTORE(76) 14998007Ssaidi@eecs.umich.edu bic r11, osfps_m_mode, r11 // set ps to kernel mode 15008007Ssaidi@eecs.umich.edu mtpr r0, pt0 15018007Ssaidi@eecs.umich.edu 15028007Ssaidi@eecs.umich.edu mtpr r31, dtb_cm // Make sure that the CM IPRs are all kernel mode 15038007Ssaidi@eecs.umich.edu mtpr r31, ips 15048007Ssaidi@eecs.umich.edu 15058007Ssaidi@eecs.umich.edu mtpr r14, exc_addr // Set PC to instruction that caused trouble 15068007Ssaidi@eecs.umich.edu//orig pvc_jsr updpcb, bsr=1 15078007Ssaidi@eecs.umich.edu bsr r0, pal_update_pcb // update the pcb 15088007Ssaidi@eecs.umich.edu 15098007Ssaidi@eecs.umich.edu lda r0, hlt_c_ksp_inval(r31) // set halt code to hw halt 15108007Ssaidi@eecs.umich.edu br r31, sys_enter_console // enter the console 15118007Ssaidi@eecs.umich.edu 15128007Ssaidi@eecs.umich.edu ALIGN_BRANCH 15138007Ssaidi@eecs.umich.edudfault_do_bugcheck: 15148007Ssaidi@eecs.umich.edu bis r10, r31, r14 // bugcheck expects exc_addr in r14 15158007Ssaidi@eecs.umich.edu br r31, pal_pal_bug_check 15168007Ssaidi@eecs.umich.edu 15178007Ssaidi@eecs.umich.edu 15188007Ssaidi@eecs.umich.edu ALIGN_BLOCK 15198007Ssaidi@eecs.umich.edu//+ 15208007Ssaidi@eecs.umich.edu// dfault_fetch_ldr31_err - ignore faults on fetch(m) and loads to r31/f31 15218007Ssaidi@eecs.umich.edu// On entry - 15228007Ssaidi@eecs.umich.edu// r14 - exc_addr 15238007Ssaidi@eecs.umich.edu// VA is locked 15248007Ssaidi@eecs.umich.edu// 15258007Ssaidi@eecs.umich.edu//- 15268007Ssaidi@eecs.umich.edudfault_fetch_ldr31_err: 15278007Ssaidi@eecs.umich.edu mtpr r11, ev5__dtb_cm 15288007Ssaidi@eecs.umich.edu mtpr r11, ev5__ps // Make sure ps hasn't changed 15298007Ssaidi@eecs.umich.edu 15308007Ssaidi@eecs.umich.edu mfpr r31, va // unlock the mbox 15318007Ssaidi@eecs.umich.edu addq r14, 4, r14 // inc the pc to skip the fetch 15328007Ssaidi@eecs.umich.edu 15338007Ssaidi@eecs.umich.edu mtpr r14, exc_addr // give ibox new PC 15348007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad exc_addr write 15358007Ssaidi@eecs.umich.edu 15368007Ssaidi@eecs.umich.edu hw_rei 15378007Ssaidi@eecs.umich.edu 15388007Ssaidi@eecs.umich.edu 15398007Ssaidi@eecs.umich.edu 15408007Ssaidi@eecs.umich.edu ALIGN_BLOCK 15418007Ssaidi@eecs.umich.edu//+ 15428007Ssaidi@eecs.umich.edu// sys_from_kern 15438007Ssaidi@eecs.umich.edu// callsys from kernel mode - OS bugcheck machine check 15448007Ssaidi@eecs.umich.edu// 15458007Ssaidi@eecs.umich.edu//- 15468007Ssaidi@eecs.umich.edusys_from_kern: 15478007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // PC points to call_pal 15488007Ssaidi@eecs.umich.edu subq r14, 4, r14 15498007Ssaidi@eecs.umich.edu 15508007Ssaidi@eecs.umich.edu lda r25, mchk_c_os_bugcheck(r31) // fetch mchk code 15518007Ssaidi@eecs.umich.edu br r31, pal_pal_mchk 15528007Ssaidi@eecs.umich.edu 15538007Ssaidi@eecs.umich.edu 15548007Ssaidi@eecs.umich.edu// .sbttl "Continuation of long call_pal flows" 15558007Ssaidi@eecs.umich.edu ALIGN_BLOCK 15568007Ssaidi@eecs.umich.edu//+ 15578007Ssaidi@eecs.umich.edu// wrent_tbl 15588007Ssaidi@eecs.umich.edu// Table to write *int in paltemps. 15598007Ssaidi@eecs.umich.edu// 4 instructions/entry 15608007Ssaidi@eecs.umich.edu// r16 has new value 15618007Ssaidi@eecs.umich.edu// 15628007Ssaidi@eecs.umich.edu//- 15638007Ssaidi@eecs.umich.eduwrent_tbl: 15648007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent, dest=1 15658007Ssaidi@eecs.umich.edu nop 15668007Ssaidi@eecs.umich.edu mtpr r16, pt_entint 15678007Ssaidi@eecs.umich.edu 15688007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad for mt->mf paltemp rule 15698007Ssaidi@eecs.umich.edu hw_rei 15708007Ssaidi@eecs.umich.edu 15718007Ssaidi@eecs.umich.edu 15728007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent, dest=1 15738007Ssaidi@eecs.umich.edu nop 15748007Ssaidi@eecs.umich.edu mtpr r16, pt_entarith 15758007Ssaidi@eecs.umich.edu 15768007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad for mt->mf paltemp rule 15778007Ssaidi@eecs.umich.edu hw_rei 15788007Ssaidi@eecs.umich.edu 15798007Ssaidi@eecs.umich.edu 15808007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent, dest=1 15818007Ssaidi@eecs.umich.edu nop 15828007Ssaidi@eecs.umich.edu mtpr r16, pt_entmm 15838007Ssaidi@eecs.umich.edu 15848007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad for mt->mf paltemp rule 15858007Ssaidi@eecs.umich.edu hw_rei 15868007Ssaidi@eecs.umich.edu 15878007Ssaidi@eecs.umich.edu 15888007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent, dest=1 15898007Ssaidi@eecs.umich.edu nop 15908007Ssaidi@eecs.umich.edu mtpr r16, pt_entif 15918007Ssaidi@eecs.umich.edu 15928007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad for mt->mf paltemp rule 15938007Ssaidi@eecs.umich.edu hw_rei 15948007Ssaidi@eecs.umich.edu 15958007Ssaidi@eecs.umich.edu 15968007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent, dest=1 15978007Ssaidi@eecs.umich.edu nop 15988007Ssaidi@eecs.umich.edu mtpr r16, pt_entuna 15998007Ssaidi@eecs.umich.edu 16008007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad for mt->mf paltemp rule 16018007Ssaidi@eecs.umich.edu hw_rei 16028007Ssaidi@eecs.umich.edu 16038007Ssaidi@eecs.umich.edu 16048007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent, dest=1 16058007Ssaidi@eecs.umich.edu nop 16068007Ssaidi@eecs.umich.edu mtpr r16, pt_entsys 16078007Ssaidi@eecs.umich.edu 16088007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad for mt->mf paltemp rule 16098007Ssaidi@eecs.umich.edu hw_rei 16108007Ssaidi@eecs.umich.edu 16118007Ssaidi@eecs.umich.edu ALIGN_BLOCK 16128007Ssaidi@eecs.umich.edu//+ 16138007Ssaidi@eecs.umich.edu// tbi_tbl 16148007Ssaidi@eecs.umich.edu// Table to do tbi instructions 16158007Ssaidi@eecs.umich.edu// 4 instructions per entry 16168007Ssaidi@eecs.umich.edu//- 16178007Ssaidi@eecs.umich.edutbi_tbl: 16188007Ssaidi@eecs.umich.edu // -2 tbia 16198007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi, dest=1 16208007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_ia // Flush DTB 16218007Ssaidi@eecs.umich.edu mtpr r31, ev5__itb_ia // Flush ITB 16228007Ssaidi@eecs.umich.edu 16238007Ssaidi@eecs.umich.edu#if icflush_on_tbix != 0 16248007Ssaidi@eecs.umich.edu 16258007Ssaidi@eecs.umich.edu 16268007Ssaidi@eecs.umich.edu br r31, pal_ic_flush // Flush Icache 16278007Ssaidi@eecs.umich.edu#else 16288007Ssaidi@eecs.umich.edu 16298007Ssaidi@eecs.umich.edu hw_rei_stall 16308007Ssaidi@eecs.umich.edu#endif 16318007Ssaidi@eecs.umich.edu 16328007Ssaidi@eecs.umich.edu nop // Pad table 16338007Ssaidi@eecs.umich.edu 16348007Ssaidi@eecs.umich.edu // -1 tbiap 16358007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi, dest=1 16368007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_iap // Flush DTB 16378007Ssaidi@eecs.umich.edu mtpr r31, ev5__itb_iap // Flush ITB 16388007Ssaidi@eecs.umich.edu 16398007Ssaidi@eecs.umich.edu#if icflush_on_tbix != 0 16408007Ssaidi@eecs.umich.edu 16418007Ssaidi@eecs.umich.edu 16428007Ssaidi@eecs.umich.edu br r31, pal_ic_flush // Flush Icache 16438007Ssaidi@eecs.umich.edu#else 16448007Ssaidi@eecs.umich.edu 16458007Ssaidi@eecs.umich.edu hw_rei_stall 16468007Ssaidi@eecs.umich.edu#endif 16478007Ssaidi@eecs.umich.edu 16488007Ssaidi@eecs.umich.edu nop // Pad table 16498007Ssaidi@eecs.umich.edu 16508007Ssaidi@eecs.umich.edu 16518007Ssaidi@eecs.umich.edu // 0 unused 16528007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi, dest=1 16538007Ssaidi@eecs.umich.edu hw_rei // Pad table 16548007Ssaidi@eecs.umich.edu nop 16558007Ssaidi@eecs.umich.edu nop 16568007Ssaidi@eecs.umich.edu nop 16578007Ssaidi@eecs.umich.edu 16588007Ssaidi@eecs.umich.edu 16598007Ssaidi@eecs.umich.edu // 1 tbisi 16608007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi, dest=1 16618007Ssaidi@eecs.umich.edu#if icflush_on_tbix != 0 16628007Ssaidi@eecs.umich.edu 16638007Ssaidi@eecs.umich.edu 16648007Ssaidi@eecs.umich.edu 16658007Ssaidi@eecs.umich.edu nop 16668007Ssaidi@eecs.umich.edu br r31, pal_ic_flush_and_tbisi // Flush Icache 16678007Ssaidi@eecs.umich.edu nop 16688007Ssaidi@eecs.umich.edu nop // Pad table 16698007Ssaidi@eecs.umich.edu#else 16708007Ssaidi@eecs.umich.edu 16718007Ssaidi@eecs.umich.edu nop 16728007Ssaidi@eecs.umich.edu nop 16738007Ssaidi@eecs.umich.edu mtpr r17, ev5__itb_is // Flush ITB 16748007Ssaidi@eecs.umich.edu hw_rei_stall 16758007Ssaidi@eecs.umich.edu#endif 16768007Ssaidi@eecs.umich.edu 16778007Ssaidi@eecs.umich.edu 16788007Ssaidi@eecs.umich.edu 16798007Ssaidi@eecs.umich.edu // 2 tbisd 16808007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi, dest=1 16818007Ssaidi@eecs.umich.edu mtpr r17, ev5__dtb_is // Flush DTB. 16828007Ssaidi@eecs.umich.edu nop 16838007Ssaidi@eecs.umich.edu 16848007Ssaidi@eecs.umich.edu nop 16858007Ssaidi@eecs.umich.edu hw_rei_stall 16868007Ssaidi@eecs.umich.edu 16878007Ssaidi@eecs.umich.edu 16888007Ssaidi@eecs.umich.edu // 3 tbis 16898007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi, dest=1 16908007Ssaidi@eecs.umich.edu mtpr r17, ev5__dtb_is // Flush DTB 16918007Ssaidi@eecs.umich.edu#if icflush_on_tbix != 0 16928007Ssaidi@eecs.umich.edu 16938007Ssaidi@eecs.umich.edu 16948007Ssaidi@eecs.umich.edu br r31, pal_ic_flush_and_tbisi // Flush Icache and ITB 16958007Ssaidi@eecs.umich.edu#else 16968007Ssaidi@eecs.umich.edu br r31, tbi_finish 16978007Ssaidi@eecs.umich.edu ALIGN_BRANCH 16988007Ssaidi@eecs.umich.edutbi_finish: 16998007Ssaidi@eecs.umich.edu mtpr r17, ev5__itb_is // Flush ITB 17008007Ssaidi@eecs.umich.edu hw_rei_stall 17018007Ssaidi@eecs.umich.edu#endif 17028007Ssaidi@eecs.umich.edu 17038007Ssaidi@eecs.umich.edu 17048007Ssaidi@eecs.umich.edu 17058007Ssaidi@eecs.umich.edu ALIGN_BLOCK 17068007Ssaidi@eecs.umich.edu//+ 17078007Ssaidi@eecs.umich.edu// bpt_bchk_common: 17088007Ssaidi@eecs.umich.edu// Finish up the bpt/bchk instructions 17098007Ssaidi@eecs.umich.edu//- 17108007Ssaidi@eecs.umich.edubpt_bchk_common: 17118007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 17128007Ssaidi@eecs.umich.edu mfpr r13, pt_entif // get entry point 17138007Ssaidi@eecs.umich.edu 17148007Ssaidi@eecs.umich.edu stq r12, osfsf_ps(sp) // save old ps 17158007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 17168007Ssaidi@eecs.umich.edu 17178007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 17188007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // load exc_addr with entIF 17198007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 17208007Ssaidi@eecs.umich.edu 17218007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp 17228007Ssaidi@eecs.umich.edu 17238007Ssaidi@eecs.umich.edu 17248007Ssaidi@eecs.umich.edu hw_rei_spe // done 17258007Ssaidi@eecs.umich.edu 17268007Ssaidi@eecs.umich.edu 17278007Ssaidi@eecs.umich.edu ALIGN_BLOCK 17288007Ssaidi@eecs.umich.edu//+ 17298007Ssaidi@eecs.umich.edu// rti_to_user 17308007Ssaidi@eecs.umich.edu// Finish up the rti instruction 17318007Ssaidi@eecs.umich.edu//- 17328007Ssaidi@eecs.umich.edurti_to_user: 17338007Ssaidi@eecs.umich.edu mtpr r11, ev5__dtb_cm // set Mbox current mode - no virt ref for 2 cycles 17348007Ssaidi@eecs.umich.edu mtpr r11, ev5__ps // set Ibox current mode - 2 bubble to hw_rei 17358007Ssaidi@eecs.umich.edu 17368007Ssaidi@eecs.umich.edu mtpr r31, ev5__ipl // set the ipl. No hw_rei for 2 cycles 17378007Ssaidi@eecs.umich.edu mtpr r25, pt_ksp // save off incase RTI to user 17388007Ssaidi@eecs.umich.edu 17398007Ssaidi@eecs.umich.edu mfpr r30, pt_usp 17408007Ssaidi@eecs.umich.edu hw_rei_spe // and back 17418007Ssaidi@eecs.umich.edu 17428007Ssaidi@eecs.umich.edu 17438007Ssaidi@eecs.umich.edu ALIGN_BLOCK 17448007Ssaidi@eecs.umich.edu//+ 17458007Ssaidi@eecs.umich.edu// rti_to_kern 17468007Ssaidi@eecs.umich.edu// Finish up the rti instruction 17478007Ssaidi@eecs.umich.edu//- 17488007Ssaidi@eecs.umich.edurti_to_kern: 17498007Ssaidi@eecs.umich.edu and r12, osfps_m_ipl, r11 // clean ps 17508007Ssaidi@eecs.umich.edu mfpr r12, pt_intmask // get int mask 17518007Ssaidi@eecs.umich.edu 17528007Ssaidi@eecs.umich.edu extbl r12, r11, r12 // get mask for this ipl 17538007Ssaidi@eecs.umich.edu mtpr r25, pt_ksp // save off incase RTI to user 17548007Ssaidi@eecs.umich.edu 17558007Ssaidi@eecs.umich.edu mtpr r12, ev5__ipl // set the new ipl. 17568007Ssaidi@eecs.umich.edu or r25, r31, sp // sp 17578007Ssaidi@eecs.umich.edu 17588007Ssaidi@eecs.umich.edu// pvc_violate 217 // possible hidden mt->mf ipl not a problem in callpals 17598007Ssaidi@eecs.umich.edu hw_rei 17608007Ssaidi@eecs.umich.edu 17618007Ssaidi@eecs.umich.edu ALIGN_BLOCK 17628007Ssaidi@eecs.umich.edu//+ 17638007Ssaidi@eecs.umich.edu// swpctx_cont 17648007Ssaidi@eecs.umich.edu// Finish up the swpctx instruction 17658007Ssaidi@eecs.umich.edu//- 17668007Ssaidi@eecs.umich.edu 17678007Ssaidi@eecs.umich.eduswpctx_cont: 17688007Ssaidi@eecs.umich.edu#if ev5_p1 != 0 17698007Ssaidi@eecs.umich.edu 17708007Ssaidi@eecs.umich.edu 17718007Ssaidi@eecs.umich.edu bic r25, r24, r25 // clean icsr<FPE> 17728007Ssaidi@eecs.umich.edu get_impure r8 // get impure pointer 17738007Ssaidi@eecs.umich.edu 17748007Ssaidi@eecs.umich.edu sll r12, icsr_v_fpe, r12 // shift new fen to pos 17758007Ssaidi@eecs.umich.edu fix_impure_ipr r8 // adjust impure pointer 17768007Ssaidi@eecs.umich.edu 17778007Ssaidi@eecs.umich.edu restore_reg1 pmctr_ctl, r8, r8, ipr=1 // "ldqp" - get pmctr_ctl bits 17788007Ssaidi@eecs.umich.edu srl r23, 32, r24 // move asn to low asn pos 17798007Ssaidi@eecs.umich.edu 17808007Ssaidi@eecs.umich.edu ldqp r14, osfpcb_q_mmptr(r16)// get new mmptr 17818007Ssaidi@eecs.umich.edu srl r22, osfpcb_v_pme, r22 // get pme down to bit 0 17828007Ssaidi@eecs.umich.edu 17838007Ssaidi@eecs.umich.edu or r25, r12, r25 // icsr with new fen 17848007Ssaidi@eecs.umich.edu sll r24, itb_asn_v_asn, r12 17858007Ssaidi@eecs.umich.edu 17868007Ssaidi@eecs.umich.edu#else 17878007Ssaidi@eecs.umich.edu 17888007Ssaidi@eecs.umich.edu bic r25, r24, r25 // clean icsr<FPE,PMP> 17898007Ssaidi@eecs.umich.edu sll r12, icsr_v_fpe, r12 // shift new fen to pos 17908007Ssaidi@eecs.umich.edu 17918007Ssaidi@eecs.umich.edu ldqp r14, osfpcb_q_mmptr(r16)// get new mmptr 17928007Ssaidi@eecs.umich.edu srl r22, osfpcb_v_pme, r22 // get pme down to bit 0 17938007Ssaidi@eecs.umich.edu 17948007Ssaidi@eecs.umich.edu or r25, r12, r25 // icsr with new fen 17958007Ssaidi@eecs.umich.edu srl r23, 32, r24 // move asn to low asn pos 17968007Ssaidi@eecs.umich.edu 17978007Ssaidi@eecs.umich.edu and r22, 1, r22 17988007Ssaidi@eecs.umich.edu sll r24, itb_asn_v_asn, r12 17998007Ssaidi@eecs.umich.edu 18008007Ssaidi@eecs.umich.edu sll r22, icsr_v_pmp, r22 18018007Ssaidi@eecs.umich.edu nop 18028007Ssaidi@eecs.umich.edu 18038007Ssaidi@eecs.umich.edu or r25, r22, r25 // icsr with new pme 18048007Ssaidi@eecs.umich.edu#endif 18058007Ssaidi@eecs.umich.edu 18068007Ssaidi@eecs.umich.edu sll r24, dtb_asn_v_asn, r24 18078007Ssaidi@eecs.umich.edu 18088007Ssaidi@eecs.umich.edu subl r23, r13, r13 // gen new cc offset 18098007Ssaidi@eecs.umich.edu mtpr r12, itb_asn // no hw_rei_stall in 0,1,2,3,4 18108007Ssaidi@eecs.umich.edu 18118007Ssaidi@eecs.umich.edu mtpr r24, dtb_asn // Load up new ASN 18128007Ssaidi@eecs.umich.edu mtpr r25, icsr // write the icsr 18138007Ssaidi@eecs.umich.edu 18148007Ssaidi@eecs.umich.edu sll r14, page_offset_size_bits, r14 // Move PTBR into internal position. 18158007Ssaidi@eecs.umich.edu ldqp r25, osfpcb_q_usp(r16) // get new usp 18168007Ssaidi@eecs.umich.edu 18178007Ssaidi@eecs.umich.edu insll r13, 4, r13 // >> 32 18188007Ssaidi@eecs.umich.edu// pvc_violate 379 // ldqp can't trap except replay. only problem if mf same ipr in same shadow 18198007Ssaidi@eecs.umich.edu mtpr r14, pt_ptbr // load the new ptbr 18208007Ssaidi@eecs.umich.edu 18218007Ssaidi@eecs.umich.edu mtpr r13, cc // set new offset 18228007Ssaidi@eecs.umich.edu ldqp r30, osfpcb_q_ksp(r16) // get new ksp 18238007Ssaidi@eecs.umich.edu 18248007Ssaidi@eecs.umich.edu// pvc_violate 379 // ldqp can't trap except replay. only problem if mf same ipr in same shadow 18258007Ssaidi@eecs.umich.edu mtpr r25, pt_usp // save usp 18268007Ssaidi@eecs.umich.edu 18278007Ssaidi@eecs.umich.edu#if ev5_p1 != 0 18288007Ssaidi@eecs.umich.edu 18298007Ssaidi@eecs.umich.edu 18308007Ssaidi@eecs.umich.edu blbc r8, no_pm_change // if monitoring all processes -- no need to change pm 18318007Ssaidi@eecs.umich.edu 18328007Ssaidi@eecs.umich.edu // otherwise, monitoring select processes - update pm 18338007Ssaidi@eecs.umich.edu lda r25, 0x3F(r31) 18348007Ssaidi@eecs.umich.edu cmovlbc r22, r31, r8 // if pme set, disable counters, otherwise use saved encodings 18358007Ssaidi@eecs.umich.edu 18368007Ssaidi@eecs.umich.edu sll r25, pmctr_v_ctl2, r25 // create ctl field bit mask 18378007Ssaidi@eecs.umich.edu mfpr r22, ev5__pmctr 18388007Ssaidi@eecs.umich.edu 18398007Ssaidi@eecs.umich.edu and r8, r25, r8 // mask new ctl value 18408007Ssaidi@eecs.umich.edu bic r22, r25, r22 // clear ctl field in pmctr 18418007Ssaidi@eecs.umich.edu 18428007Ssaidi@eecs.umich.edu or r8, r22, r8 18438007Ssaidi@eecs.umich.edu mtpr r8, ev5__pmctr 18448007Ssaidi@eecs.umich.edu 18458007Ssaidi@eecs.umich.eduno_pm_change: 18468007Ssaidi@eecs.umich.edu#endif 18478007Ssaidi@eecs.umich.edu 18488007Ssaidi@eecs.umich.edu 18498007Ssaidi@eecs.umich.edu#if osf_chm_fix != 0 18508007Ssaidi@eecs.umich.edu 18518007Ssaidi@eecs.umich.edu 18528007Ssaidi@eecs.umich.edu p4_fixup_hw_rei_stall // removes this section for Pass 4 by placing a hw_rei_stall here 18538007Ssaidi@eecs.umich.edu 18548007Ssaidi@eecs.umich.edu#if build_fixed_image != 0 18558007Ssaidi@eecs.umich.edu 18568007Ssaidi@eecs.umich.edu 18578007Ssaidi@eecs.umich.edu hw_rei_stall 18588007Ssaidi@eecs.umich.edu#else 18598007Ssaidi@eecs.umich.edu 18608007Ssaidi@eecs.umich.edu mfpr r9, pt_pcbb // get FEN 18618007Ssaidi@eecs.umich.edu#endif 18628007Ssaidi@eecs.umich.edu 18638007Ssaidi@eecs.umich.edu ldqp r9, osfpcb_q_fen(r9) 18648007Ssaidi@eecs.umich.edu blbc r9, no_pm_change_10_ // skip if FEN disabled 18658007Ssaidi@eecs.umich.edu 18668007Ssaidi@eecs.umich.edu mb // ensure no outstanding fills 18678007Ssaidi@eecs.umich.edu lda r12, 1<<dc_mode_v_dc_ena(r31) 18688007Ssaidi@eecs.umich.edu mtpr r12, dc_mode // turn dcache on so we can flush it 18698007Ssaidi@eecs.umich.edu nop // force correct slotting 18708007Ssaidi@eecs.umich.edu mfpr r31, pt0 // no mbox instructions in 1,2,3,4 18718007Ssaidi@eecs.umich.edu mfpr r31, pt0 // no mbox instructions in 1,2,3,4 18728007Ssaidi@eecs.umich.edu mfpr r31, pt0 // no mbox instructions in 1,2,3,4 18738007Ssaidi@eecs.umich.edu mfpr r31, pt0 // no mbox instructions in 1,2,3,4 18748007Ssaidi@eecs.umich.edu 18758007Ssaidi@eecs.umich.edu lda r8, 0(r31) // flood the dcache with junk data 18768007Ssaidi@eecs.umich.eduno_pm_change_5_: ldqp r31, 0(r8) 18778007Ssaidi@eecs.umich.edu lda r8, 0x20(r8) // touch each cache block 18788007Ssaidi@eecs.umich.edu srl r8, 13, r9 18798007Ssaidi@eecs.umich.edu blbc r9, no_pm_change_5_ 18808007Ssaidi@eecs.umich.edu 18818007Ssaidi@eecs.umich.edu mb // ensure no outstanding fills 18828007Ssaidi@eecs.umich.edu mtpr r31, dc_mode // turn the dcache back off 18838007Ssaidi@eecs.umich.edu nop // force correct slotting 18848007Ssaidi@eecs.umich.edu mfpr r31, pt0 // no hw_rei_stall in 0,1 18858007Ssaidi@eecs.umich.edu#endif 18868007Ssaidi@eecs.umich.edu 18878007Ssaidi@eecs.umich.edu 18888007Ssaidi@eecs.umich.eduno_pm_change_10_: hw_rei_stall // back we go 18898007Ssaidi@eecs.umich.edu 18908007Ssaidi@eecs.umich.edu ALIGN_BLOCK 18918007Ssaidi@eecs.umich.edu//+ 18928007Ssaidi@eecs.umich.edu// swppal_cont - finish up the swppal call_pal 18938007Ssaidi@eecs.umich.edu//- 18948007Ssaidi@eecs.umich.edu 18958007Ssaidi@eecs.umich.eduswppal_cont: 18968007Ssaidi@eecs.umich.edu mfpr r2, pt_misc // get misc bits 18978007Ssaidi@eecs.umich.edu sll r0, pt_misc_v_switch, r0 // get the "I've switched" bit 18988007Ssaidi@eecs.umich.edu or r2, r0, r2 // set the bit 18998007Ssaidi@eecs.umich.edu mtpr r31, ev5__alt_mode // ensure alt_mode set to 0 (kernel) 19008007Ssaidi@eecs.umich.edu mtpr r2, pt_misc // update the chip 19018007Ssaidi@eecs.umich.edu 19028007Ssaidi@eecs.umich.edu or r3, r31, r4 19038007Ssaidi@eecs.umich.edu mfpr r3, pt_impure // pass pointer to the impure area in r3 19048007Ssaidi@eecs.umich.edu//orig fix_impure_ipr r3 // adjust impure pointer for ipr read 19058007Ssaidi@eecs.umich.edu//orig restore_reg1 bc_ctl, r1, r3, ipr=1 // pass cns_bc_ctl in r1 19068007Ssaidi@eecs.umich.edu//orig restore_reg1 bc_config, r2, r3, ipr=1 // pass cns_bc_config in r2 19078007Ssaidi@eecs.umich.edu//orig unfix_impure_ipr r3 // restore impure pointer 19088007Ssaidi@eecs.umich.edu lda r3, CNS_Q_IPR(r3) 19098007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r1,CNS_Q_BC_CTL,r3); 19108007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r1,CNS_Q_BC_CFG,r3); 19118007Ssaidi@eecs.umich.edu lda r3, -CNS_Q_IPR(r3) 19128007Ssaidi@eecs.umich.edu 19138007Ssaidi@eecs.umich.edu or r31, r31, r0 // set status to success 19148007Ssaidi@eecs.umich.edu// pvc_violate 1007 19158007Ssaidi@eecs.umich.edu jmp r31, (r4) // and call our friend, it's her problem now 19168007Ssaidi@eecs.umich.edu 19178007Ssaidi@eecs.umich.edu 19188007Ssaidi@eecs.umich.eduswppal_fail: 19198007Ssaidi@eecs.umich.edu addq r0, 1, r0 // set unknown pal or not loaded 19208007Ssaidi@eecs.umich.edu hw_rei // and return 19218007Ssaidi@eecs.umich.edu 19228007Ssaidi@eecs.umich.edu 19238007Ssaidi@eecs.umich.edu// .sbttl "Memory management" 19248007Ssaidi@eecs.umich.edu 19258007Ssaidi@eecs.umich.edu ALIGN_BLOCK 19268007Ssaidi@eecs.umich.edu//+ 19278007Ssaidi@eecs.umich.edu//foe_ipte_handler 19288007Ssaidi@eecs.umich.edu// IFOE detected on level 3 pte, sort out FOE vs ACV 19298007Ssaidi@eecs.umich.edu// 19308007Ssaidi@eecs.umich.edu// on entry: 19318007Ssaidi@eecs.umich.edu// with 19328007Ssaidi@eecs.umich.edu// R8 = pte 19338007Ssaidi@eecs.umich.edu// R10 = pc 19348007Ssaidi@eecs.umich.edu// 19358007Ssaidi@eecs.umich.edu// Function 19368007Ssaidi@eecs.umich.edu// Determine TNV vs ACV vs FOE. Build stack and dispatch 19378007Ssaidi@eecs.umich.edu// Will not be here if TNV. 19388007Ssaidi@eecs.umich.edu//- 19398007Ssaidi@eecs.umich.edu 19408007Ssaidi@eecs.umich.edufoe_ipte_handler: 19418007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 19428007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 19438007Ssaidi@eecs.umich.edu 19448007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS for stack write 19458007Ssaidi@eecs.umich.edu bge r25, foe_ipte_handler_10_ // no stack swap needed if cm=kern 19468007Ssaidi@eecs.umich.edu 19478007Ssaidi@eecs.umich.edu 19488007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 19498007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 19508007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 19518007Ssaidi@eecs.umich.edu 19528007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 19538007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 19548007Ssaidi@eecs.umich.edu 19558007Ssaidi@eecs.umich.edu srl r8, osfpte_v_ure-osfpte_v_kre, r8 // move pte user bits to kern 19568007Ssaidi@eecs.umich.edu nop 19578007Ssaidi@eecs.umich.edu 19588007Ssaidi@eecs.umich.edufoe_ipte_handler_10_: srl r8, osfpte_v_kre, r25 // get kre to <0> 19598007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 19608007Ssaidi@eecs.umich.edu 19618007Ssaidi@eecs.umich.edu or r10, r31, r14 // Save pc/va in case TBmiss or fault on stack 19628007Ssaidi@eecs.umich.edu mfpr r13, pt_entmm // get entry point 19638007Ssaidi@eecs.umich.edu 19648007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // a0 19658007Ssaidi@eecs.umich.edu or r14, r31, r16 // pass pc/va as a0 19668007Ssaidi@eecs.umich.edu 19678007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 19688007Ssaidi@eecs.umich.edu nop 19698007Ssaidi@eecs.umich.edu 19708007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 19718007Ssaidi@eecs.umich.edu lda r17, mmcsr_c_acv(r31) // assume ACV 19728007Ssaidi@eecs.umich.edu 19738007Ssaidi@eecs.umich.edu stq r16, osfsf_pc(sp) // save pc 19748007Ssaidi@eecs.umich.edu cmovlbs r25, mmcsr_c_foe, r17 // otherwise FOE 19758007Ssaidi@eecs.umich.edu 19768007Ssaidi@eecs.umich.edu stq r12, osfsf_ps(sp) // save ps 19778007Ssaidi@eecs.umich.edu subq r31, 1, r18 // pass flag of istream as a2 19788007Ssaidi@eecs.umich.edu 19798007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) 19808007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // set vector address 19818007Ssaidi@eecs.umich.edu 19828007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // load kgp 19838007Ssaidi@eecs.umich.edu hw_rei_spe // out to exec 19848007Ssaidi@eecs.umich.edu 19858007Ssaidi@eecs.umich.edu ALIGN_BLOCK 19868007Ssaidi@eecs.umich.edu//+ 19878007Ssaidi@eecs.umich.edu//invalid_ipte_handler 19888007Ssaidi@eecs.umich.edu// TNV detected on level 3 pte, sort out TNV vs ACV 19898007Ssaidi@eecs.umich.edu// 19908007Ssaidi@eecs.umich.edu// on entry: 19918007Ssaidi@eecs.umich.edu// with 19928007Ssaidi@eecs.umich.edu// R8 = pte 19938007Ssaidi@eecs.umich.edu// R10 = pc 19948007Ssaidi@eecs.umich.edu// 19958007Ssaidi@eecs.umich.edu// Function 19968007Ssaidi@eecs.umich.edu// Determine TNV vs ACV. Build stack and dispatch. 19978007Ssaidi@eecs.umich.edu//- 19988007Ssaidi@eecs.umich.edu 19998007Ssaidi@eecs.umich.eduinvalid_ipte_handler: 20008007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 20018007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 20028007Ssaidi@eecs.umich.edu 20038007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS for stack write 20048007Ssaidi@eecs.umich.edu bge r25, invalid_ipte_handler_10_ // no stack swap needed if cm=kern 20058007Ssaidi@eecs.umich.edu 20068007Ssaidi@eecs.umich.edu 20078007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 20088007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 20098007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 20108007Ssaidi@eecs.umich.edu 20118007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 20128007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 20138007Ssaidi@eecs.umich.edu 20148007Ssaidi@eecs.umich.edu srl r8, osfpte_v_ure-osfpte_v_kre, r8 // move pte user bits to kern 20158007Ssaidi@eecs.umich.edu nop 20168007Ssaidi@eecs.umich.edu 20178007Ssaidi@eecs.umich.eduinvalid_ipte_handler_10_: srl r8, osfpte_v_kre, r25 // get kre to <0> 20188007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 20198007Ssaidi@eecs.umich.edu 20208007Ssaidi@eecs.umich.edu or r10, r31, r14 // Save pc/va in case TBmiss on stack 20218007Ssaidi@eecs.umich.edu mfpr r13, pt_entmm // get entry point 20228007Ssaidi@eecs.umich.edu 20238007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // a0 20248007Ssaidi@eecs.umich.edu or r14, r31, r16 // pass pc/va as a0 20258007Ssaidi@eecs.umich.edu 20268007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 20278007Ssaidi@eecs.umich.edu nop 20288007Ssaidi@eecs.umich.edu 20298007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 20308007Ssaidi@eecs.umich.edu and r25, 1, r17 // Isolate kre 20318007Ssaidi@eecs.umich.edu 20328007Ssaidi@eecs.umich.edu stq r16, osfsf_pc(sp) // save pc 20338007Ssaidi@eecs.umich.edu xor r17, 1, r17 // map to acv/tnv as a1 20348007Ssaidi@eecs.umich.edu 20358007Ssaidi@eecs.umich.edu stq r12, osfsf_ps(sp) // save ps 20368007Ssaidi@eecs.umich.edu subq r31, 1, r18 // pass flag of istream as a2 20378007Ssaidi@eecs.umich.edu 20388007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) 20398007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // set vector address 20408007Ssaidi@eecs.umich.edu 20418007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // load kgp 20428007Ssaidi@eecs.umich.edu hw_rei_spe // out to exec 20438007Ssaidi@eecs.umich.edu 20448007Ssaidi@eecs.umich.edu 20458007Ssaidi@eecs.umich.edu 20468007Ssaidi@eecs.umich.edu 20478007Ssaidi@eecs.umich.edu ALIGN_BLOCK 20488007Ssaidi@eecs.umich.edu//+ 20498007Ssaidi@eecs.umich.edu//invalid_dpte_handler 20508007Ssaidi@eecs.umich.edu// INVALID detected on level 3 pte, sort out TNV vs ACV 20518007Ssaidi@eecs.umich.edu// 20528007Ssaidi@eecs.umich.edu// on entry: 20538007Ssaidi@eecs.umich.edu// with 20548007Ssaidi@eecs.umich.edu// R10 = va 20558007Ssaidi@eecs.umich.edu// R8 = pte 20568007Ssaidi@eecs.umich.edu// R9 = mm_stat 20578007Ssaidi@eecs.umich.edu// PT6 = pc 20588007Ssaidi@eecs.umich.edu// 20598007Ssaidi@eecs.umich.edu// Function 20608007Ssaidi@eecs.umich.edu// Determine TNV vs ACV. Build stack and dispatch 20618007Ssaidi@eecs.umich.edu//- 20628007Ssaidi@eecs.umich.edu 20638007Ssaidi@eecs.umich.edu 20648007Ssaidi@eecs.umich.eduinvalid_dpte_handler: 20658007Ssaidi@eecs.umich.edu mfpr r12, pt6 20668007Ssaidi@eecs.umich.edu blbs r12, tnv_in_pal // Special handler if original faulting reference was in PALmode 20678007Ssaidi@eecs.umich.edu 20688007Ssaidi@eecs.umich.edu bis r12, r31, r14 // save PC in case of tbmiss or fault 20698007Ssaidi@eecs.umich.edu srl r9, mm_stat_v_opcode, r25 // shift opc to <0> 20708007Ssaidi@eecs.umich.edu 20718007Ssaidi@eecs.umich.edu mtpr r11, pt0 // Save PS for stack write 20728007Ssaidi@eecs.umich.edu and r25, mm_stat_m_opcode, r25 // isolate opcode 20738007Ssaidi@eecs.umich.edu 20748007Ssaidi@eecs.umich.edu cmpeq r25, evx_opc_sync, r25 // is it FETCH/FETCH_M? 20758007Ssaidi@eecs.umich.edu blbs r25, nmiss_fetch_ldr31_err // yes 20768007Ssaidi@eecs.umich.edu 20778007Ssaidi@eecs.umich.edu //dismiss exception if load to r31/f31 20788007Ssaidi@eecs.umich.edu blbs r9, invalid_dpte_no_dismiss // mm_stat<0> set on store or fetchm 20798007Ssaidi@eecs.umich.edu 20808007Ssaidi@eecs.umich.edu // not a store or fetch, must be a load 20818007Ssaidi@eecs.umich.edu srl r9, mm_stat_v_ra, r25 // Shift rnum to low bits 20828007Ssaidi@eecs.umich.edu 20838007Ssaidi@eecs.umich.edu and r25, 0x1F, r25 // isolate rnum 20848007Ssaidi@eecs.umich.edu nop 20858007Ssaidi@eecs.umich.edu 20868007Ssaidi@eecs.umich.edu cmpeq r25, 0x1F, r25 // Is the rnum r31 or f31? 20878007Ssaidi@eecs.umich.edu bne r25, nmiss_fetch_ldr31_err // Yes, dismiss the fault 20888007Ssaidi@eecs.umich.edu 20898007Ssaidi@eecs.umich.eduinvalid_dpte_no_dismiss: 20908007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 20918007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 20928007Ssaidi@eecs.umich.edu 20938007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 20948007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 20958007Ssaidi@eecs.umich.edu bge r25, invalid_dpte_no_dismiss_10_ // no stack swap needed if cm=kern 20968007Ssaidi@eecs.umich.edu 20978007Ssaidi@eecs.umich.edu srl r8, osfpte_v_ure-osfpte_v_kre, r8 // move pte user bits to kern 20988007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 20998007Ssaidi@eecs.umich.edu 21008007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 21018007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 21028007Ssaidi@eecs.umich.edu 21038007Ssaidi@eecs.umich.eduinvalid_dpte_no_dismiss_10_: srl r8, osfpte_v_kre, r12 // get kre to <0> 21048007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 21058007Ssaidi@eecs.umich.edu 21068007Ssaidi@eecs.umich.edu or r10, r31, r25 // Save va in case TBmiss on stack 21078007Ssaidi@eecs.umich.edu and r9, 1, r13 // save r/w flag 21088007Ssaidi@eecs.umich.edu 21098007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // a0 21108007Ssaidi@eecs.umich.edu or r25, r31, r16 // pass va as a0 21118007Ssaidi@eecs.umich.edu 21128007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 21138007Ssaidi@eecs.umich.edu or r31, mmcsr_c_acv, r17 // assume acv 21148007Ssaidi@eecs.umich.edu 21158007Ssaidi@eecs.umich.edu srl r12, osfpte_v_kwe-osfpte_v_kre, r25 // get write enable to <0> 21168007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) 21178007Ssaidi@eecs.umich.edu 21188007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 21198007Ssaidi@eecs.umich.edu cmovlbs r13, r25, r12 // if write access move acv based on write enable 21208007Ssaidi@eecs.umich.edu 21218007Ssaidi@eecs.umich.edu or r13, r31, r18 // pass flag of dstream access and read vs write 21228007Ssaidi@eecs.umich.edu mfpr r25, pt0 // get ps 21238007Ssaidi@eecs.umich.edu 21248007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 21258007Ssaidi@eecs.umich.edu mfpr r13, pt_entmm // get entry point 21268007Ssaidi@eecs.umich.edu 21278007Ssaidi@eecs.umich.edu stq r25, osfsf_ps(sp) // save ps 21288007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // set vector address 21298007Ssaidi@eecs.umich.edu 21308007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // load kgp 21318007Ssaidi@eecs.umich.edu cmovlbs r12, mmcsr_c_tnv, r17 // make p2 be tnv if access ok else acv 21328007Ssaidi@eecs.umich.edu 21338007Ssaidi@eecs.umich.edu hw_rei_spe // out to exec 21348007Ssaidi@eecs.umich.edu 21358007Ssaidi@eecs.umich.edu//+ 21368007Ssaidi@eecs.umich.edu// 21378007Ssaidi@eecs.umich.edu// We come here if we are erring on a dtb_miss, and the instr is a 21388007Ssaidi@eecs.umich.edu// fetch, fetch_m, of load to r31/f31. 21398007Ssaidi@eecs.umich.edu// The PC is incremented, and we return to the program. 21408007Ssaidi@eecs.umich.edu// essentially ignoring the instruction and error. 21418007Ssaidi@eecs.umich.edu// 21428007Ssaidi@eecs.umich.edu//- 21438007Ssaidi@eecs.umich.edu ALIGN_BLOCK 21448007Ssaidi@eecs.umich.edunmiss_fetch_ldr31_err: 21458007Ssaidi@eecs.umich.edu mfpr r12, pt6 21468007Ssaidi@eecs.umich.edu addq r12, 4, r12 // bump pc to pc+4 21478007Ssaidi@eecs.umich.edu 21488007Ssaidi@eecs.umich.edu mtpr r12, exc_addr // and set entry point 21498007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad exc_addr write 21508007Ssaidi@eecs.umich.edu 21518007Ssaidi@eecs.umich.edu hw_rei // 21528007Ssaidi@eecs.umich.edu 21538007Ssaidi@eecs.umich.edu ALIGN_BLOCK 21548007Ssaidi@eecs.umich.edu//+ 21558007Ssaidi@eecs.umich.edu// double_pte_inv 21568007Ssaidi@eecs.umich.edu// We had a single tbmiss which turned into a double tbmiss which found 21578007Ssaidi@eecs.umich.edu// an invalid PTE. Return to single miss with a fake pte, and the invalid 21588007Ssaidi@eecs.umich.edu// single miss flow will report the error. 21598007Ssaidi@eecs.umich.edu// 21608007Ssaidi@eecs.umich.edu// on entry: 21618007Ssaidi@eecs.umich.edu// r21 PTE 21628007Ssaidi@eecs.umich.edu// r22 available 21638007Ssaidi@eecs.umich.edu// VA IPR locked with original fault VA 21648007Ssaidi@eecs.umich.edu// pt4 saved r21 21658007Ssaidi@eecs.umich.edu// pt5 saved r22 21668007Ssaidi@eecs.umich.edu// pt6 original exc_addr 21678007Ssaidi@eecs.umich.edu// 21688007Ssaidi@eecs.umich.edu// on return to tbmiss flow: 21698007Ssaidi@eecs.umich.edu// r8 fake PTE 21708007Ssaidi@eecs.umich.edu// 21718007Ssaidi@eecs.umich.edu// 21728007Ssaidi@eecs.umich.edu//- 21738007Ssaidi@eecs.umich.edudouble_pte_inv: 21748007Ssaidi@eecs.umich.edu srl r21, osfpte_v_kre, r21 // get the kre bit to <0> 21758007Ssaidi@eecs.umich.edu mfpr r22, exc_addr // get the pc 21768007Ssaidi@eecs.umich.edu 21778007Ssaidi@eecs.umich.edu lda r22, 4(r22) // inc the pc 21788007Ssaidi@eecs.umich.edu lda r8, osfpte_m_prot(r31) // make a fake pte with xre and xwe set 21798007Ssaidi@eecs.umich.edu 21808007Ssaidi@eecs.umich.edu cmovlbc r21, r31, r8 // set to all 0 for acv if pte<kre> is 0 21818007Ssaidi@eecs.umich.edu mtpr r22, exc_addr // set for rei 21828007Ssaidi@eecs.umich.edu 21838007Ssaidi@eecs.umich.edu mfpr r21, pt4 // restore regs 21848007Ssaidi@eecs.umich.edu mfpr r22, pt5 // restore regs 21858007Ssaidi@eecs.umich.edu 21868007Ssaidi@eecs.umich.edu hw_rei // back to tb miss 21878007Ssaidi@eecs.umich.edu 21888007Ssaidi@eecs.umich.edu ALIGN_BLOCK 21898007Ssaidi@eecs.umich.edu//+ 21908007Ssaidi@eecs.umich.edu//tnv_in_pal 21918007Ssaidi@eecs.umich.edu// The only places in pal that ld or store are the 21928007Ssaidi@eecs.umich.edu// stack builders, rti or retsys. Any of these mean we 21938007Ssaidi@eecs.umich.edu// need to take a ksp not valid halt. 21948007Ssaidi@eecs.umich.edu// 21958007Ssaidi@eecs.umich.edu//- 21968007Ssaidi@eecs.umich.edutnv_in_pal: 21978007Ssaidi@eecs.umich.edu 21988007Ssaidi@eecs.umich.edu 21998007Ssaidi@eecs.umich.edu br r31, ksp_inval_halt 22008007Ssaidi@eecs.umich.edu 22018007Ssaidi@eecs.umich.edu 22028007Ssaidi@eecs.umich.edu// .sbttl "Icache flush routines" 22038007Ssaidi@eecs.umich.edu 22048007Ssaidi@eecs.umich.edu ALIGN_BLOCK 22058007Ssaidi@eecs.umich.edu//+ 22068007Ssaidi@eecs.umich.edu// Common Icache flush routine. 22078007Ssaidi@eecs.umich.edu// 22088007Ssaidi@eecs.umich.edu// 22098007Ssaidi@eecs.umich.edu//- 22108007Ssaidi@eecs.umich.edupal_ic_flush: 22118007Ssaidi@eecs.umich.edu nop 22128007Ssaidi@eecs.umich.edu mtpr r31, ev5__ic_flush_ctl // Icache flush - E1 22138007Ssaidi@eecs.umich.edu nop 22148007Ssaidi@eecs.umich.edu nop 22158007Ssaidi@eecs.umich.edu 22168007Ssaidi@eecs.umich.edu// Now, do 44 NOPs. 3RFB prefetches (24) + IC buffer,IB,slot,issue (20) 22178007Ssaidi@eecs.umich.edu nop 22188007Ssaidi@eecs.umich.edu nop 22198007Ssaidi@eecs.umich.edu nop 22208007Ssaidi@eecs.umich.edu nop 22218007Ssaidi@eecs.umich.edu 22228007Ssaidi@eecs.umich.edu nop 22238007Ssaidi@eecs.umich.edu nop 22248007Ssaidi@eecs.umich.edu nop 22258007Ssaidi@eecs.umich.edu nop 22268007Ssaidi@eecs.umich.edu 22278007Ssaidi@eecs.umich.edu nop 22288007Ssaidi@eecs.umich.edu nop // 10 22298007Ssaidi@eecs.umich.edu 22308007Ssaidi@eecs.umich.edu nop 22318007Ssaidi@eecs.umich.edu nop 22328007Ssaidi@eecs.umich.edu nop 22338007Ssaidi@eecs.umich.edu nop 22348007Ssaidi@eecs.umich.edu 22358007Ssaidi@eecs.umich.edu nop 22368007Ssaidi@eecs.umich.edu nop 22378007Ssaidi@eecs.umich.edu nop 22388007Ssaidi@eecs.umich.edu nop 22398007Ssaidi@eecs.umich.edu 22408007Ssaidi@eecs.umich.edu nop 22418007Ssaidi@eecs.umich.edu nop // 20 22428007Ssaidi@eecs.umich.edu 22438007Ssaidi@eecs.umich.edu nop 22448007Ssaidi@eecs.umich.edu nop 22458007Ssaidi@eecs.umich.edu nop 22468007Ssaidi@eecs.umich.edu nop 22478007Ssaidi@eecs.umich.edu 22488007Ssaidi@eecs.umich.edu nop 22498007Ssaidi@eecs.umich.edu nop 22508007Ssaidi@eecs.umich.edu nop 22518007Ssaidi@eecs.umich.edu nop 22528007Ssaidi@eecs.umich.edu 22538007Ssaidi@eecs.umich.edu nop 22548007Ssaidi@eecs.umich.edu nop // 30 22558007Ssaidi@eecs.umich.edu nop 22568007Ssaidi@eecs.umich.edu nop 22578007Ssaidi@eecs.umich.edu nop 22588007Ssaidi@eecs.umich.edu nop 22598007Ssaidi@eecs.umich.edu 22608007Ssaidi@eecs.umich.edu nop 22618007Ssaidi@eecs.umich.edu nop 22628007Ssaidi@eecs.umich.edu nop 22638007Ssaidi@eecs.umich.edu nop 22648007Ssaidi@eecs.umich.edu 22658007Ssaidi@eecs.umich.edu nop 22668007Ssaidi@eecs.umich.edu nop // 40 22678007Ssaidi@eecs.umich.edu 22688007Ssaidi@eecs.umich.edu nop 22698007Ssaidi@eecs.umich.edu nop 22708007Ssaidi@eecs.umich.edu 22718007Ssaidi@eecs.umich.eduone_cycle_and_hw_rei: 22728007Ssaidi@eecs.umich.edu nop 22738007Ssaidi@eecs.umich.edu nop 22748007Ssaidi@eecs.umich.edu 22758007Ssaidi@eecs.umich.edu hw_rei_stall 22768007Ssaidi@eecs.umich.edu 22778007Ssaidi@eecs.umich.edu#if icflush_on_tbix != 0 22788007Ssaidi@eecs.umich.edu 22798007Ssaidi@eecs.umich.edu 22808007Ssaidi@eecs.umich.edu ALIGN_BLOCK 22818007Ssaidi@eecs.umich.edu 22828007Ssaidi@eecs.umich.edu//+ 22838007Ssaidi@eecs.umich.edu// Common Icache flush and ITB invalidate single routine. 22848007Ssaidi@eecs.umich.edu// ITBIS and hw_rei_stall must be in same octaword. 22858007Ssaidi@eecs.umich.edu// r17 - has address to invalidate 22868007Ssaidi@eecs.umich.edu// 22878007Ssaidi@eecs.umich.edu//- 22888007Ssaidi@eecs.umich.eduPAL_IC_FLUSH_AND_TBISI: 22898007Ssaidi@eecs.umich.edu nop 22908007Ssaidi@eecs.umich.edu mtpr r31, ev5__ic_flush_ctl // Icache flush - E1 22918007Ssaidi@eecs.umich.edu nop 22928007Ssaidi@eecs.umich.edu nop 22938007Ssaidi@eecs.umich.edu 22948007Ssaidi@eecs.umich.edu// Now, do 44 NOPs. 3RFB prefetches (24) + IC buffer,IB,slot,issue (20) 22958007Ssaidi@eecs.umich.edu nop 22968007Ssaidi@eecs.umich.edu nop 22978007Ssaidi@eecs.umich.edu nop 22988007Ssaidi@eecs.umich.edu nop 22998007Ssaidi@eecs.umich.edu 23008007Ssaidi@eecs.umich.edu nop 23018007Ssaidi@eecs.umich.edu nop 23028007Ssaidi@eecs.umich.edu nop 23038007Ssaidi@eecs.umich.edu nop 23048007Ssaidi@eecs.umich.edu 23058007Ssaidi@eecs.umich.edu nop 23068007Ssaidi@eecs.umich.edu nop // 10 23078007Ssaidi@eecs.umich.edu 23088007Ssaidi@eecs.umich.edu nop 23098007Ssaidi@eecs.umich.edu nop 23108007Ssaidi@eecs.umich.edu nop 23118007Ssaidi@eecs.umich.edu nop 23128007Ssaidi@eecs.umich.edu 23138007Ssaidi@eecs.umich.edu nop 23148007Ssaidi@eecs.umich.edu nop 23158007Ssaidi@eecs.umich.edu nop 23168007Ssaidi@eecs.umich.edu nop 23178007Ssaidi@eecs.umich.edu 23188007Ssaidi@eecs.umich.edu nop 23198007Ssaidi@eecs.umich.edu nop // 20 23208007Ssaidi@eecs.umich.edu 23218007Ssaidi@eecs.umich.edu nop 23228007Ssaidi@eecs.umich.edu nop 23238007Ssaidi@eecs.umich.edu nop 23248007Ssaidi@eecs.umich.edu nop 23258007Ssaidi@eecs.umich.edu 23268007Ssaidi@eecs.umich.edu nop 23278007Ssaidi@eecs.umich.edu nop 23288007Ssaidi@eecs.umich.edu nop 23298007Ssaidi@eecs.umich.edu nop 23308007Ssaidi@eecs.umich.edu 23318007Ssaidi@eecs.umich.edu nop 23328007Ssaidi@eecs.umich.edu nop // 30 23338007Ssaidi@eecs.umich.edu nop 23348007Ssaidi@eecs.umich.edu nop 23358007Ssaidi@eecs.umich.edu nop 23368007Ssaidi@eecs.umich.edu nop 23378007Ssaidi@eecs.umich.edu 23388007Ssaidi@eecs.umich.edu nop 23398007Ssaidi@eecs.umich.edu nop 23408007Ssaidi@eecs.umich.edu nop 23418007Ssaidi@eecs.umich.edu nop 23428007Ssaidi@eecs.umich.edu 23438007Ssaidi@eecs.umich.edu nop 23448007Ssaidi@eecs.umich.edu nop // 40 23458007Ssaidi@eecs.umich.edu 23468007Ssaidi@eecs.umich.edu 23478007Ssaidi@eecs.umich.edu nop 23488007Ssaidi@eecs.umich.edu nop 23498007Ssaidi@eecs.umich.edu 23508007Ssaidi@eecs.umich.edu nop 23518007Ssaidi@eecs.umich.edu nop 23528007Ssaidi@eecs.umich.edu 23538007Ssaidi@eecs.umich.edu // A quadword is 64 bits, so an octaword is 128 bits -> 16 bytes -> 4 instructions 23548007Ssaidi@eecs.umich.edu // 44 nops plus 4 instructions before it is 48 instructions. 23558007Ssaidi@eecs.umich.edu // Since this routine started on a 32-byte (8 instruction) boundary, 23568007Ssaidi@eecs.umich.edu // the following 2 instructions will be in the same octword as required. 23578007Ssaidi@eecs.umich.edu// ALIGN_BRANCH 23588007Ssaidi@eecs.umich.edu mtpr r17, ev5__itb_is // Flush ITB 23598007Ssaidi@eecs.umich.edu hw_rei_stall 23608007Ssaidi@eecs.umich.edu 23618007Ssaidi@eecs.umich.edu#endif 23628007Ssaidi@eecs.umich.edu 23638007Ssaidi@eecs.umich.edu ALIGN_BLOCK 23648007Ssaidi@eecs.umich.edu//+ 23658007Ssaidi@eecs.umich.edu//osfpal_calpal_opcdec 23668007Ssaidi@eecs.umich.edu// Here for all opcdec CALL_PALs 23678007Ssaidi@eecs.umich.edu// 23688007Ssaidi@eecs.umich.edu// Build stack frame 23698007Ssaidi@eecs.umich.edu// a0 <- code 23708007Ssaidi@eecs.umich.edu// a1 <- unpred 23718007Ssaidi@eecs.umich.edu// a2 <- unpred 23728007Ssaidi@eecs.umich.edu// vector via entIF 23738007Ssaidi@eecs.umich.edu// 23748007Ssaidi@eecs.umich.edu//- 23758007Ssaidi@eecs.umich.edu 23768007Ssaidi@eecs.umich.eduosfpal_calpal_opcdec: 23778007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 23788007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 23798007Ssaidi@eecs.umich.edu 23808007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 23818007Ssaidi@eecs.umich.edu nop 23828007Ssaidi@eecs.umich.edu 23838007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS for stack write 23848007Ssaidi@eecs.umich.edu bge r25, osfpal_calpal_opcdec_10_ // no stack swap needed if cm=kern 23858007Ssaidi@eecs.umich.edu 23868007Ssaidi@eecs.umich.edu 23878007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 23888007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 23898007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 23908007Ssaidi@eecs.umich.edu 23918007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 23928007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 23938007Ssaidi@eecs.umich.edu 23948007Ssaidi@eecs.umich.eduosfpal_calpal_opcdec_10_: 23958007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 23968007Ssaidi@eecs.umich.edu nop 23978007Ssaidi@eecs.umich.edu 23988007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 23998007Ssaidi@eecs.umich.edu bis r31, osf_a0_opdec, r16 // set a0 24008007Ssaidi@eecs.umich.edu 24018007Ssaidi@eecs.umich.edu stq r18, osfsf_a2(sp) // a2 24028007Ssaidi@eecs.umich.edu mfpr r13, pt_entif // get entry point 24038007Ssaidi@eecs.umich.edu 24048007Ssaidi@eecs.umich.edu stq r12, osfsf_ps(sp) // save old ps 24058007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 24068007Ssaidi@eecs.umich.edu 24078007Ssaidi@eecs.umich.edu stq r14, osfsf_pc(sp) // save pc 24088007Ssaidi@eecs.umich.edu nop 24098007Ssaidi@eecs.umich.edu 24108007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save gp 24118007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // load exc_addr with entIF 24128007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 24138007Ssaidi@eecs.umich.edu 24148007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kgp 24158007Ssaidi@eecs.umich.edu 24168007Ssaidi@eecs.umich.edu 24178007Ssaidi@eecs.umich.edu hw_rei_spe // done 24188007Ssaidi@eecs.umich.edu 24198007Ssaidi@eecs.umich.edu 24208007Ssaidi@eecs.umich.edu 24218007Ssaidi@eecs.umich.edu 24228007Ssaidi@eecs.umich.edu 24238007Ssaidi@eecs.umich.edu//+ 24248007Ssaidi@eecs.umich.edu//pal_update_pcb 24258007Ssaidi@eecs.umich.edu// Update the PCB with the current SP, AST, and CC info 24268007Ssaidi@eecs.umich.edu// 24278007Ssaidi@eecs.umich.edu// r0 - return linkage 24288007Ssaidi@eecs.umich.edu//- 24298007Ssaidi@eecs.umich.edu ALIGN_BLOCK 24308007Ssaidi@eecs.umich.edu 24318007Ssaidi@eecs.umich.edupal_update_pcb: 24328007Ssaidi@eecs.umich.edu mfpr r12, pt_pcbb // get pcbb 24338007Ssaidi@eecs.umich.edu and r11, osfps_m_mode, r25 // get mode 24348007Ssaidi@eecs.umich.edu beq r25, pal_update_pcb_10_ // in kern? no need to update user sp 24358007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 24368007Ssaidi@eecs.umich.edu stqp r30, osfpcb_q_usp(r12) // store usp 24378007Ssaidi@eecs.umich.edu br r31, pal_update_pcb_20_ // join common 24388007Ssaidi@eecs.umich.edupal_update_pcb_10_: stqp r30, osfpcb_q_ksp(r12) // store ksp 24398007Ssaidi@eecs.umich.edupal_update_pcb_20_: rpcc r13 // get cyccounter 24408007Ssaidi@eecs.umich.edu srl r13, 32, r14 // move offset 24418007Ssaidi@eecs.umich.edu addl r13, r14, r14 // merge for new time 24428007Ssaidi@eecs.umich.edu stlp r14, osfpcb_l_cc(r12) // save time 24438007Ssaidi@eecs.umich.edu 24448007Ssaidi@eecs.umich.edu//orig pvc_jsr updpcb, bsr=1, dest=1 24458007Ssaidi@eecs.umich.edu ret r31, (r0) 24468007Ssaidi@eecs.umich.edu 24478007Ssaidi@eecs.umich.edu 24488007Ssaidi@eecs.umich.edu 24498007Ssaidi@eecs.umich.edu#if remove_save_state == 0 24508007Ssaidi@eecs.umich.edu 24518007Ssaidi@eecs.umich.edu// .sbttl "PAL_SAVE_STATE" 24528007Ssaidi@eecs.umich.edu//+ 24538007Ssaidi@eecs.umich.edu// 24548007Ssaidi@eecs.umich.edu// Pal_save_state 24558007Ssaidi@eecs.umich.edu// 24568007Ssaidi@eecs.umich.edu// Function 24578007Ssaidi@eecs.umich.edu// All chip state saved, all PT's, SR's FR's, IPR's 24588007Ssaidi@eecs.umich.edu// 24598007Ssaidi@eecs.umich.edu// 24608007Ssaidi@eecs.umich.edu// Regs' on entry... 24618007Ssaidi@eecs.umich.edu// 24628007Ssaidi@eecs.umich.edu// R0 = halt code 24638007Ssaidi@eecs.umich.edu// pt0 = r0 24648007Ssaidi@eecs.umich.edu// R1 = pointer to impure 24658007Ssaidi@eecs.umich.edu// pt4 = r1 24668007Ssaidi@eecs.umich.edu// R3 = return addr 24678007Ssaidi@eecs.umich.edu// pt5 = r3 24688007Ssaidi@eecs.umich.edu// 24698007Ssaidi@eecs.umich.edu// register usage: 24708007Ssaidi@eecs.umich.edu// r0 = halt_code 24718007Ssaidi@eecs.umich.edu// r1 = addr of impure area 24728007Ssaidi@eecs.umich.edu// r3 = return_address 24738007Ssaidi@eecs.umich.edu// r4 = scratch 24748007Ssaidi@eecs.umich.edu// 24758007Ssaidi@eecs.umich.edu//- 24768007Ssaidi@eecs.umich.edu 24778007Ssaidi@eecs.umich.edu 24788007Ssaidi@eecs.umich.edu ALIGN_BLOCK 24798007Ssaidi@eecs.umich.edu .globl pal_save_state 24808007Ssaidi@eecs.umich.edupal_save_state: 24818007Ssaidi@eecs.umich.edu// 24828007Ssaidi@eecs.umich.edu// 24838007Ssaidi@eecs.umich.edu// start of implementation independent save routine 24848007Ssaidi@eecs.umich.edu// 24858007Ssaidi@eecs.umich.edu// the impure area is larger than the addressibility of hw_ld and hw_st 24868007Ssaidi@eecs.umich.edu// therefore, we need to play some games: The impure area 24878007Ssaidi@eecs.umich.edu// is informally divided into the "machine independent" part and the 24888007Ssaidi@eecs.umich.edu// "machine dependent" part. The state that will be saved in the 24898007Ssaidi@eecs.umich.edu// "machine independent" part are gpr's, fpr's, hlt, flag, mchkflag (use (un)fix_impure_gpr macros). 24908007Ssaidi@eecs.umich.edu// All others will be in the "machine dependent" part (use (un)fix_impure_ipr macros). 24918007Ssaidi@eecs.umich.edu// The impure pointer will need to be adjusted by a different offset for each. The store/restore_reg 24928007Ssaidi@eecs.umich.edu// macros will automagically adjust the offset correctly. 24938007Ssaidi@eecs.umich.edu// 24948007Ssaidi@eecs.umich.edu 24958007Ssaidi@eecs.umich.edu// The distributed code is commented out and followed by corresponding SRC code. 24968007Ssaidi@eecs.umich.edu// Beware: SAVE_IPR and RESTORE_IPR blow away r0(v0) 24978007Ssaidi@eecs.umich.edu 24988007Ssaidi@eecs.umich.edu//orig fix_impure_gpr r1 // adjust impure area pointer for stores to "gpr" part of impure area 24998007Ssaidi@eecs.umich.edu lda r1, 0x200(r1) // Point to center of CPU segment 25008007Ssaidi@eecs.umich.edu//orig store_reg1 flag, r31, r1, ipr=1 // clear dump area flag 25018007Ssaidi@eecs.umich.edu SAVE_GPR(r31,CNS_Q_FLAG,r1) // Clear the valid flag 25028007Ssaidi@eecs.umich.edu//orig store_reg1 hlt, r0, r1, ipr=1 25038007Ssaidi@eecs.umich.edu SAVE_GPR(r0,CNS_Q_HALT,r1) // Save the halt code 25048007Ssaidi@eecs.umich.edu 25058007Ssaidi@eecs.umich.edu mfpr r0, pt0 // get r0 back //orig 25068007Ssaidi@eecs.umich.edu//orig store_reg1 0, r0, r1 // save r0 25078007Ssaidi@eecs.umich.edu SAVE_GPR(r0,CNS_Q_GPR+0x00,r1) // Save r0 25088007Ssaidi@eecs.umich.edu 25098007Ssaidi@eecs.umich.edu mfpr r0, pt4 // get r1 back //orig 25108007Ssaidi@eecs.umich.edu//orig store_reg1 1, r0, r1 // save r1 25118007Ssaidi@eecs.umich.edu SAVE_GPR(r0,CNS_Q_GPR+0x08,r1) // Save r1 25128007Ssaidi@eecs.umich.edu 25138007Ssaidi@eecs.umich.edu//orig store_reg 2 // save r2 25148007Ssaidi@eecs.umich.edu SAVE_GPR(r2,CNS_Q_GPR+0x10,r1) // Save r2 25158007Ssaidi@eecs.umich.edu 25168007Ssaidi@eecs.umich.edu mfpr r0, pt5 // get r3 back //orig 25178007Ssaidi@eecs.umich.edu//orig store_reg1 3, r0, r1 // save r3 25188007Ssaidi@eecs.umich.edu SAVE_GPR(r0,CNS_Q_GPR+0x18,r1) // Save r3 25198007Ssaidi@eecs.umich.edu 25208007Ssaidi@eecs.umich.edu // reason code has been saved 25218007Ssaidi@eecs.umich.edu // r0 has been saved 25228007Ssaidi@eecs.umich.edu // r1 has been saved 25238007Ssaidi@eecs.umich.edu // r2 has been saved 25248007Ssaidi@eecs.umich.edu // r3 has been saved 25258007Ssaidi@eecs.umich.edu // pt0, pt4, pt5 have been lost 25268007Ssaidi@eecs.umich.edu 25278007Ssaidi@eecs.umich.edu // 25288007Ssaidi@eecs.umich.edu // Get out of shadow mode 25298007Ssaidi@eecs.umich.edu // 25308007Ssaidi@eecs.umich.edu 25318007Ssaidi@eecs.umich.edu mfpr r2, icsr // Get icsr //orig 25328007Ssaidi@eecs.umich.edu//orig ldah r0, <1@<icsr_v_sde-16>>(r31) // Get a one in SHADOW_ENABLE bit location 25338007Ssaidi@eecs.umich.edu ldah r0, (1<<(icsr_v_sde-16))(r31) 25348007Ssaidi@eecs.umich.edu bic r2, r0, r0 // ICSR with SDE clear //orig 25358007Ssaidi@eecs.umich.edu mtpr r0, icsr // Turn off SDE //orig 25368007Ssaidi@eecs.umich.edu 25378007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 1 //orig 25388007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 2 //orig 25398007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 3 //orig 25408007Ssaidi@eecs.umich.edu nop //orig 25418007Ssaidi@eecs.umich.edu 25428007Ssaidi@eecs.umich.edu 25438007Ssaidi@eecs.umich.edu // save integer regs R4-r31 25448007Ssaidi@eecs.umich.edu//orig #define t 4 25458007Ssaidi@eecs.umich.edu//orig .repeat 28 25468007Ssaidi@eecs.umich.edu//orig store_reg \t 25478007Ssaidi@eecs.umich.edu//orig #define t t + 1 25488007Ssaidi@eecs.umich.edu//orig .endr 25498007Ssaidi@eecs.umich.edu SAVE_GPR(r4,CNS_Q_GPR+0x20,r1) 25508007Ssaidi@eecs.umich.edu SAVE_GPR(r5,CNS_Q_GPR+0x28,r1) 25518007Ssaidi@eecs.umich.edu SAVE_GPR(r6,CNS_Q_GPR+0x30,r1) 25528007Ssaidi@eecs.umich.edu SAVE_GPR(r7,CNS_Q_GPR+0x38,r1) 25538007Ssaidi@eecs.umich.edu SAVE_GPR(r8,CNS_Q_GPR+0x40,r1) 25548007Ssaidi@eecs.umich.edu SAVE_GPR(r9,CNS_Q_GPR+0x48,r1) 25558007Ssaidi@eecs.umich.edu SAVE_GPR(r10,CNS_Q_GPR+0x50,r1) 25568007Ssaidi@eecs.umich.edu SAVE_GPR(r11,CNS_Q_GPR+0x58,r1) 25578007Ssaidi@eecs.umich.edu SAVE_GPR(r12,CNS_Q_GPR+0x60,r1) 25588007Ssaidi@eecs.umich.edu SAVE_GPR(r13,CNS_Q_GPR+0x68,r1) 25598007Ssaidi@eecs.umich.edu SAVE_GPR(r14,CNS_Q_GPR+0x70,r1) 25608007Ssaidi@eecs.umich.edu SAVE_GPR(r15,CNS_Q_GPR+0x78,r1) 25618007Ssaidi@eecs.umich.edu SAVE_GPR(r16,CNS_Q_GPR+0x80,r1) 25628007Ssaidi@eecs.umich.edu SAVE_GPR(r17,CNS_Q_GPR+0x88,r1) 25638007Ssaidi@eecs.umich.edu SAVE_GPR(r18,CNS_Q_GPR+0x90,r1) 25648007Ssaidi@eecs.umich.edu SAVE_GPR(r19,CNS_Q_GPR+0x98,r1) 25658007Ssaidi@eecs.umich.edu SAVE_GPR(r20,CNS_Q_GPR+0xA0,r1) 25668007Ssaidi@eecs.umich.edu SAVE_GPR(r21,CNS_Q_GPR+0xA8,r1) 25678007Ssaidi@eecs.umich.edu SAVE_GPR(r22,CNS_Q_GPR+0xB0,r1) 25688007Ssaidi@eecs.umich.edu SAVE_GPR(r23,CNS_Q_GPR+0xB8,r1) 25698007Ssaidi@eecs.umich.edu SAVE_GPR(r24,CNS_Q_GPR+0xC0,r1) 25708007Ssaidi@eecs.umich.edu SAVE_GPR(r25,CNS_Q_GPR+0xC8,r1) 25718007Ssaidi@eecs.umich.edu SAVE_GPR(r26,CNS_Q_GPR+0xD0,r1) 25728007Ssaidi@eecs.umich.edu SAVE_GPR(r27,CNS_Q_GPR+0xD8,r1) 25738007Ssaidi@eecs.umich.edu SAVE_GPR(r28,CNS_Q_GPR+0xE0,r1) 25748007Ssaidi@eecs.umich.edu SAVE_GPR(r29,CNS_Q_GPR+0xE8,r1) 25758007Ssaidi@eecs.umich.edu SAVE_GPR(r30,CNS_Q_GPR+0xF0,r1) 25768007Ssaidi@eecs.umich.edu SAVE_GPR(r31,CNS_Q_GPR+0xF8,r1) 25778007Ssaidi@eecs.umich.edu 25788007Ssaidi@eecs.umich.edu // save all paltemp regs except pt0 25798007Ssaidi@eecs.umich.edu 25808007Ssaidi@eecs.umich.edu//orig unfix_impure_gpr r1 // adjust impure area pointer for gpr stores 25818007Ssaidi@eecs.umich.edu//orig fix_impure_ipr r1 // adjust impure area pointer for pt stores 25828007Ssaidi@eecs.umich.edu//orig #define t 1 25838007Ssaidi@eecs.umich.edu//orig .repeat 23 25848007Ssaidi@eecs.umich.edu//orig store_reg \t , pal=1 25858007Ssaidi@eecs.umich.edu//orig #define t t + 1 25868007Ssaidi@eecs.umich.edu//orig .endr 25878007Ssaidi@eecs.umich.edu 25888007Ssaidi@eecs.umich.edu lda r1, -0x200(r1) // Restore the impure base address. 25898007Ssaidi@eecs.umich.edu lda r1, CNS_Q_IPR(r1) // Point to the base of IPR area. 25908007Ssaidi@eecs.umich.edu SAVE_IPR(pt0,CNS_Q_PT+0x00,r1) // the osf code didn't save/restore palTemp 0 ?? pboyle 25918007Ssaidi@eecs.umich.edu SAVE_IPR(pt1,CNS_Q_PT+0x08,r1) 25928007Ssaidi@eecs.umich.edu SAVE_IPR(pt2,CNS_Q_PT+0x10,r1) 25938007Ssaidi@eecs.umich.edu SAVE_IPR(pt3,CNS_Q_PT+0x18,r1) 25948007Ssaidi@eecs.umich.edu SAVE_IPR(pt4,CNS_Q_PT+0x20,r1) 25958007Ssaidi@eecs.umich.edu SAVE_IPR(pt5,CNS_Q_PT+0x28,r1) 25968007Ssaidi@eecs.umich.edu SAVE_IPR(pt6,CNS_Q_PT+0x30,r1) 25978007Ssaidi@eecs.umich.edu SAVE_IPR(pt7,CNS_Q_PT+0x38,r1) 25988007Ssaidi@eecs.umich.edu SAVE_IPR(pt8,CNS_Q_PT+0x40,r1) 25998007Ssaidi@eecs.umich.edu SAVE_IPR(pt9,CNS_Q_PT+0x48,r1) 26008007Ssaidi@eecs.umich.edu SAVE_IPR(pt10,CNS_Q_PT+0x50,r1) 26018007Ssaidi@eecs.umich.edu SAVE_IPR(pt11,CNS_Q_PT+0x58,r1) 26028007Ssaidi@eecs.umich.edu SAVE_IPR(pt12,CNS_Q_PT+0x60,r1) 26038007Ssaidi@eecs.umich.edu SAVE_IPR(pt13,CNS_Q_PT+0x68,r1) 26048007Ssaidi@eecs.umich.edu SAVE_IPR(pt14,CNS_Q_PT+0x70,r1) 26058007Ssaidi@eecs.umich.edu SAVE_IPR(pt15,CNS_Q_PT+0x78,r1) 26068007Ssaidi@eecs.umich.edu SAVE_IPR(pt16,CNS_Q_PT+0x80,r1) 26078007Ssaidi@eecs.umich.edu SAVE_IPR(pt17,CNS_Q_PT+0x88,r1) 26088007Ssaidi@eecs.umich.edu SAVE_IPR(pt18,CNS_Q_PT+0x90,r1) 26098007Ssaidi@eecs.umich.edu SAVE_IPR(pt19,CNS_Q_PT+0x98,r1) 26108007Ssaidi@eecs.umich.edu SAVE_IPR(pt20,CNS_Q_PT+0xA0,r1) 26118007Ssaidi@eecs.umich.edu SAVE_IPR(pt21,CNS_Q_PT+0xA8,r1) 26128007Ssaidi@eecs.umich.edu SAVE_IPR(pt22,CNS_Q_PT+0xB0,r1) 26138007Ssaidi@eecs.umich.edu SAVE_IPR(pt23,CNS_Q_PT+0xB8,r1) 26148007Ssaidi@eecs.umich.edu 26158007Ssaidi@eecs.umich.edu // Restore shadow mode 26168007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad write to icsr out of shadow of store (trap does not abort write) //orig 26178007Ssaidi@eecs.umich.edu mfpr r31, pt0 //orig 26188007Ssaidi@eecs.umich.edu mtpr r2, icsr // Restore original ICSR //orig 26198007Ssaidi@eecs.umich.edu 26208007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 1 //orig 26218007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 2 //orig 26228007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 3 //orig 26238007Ssaidi@eecs.umich.edu nop //orig 26248007Ssaidi@eecs.umich.edu 26258007Ssaidi@eecs.umich.edu // save all integer shadow regs 26268007Ssaidi@eecs.umich.edu 26278007Ssaidi@eecs.umich.edu//orig #define t 8 26288007Ssaidi@eecs.umich.edu//orig .repeat 7 26298007Ssaidi@eecs.umich.edu//orig store_reg \t, shadow=1 26308007Ssaidi@eecs.umich.edu//orig #define t t + 1 26318007Ssaidi@eecs.umich.edu//orig .endr 26328007Ssaidi@eecs.umich.edu//orig store_reg 25, shadow=1 26338007Ssaidi@eecs.umich.edu 26348007Ssaidi@eecs.umich.edu SAVE_SHADOW( r8,CNS_Q_SHADOW+0x00,r1) // also called p0...p7 in the Hudson code 26358007Ssaidi@eecs.umich.edu SAVE_SHADOW( r9,CNS_Q_SHADOW+0x08,r1) 26368007Ssaidi@eecs.umich.edu SAVE_SHADOW(r10,CNS_Q_SHADOW+0x10,r1) 26378007Ssaidi@eecs.umich.edu SAVE_SHADOW(r11,CNS_Q_SHADOW+0x18,r1) 26388007Ssaidi@eecs.umich.edu SAVE_SHADOW(r12,CNS_Q_SHADOW+0x20,r1) 26398007Ssaidi@eecs.umich.edu SAVE_SHADOW(r13,CNS_Q_SHADOW+0x28,r1) 26408007Ssaidi@eecs.umich.edu SAVE_SHADOW(r14,CNS_Q_SHADOW+0x30,r1) 26418007Ssaidi@eecs.umich.edu SAVE_SHADOW(r25,CNS_Q_SHADOW+0x38,r1) 26428007Ssaidi@eecs.umich.edu 26438007Ssaidi@eecs.umich.edu//orig store_reg exc_addr, ipr=1 // save ipr 26448007Ssaidi@eecs.umich.edu//orig store_reg pal_base, ipr=1 // save ipr 26458007Ssaidi@eecs.umich.edu//orig store_reg mm_stat, ipr=1 // save ipr 26468007Ssaidi@eecs.umich.edu//orig store_reg va, ipr=1 // save ipr 26478007Ssaidi@eecs.umich.edu//orig store_reg icsr, ipr=1 // save ipr 26488007Ssaidi@eecs.umich.edu//orig store_reg ipl, ipr=1 // save ipr 26498007Ssaidi@eecs.umich.edu//orig store_reg ps, ipr=1 // save ipr 26508007Ssaidi@eecs.umich.edu//orig store_reg itb_asn, ipr=1 // save ipr 26518007Ssaidi@eecs.umich.edu//orig store_reg aster, ipr=1 // save ipr 26528007Ssaidi@eecs.umich.edu//orig store_reg astrr, ipr=1 // save ipr 26538007Ssaidi@eecs.umich.edu//orig store_reg sirr, ipr=1 // save ipr 26548007Ssaidi@eecs.umich.edu//orig store_reg isr, ipr=1 // save ipr 26558007Ssaidi@eecs.umich.edu//orig store_reg ivptbr, ipr=1 // save ipr 26568007Ssaidi@eecs.umich.edu//orig store_reg mcsr, ipr=1 // save ipr 26578007Ssaidi@eecs.umich.edu//orig store_reg dc_mode, ipr=1 // save ipr 26588007Ssaidi@eecs.umich.edu 26598007Ssaidi@eecs.umich.edu SAVE_IPR(excAddr,CNS_Q_EXC_ADDR,r1) 26608007Ssaidi@eecs.umich.edu SAVE_IPR(palBase,CNS_Q_PAL_BASE,r1) 26618007Ssaidi@eecs.umich.edu SAVE_IPR(mmStat,CNS_Q_MM_STAT,r1) 26628007Ssaidi@eecs.umich.edu SAVE_IPR(va,CNS_Q_VA,r1) 26638007Ssaidi@eecs.umich.edu SAVE_IPR(icsr,CNS_Q_ICSR,r1) 26648007Ssaidi@eecs.umich.edu SAVE_IPR(ipl,CNS_Q_IPL,r1) 26658007Ssaidi@eecs.umich.edu SAVE_IPR(ips,CNS_Q_IPS,r1) 26668007Ssaidi@eecs.umich.edu SAVE_IPR(itbAsn,CNS_Q_ITB_ASN,r1) 26678007Ssaidi@eecs.umich.edu SAVE_IPR(aster,CNS_Q_ASTER,r1) 26688007Ssaidi@eecs.umich.edu SAVE_IPR(astrr,CNS_Q_ASTRR,r1) 26698007Ssaidi@eecs.umich.edu SAVE_IPR(sirr,CNS_Q_SIRR,r1) 26708007Ssaidi@eecs.umich.edu SAVE_IPR(isr,CNS_Q_ISR,r1) 26718007Ssaidi@eecs.umich.edu SAVE_IPR(iVptBr,CNS_Q_IVPTBR,r1) 26728007Ssaidi@eecs.umich.edu SAVE_IPR(mcsr,CNS_Q_MCSR,r1) 26738007Ssaidi@eecs.umich.edu SAVE_IPR(dcMode,CNS_Q_DC_MODE,r1) 26748007Ssaidi@eecs.umich.edu 26758007Ssaidi@eecs.umich.edu//orig pvc_violate 379 // mf maf_mode after a store ok (pvc doesn't distinguish ld from st) 26768007Ssaidi@eecs.umich.edu//orig store_reg maf_mode, ipr=1 // save ipr -- no mbox instructions for 26778007Ssaidi@eecs.umich.edu//orig // PVC violation applies only to 26788007Ssaidi@eecs.umich.edupvc$osf35$379: // loads. HW_ST ok here, so ignore 26798007Ssaidi@eecs.umich.edu SAVE_IPR(mafMode,CNS_Q_MAF_MODE,r1) // MBOX INST->MF MAF_MODE IN 0,1,2 26808007Ssaidi@eecs.umich.edu 26818007Ssaidi@eecs.umich.edu 26828007Ssaidi@eecs.umich.edu //the following iprs are informational only -- will not be restored 26838007Ssaidi@eecs.umich.edu 26848007Ssaidi@eecs.umich.edu//orig store_reg icperr_stat, ipr=1 26858007Ssaidi@eecs.umich.edu//orig store_reg pmctr, ipr=1 26868007Ssaidi@eecs.umich.edu//orig store_reg intid, ipr=1 26878007Ssaidi@eecs.umich.edu//orig store_reg exc_sum, ipr=1 26888007Ssaidi@eecs.umich.edu//orig store_reg exc_mask, ipr=1 26898007Ssaidi@eecs.umich.edu//orig ldah r14, 0xfff0(r31) 26908007Ssaidi@eecs.umich.edu//orig zap r14, 0xE0, r14 // Get Cbox IPR base 26918007Ssaidi@eecs.umich.edu//orig nop // pad mf dcperr_stat out of shadow of last store 26928007Ssaidi@eecs.umich.edu//orig nop 26938007Ssaidi@eecs.umich.edu//orig nop 26948007Ssaidi@eecs.umich.edu//orig store_reg dcperr_stat, ipr=1 26958007Ssaidi@eecs.umich.edu 26968007Ssaidi@eecs.umich.edu SAVE_IPR(icPerr,CNS_Q_ICPERR_STAT,r1) 26978007Ssaidi@eecs.umich.edu SAVE_IPR(PmCtr,CNS_Q_PM_CTR,r1) 26988007Ssaidi@eecs.umich.edu SAVE_IPR(intId,CNS_Q_INT_ID,r1) 26998007Ssaidi@eecs.umich.edu SAVE_IPR(excSum,CNS_Q_EXC_SUM,r1) 27008007Ssaidi@eecs.umich.edu SAVE_IPR(excMask,CNS_Q_EXC_MASK,r1) 27018007Ssaidi@eecs.umich.edu ldah r14, 0xFFF0(zero) 27028007Ssaidi@eecs.umich.edu zap r14, 0xE0, r14 // Get base address of CBOX IPRs 27038007Ssaidi@eecs.umich.edu NOP // Pad mfpr dcPerr out of shadow of 27048007Ssaidi@eecs.umich.edu NOP // last store 27058007Ssaidi@eecs.umich.edu NOP 27068007Ssaidi@eecs.umich.edu SAVE_IPR(dcPerr,CNS_Q_DCPERR_STAT,r1) 27078007Ssaidi@eecs.umich.edu 27088007Ssaidi@eecs.umich.edu // read cbox ipr state 27098007Ssaidi@eecs.umich.edu 27108007Ssaidi@eecs.umich.edu//orig mb 27118007Ssaidi@eecs.umich.edu//orig ldqp r2, ev5__sc_ctl(r14) 27128007Ssaidi@eecs.umich.edu//orig ldqp r13, ld_lock(r14) 27138007Ssaidi@eecs.umich.edu//orig ldqp r4, ev5__sc_addr(r14) 27148007Ssaidi@eecs.umich.edu//orig ldqp r5, ev5__ei_addr(r14) 27158007Ssaidi@eecs.umich.edu//orig ldqp r6, ev5__bc_tag_addr(r14) 27168007Ssaidi@eecs.umich.edu//orig ldqp r7, ev5__fill_syn(r14) 27178007Ssaidi@eecs.umich.edu//orig bis r5, r4, r31 27188007Ssaidi@eecs.umich.edu//orig bis r7, r6, r31 // make sure previous loads finish before reading stat registers which unlock them 27198007Ssaidi@eecs.umich.edu//orig ldqp r8, ev5__sc_stat(r14) // unlocks sc_stat,sc_addr 27208007Ssaidi@eecs.umich.edu//orig ldqp r9, ev5__ei_stat(r14) // may unlock ei_*, bc_tag_addr, fill_syn 27218007Ssaidi@eecs.umich.edu//orig ldqp r31, ev5__ei_stat(r14) // ensures it is really unlocked 27228007Ssaidi@eecs.umich.edu//orig mb 27238007Ssaidi@eecs.umich.edu 27248007Ssaidi@eecs.umich.edu#ifndef SIMOS 27258007Ssaidi@eecs.umich.edu mb 27268007Ssaidi@eecs.umich.edu ldq_p r2, scCtl(r14) 27278007Ssaidi@eecs.umich.edu ldq_p r13, ldLock(r14) 27288007Ssaidi@eecs.umich.edu ldq_p r4, scAddr(r14) 27298007Ssaidi@eecs.umich.edu ldq_p r5, eiAddr(r14) 27308007Ssaidi@eecs.umich.edu ldq_p r6, bcTagAddr(r14) 27318007Ssaidi@eecs.umich.edu ldq_p r7, fillSyn(r14) 27328007Ssaidi@eecs.umich.edu bis r5, r4, zero // Make sure all loads complete before 27338007Ssaidi@eecs.umich.edu bis r7, r6, zero // reading registers that unlock them. 27348007Ssaidi@eecs.umich.edu ldq_p r8, scStat(r14) // Unlocks scAddr. 27358007Ssaidi@eecs.umich.edu ldq_p r9, eiStat(r14) // Unlocks eiAddr, bcTagAddr, fillSyn. 27368007Ssaidi@eecs.umich.edu ldq_p zero, eiStat(r14) // Make sure it is really unlocked. 27378007Ssaidi@eecs.umich.edu mb 27388007Ssaidi@eecs.umich.edu#endif 27398007Ssaidi@eecs.umich.edu//orig // save cbox ipr state 27408007Ssaidi@eecs.umich.edu//orig store_reg1 sc_ctl, r2, r1, ipr=1 27418007Ssaidi@eecs.umich.edu//orig store_reg1 ld_lock, r13, r1, ipr=1 27428007Ssaidi@eecs.umich.edu//orig store_reg1 sc_addr, r4, r1, ipr=1 27438007Ssaidi@eecs.umich.edu//orig store_reg1 ei_addr, r5, r1, ipr=1 27448007Ssaidi@eecs.umich.edu//orig store_reg1 bc_tag_addr, r6, r1, ipr=1 27458007Ssaidi@eecs.umich.edu//orig store_reg1 fill_syn, r7, r1, ipr=1 27468007Ssaidi@eecs.umich.edu//orig store_reg1 sc_stat, r8, r1, ipr=1 27478007Ssaidi@eecs.umich.edu//orig store_reg1 ei_stat, r9, r1, ipr=1 27488007Ssaidi@eecs.umich.edu//orig //bc_config? sl_rcv? 27498007Ssaidi@eecs.umich.edu 27508007Ssaidi@eecs.umich.edu SAVE_SHADOW(r2,CNS_Q_SC_CTL,r1); 27518007Ssaidi@eecs.umich.edu SAVE_SHADOW(r13,CNS_Q_LD_LOCK,r1); 27528007Ssaidi@eecs.umich.edu SAVE_SHADOW(r4,CNS_Q_SC_ADDR,r1); 27538007Ssaidi@eecs.umich.edu SAVE_SHADOW(r5,CNS_Q_EI_ADDR,r1); 27548007Ssaidi@eecs.umich.edu SAVE_SHADOW(r6,CNS_Q_BC_TAG_ADDR,r1); 27558007Ssaidi@eecs.umich.edu SAVE_SHADOW(r7,CNS_Q_FILL_SYN,r1); 27568007Ssaidi@eecs.umich.edu SAVE_SHADOW(r8,CNS_Q_SC_STAT,r1); 27578007Ssaidi@eecs.umich.edu SAVE_SHADOW(r9,CNS_Q_EI_STAT,r1); 27588007Ssaidi@eecs.umich.edu 27598007Ssaidi@eecs.umich.edu// restore impure base //orig 27608007Ssaidi@eecs.umich.edu//orig unfix_impure_ipr r1 27618007Ssaidi@eecs.umich.edu lda r1, -CNS_Q_IPR(r1) 27628007Ssaidi@eecs.umich.edu 27638007Ssaidi@eecs.umich.edu// save all floating regs //orig 27648007Ssaidi@eecs.umich.edu mfpr r0, icsr // get icsr //orig 27658007Ssaidi@eecs.umich.edu or r31, 1, r2 // get a one //orig 27668007Ssaidi@eecs.umich.edu//orig sll r2, #icsr_v_fpe, r2 // shift for fpu spot //orig 27678007Ssaidi@eecs.umich.edu sll r2, icsr_v_fpe, r2 // Shift it into ICSR<FPE> position 27688007Ssaidi@eecs.umich.edu or r2, r0, r0 // set FEN on //orig 27698007Ssaidi@eecs.umich.edu mtpr r0, icsr // write to icsr, enabling FEN //orig 27708007Ssaidi@eecs.umich.edu 27718007Ssaidi@eecs.umich.edu// map the save area virtually 27728007Ssaidi@eecs.umich.edu// orig mtpr r31, dtb_ia // clear the dtb 27738007Ssaidi@eecs.umich.edu// orig srl r1, page_offset_size_bits, r0 // Clean off low bits of VA 27748007Ssaidi@eecs.umich.edu// orig sll r0, 32, r0 // shift to PFN field 27758007Ssaidi@eecs.umich.edu// orig lda r2, 0xff(r31) // all read enable and write enable bits set 27768007Ssaidi@eecs.umich.edu// orig sll r2, 8, r2 // move to PTE location 27778007Ssaidi@eecs.umich.edu// orig addq r0, r2, r0 // combine with PFN 27788007Ssaidi@eecs.umich.edu// orig mtpr r0, dtb_pte // Load PTE and set TB valid bit 27798007Ssaidi@eecs.umich.edu// orig mtpr r1, dtb_tag // write TB tag 27808007Ssaidi@eecs.umich.edu 27818007Ssaidi@eecs.umich.edu mtpr r31, dtbIa // Clear all DTB entries 27828007Ssaidi@eecs.umich.edu srl r1, va_s_off, r0 // Clean off byte-within-page offset 27838007Ssaidi@eecs.umich.edu sll r0, pte_v_pfn, r0 // Shift to form PFN 27848007Ssaidi@eecs.umich.edu lda r0, pte_m_prot(r0) // Set all read/write enable bits 27858007Ssaidi@eecs.umich.edu mtpr r0, dtbPte // Load the PTE and set valid 27868007Ssaidi@eecs.umich.edu mtpr r1, dtbTag // Write the PTE and tag into the DTB 27878007Ssaidi@eecs.umich.edu 27888007Ssaidi@eecs.umich.edu 27898007Ssaidi@eecs.umich.edu//orig // map the next page too - in case the impure area crosses a page boundary 27908007Ssaidi@eecs.umich.edu//orig lda r4, 1@page_offset_size_bits(r1) // generate address for next page 27918007Ssaidi@eecs.umich.edu//orig srl r4, page_offset_size_bits, r0 // Clean off low bits of VA 27928007Ssaidi@eecs.umich.edu//orig sll r0, 32, r0 // shift to PFN field 27938007Ssaidi@eecs.umich.edu//orig lda r2, 0xff(r31) // all read enable and write enable bits set 27948007Ssaidi@eecs.umich.edu//orig sll r2, 8, r2 // move to PTE location 27958007Ssaidi@eecs.umich.edu//orig addq r0, r2, r0 // combine with PFN 27968007Ssaidi@eecs.umich.edu//orig mtpr r0, dtb_pte // Load PTE and set TB valid bit 27978007Ssaidi@eecs.umich.edu//orig mtpr r4, dtb_tag // write TB tag 27988007Ssaidi@eecs.umich.edu 27998007Ssaidi@eecs.umich.edu lda r4, (1<<va_s_off)(r1) // Generate address for next page 28008007Ssaidi@eecs.umich.edu srl r4, va_s_off, r0 // Clean off byte-within-page offset 28018007Ssaidi@eecs.umich.edu sll r0, pte_v_pfn, r0 // Shift to form PFN 28028007Ssaidi@eecs.umich.edu lda r0, pte_m_prot(r0) // Set all read/write enable bits 28038007Ssaidi@eecs.umich.edu mtpr r0, dtbPte // Load the PTE and set valid 28048007Ssaidi@eecs.umich.edu mtpr r4, dtbTag // Write the PTE and tag into the DTB 28058007Ssaidi@eecs.umich.edu 28068007Ssaidi@eecs.umich.edu sll r31, 0, r31 // stall cycle 1 // orig 28078007Ssaidi@eecs.umich.edu sll r31, 0, r31 // stall cycle 2 // orig 28088007Ssaidi@eecs.umich.edu sll r31, 0, r31 // stall cycle 3 // orig 28098007Ssaidi@eecs.umich.edu nop // orig 28108007Ssaidi@eecs.umich.edu 28118007Ssaidi@eecs.umich.edu//orig // add offset for saving fpr regs 28128007Ssaidi@eecs.umich.edu//orig fix_impure_gpr r1 28138007Ssaidi@eecs.umich.edu 28148007Ssaidi@eecs.umich.edu lda r1, 0x200(r1) // Point to center of CPU segment 28158007Ssaidi@eecs.umich.edu 28168007Ssaidi@eecs.umich.edu// now save the regs - F0-F31 28178007Ssaidi@eecs.umich.edu 28188007Ssaidi@eecs.umich.edu//orig #define t 0 28198007Ssaidi@eecs.umich.edu//orig .repeat 32 28208007Ssaidi@eecs.umich.edu//orig store_reg \t , fpu=1 28218007Ssaidi@eecs.umich.edu//orig #define t t + 1 28228007Ssaidi@eecs.umich.edu//orig .endr 28238007Ssaidi@eecs.umich.edu 28248007Ssaidi@eecs.umich.edu mf_fpcr f0 // original 28258007Ssaidi@eecs.umich.edu 28268007Ssaidi@eecs.umich.edu SAVE_FPR(f0,CNS_Q_FPR+0x00,r1) 28278007Ssaidi@eecs.umich.edu SAVE_FPR(f1,CNS_Q_FPR+0x08,r1) 28288007Ssaidi@eecs.umich.edu SAVE_FPR(f2,CNS_Q_FPR+0x10,r1) 28298007Ssaidi@eecs.umich.edu SAVE_FPR(f3,CNS_Q_FPR+0x18,r1) 28308007Ssaidi@eecs.umich.edu SAVE_FPR(f4,CNS_Q_FPR+0x20,r1) 28318007Ssaidi@eecs.umich.edu SAVE_FPR(f5,CNS_Q_FPR+0x28,r1) 28328007Ssaidi@eecs.umich.edu SAVE_FPR(f6,CNS_Q_FPR+0x30,r1) 28338007Ssaidi@eecs.umich.edu SAVE_FPR(f7,CNS_Q_FPR+0x38,r1) 28348007Ssaidi@eecs.umich.edu SAVE_FPR(f8,CNS_Q_FPR+0x40,r1) 28358007Ssaidi@eecs.umich.edu SAVE_FPR(f9,CNS_Q_FPR+0x48,r1) 28368007Ssaidi@eecs.umich.edu SAVE_FPR(f10,CNS_Q_FPR+0x50,r1) 28378007Ssaidi@eecs.umich.edu SAVE_FPR(f11,CNS_Q_FPR+0x58,r1) 28388007Ssaidi@eecs.umich.edu SAVE_FPR(f12,CNS_Q_FPR+0x60,r1) 28398007Ssaidi@eecs.umich.edu SAVE_FPR(f13,CNS_Q_FPR+0x68,r1) 28408007Ssaidi@eecs.umich.edu SAVE_FPR(f14,CNS_Q_FPR+0x70,r1) 28418007Ssaidi@eecs.umich.edu SAVE_FPR(f15,CNS_Q_FPR+0x78,r1) 28428007Ssaidi@eecs.umich.edu SAVE_FPR(f16,CNS_Q_FPR+0x80,r1) 28438007Ssaidi@eecs.umich.edu SAVE_FPR(f17,CNS_Q_FPR+0x88,r1) 28448007Ssaidi@eecs.umich.edu SAVE_FPR(f18,CNS_Q_FPR+0x90,r1) 28458007Ssaidi@eecs.umich.edu SAVE_FPR(f19,CNS_Q_FPR+0x98,r1) 28468007Ssaidi@eecs.umich.edu SAVE_FPR(f20,CNS_Q_FPR+0xA0,r1) 28478007Ssaidi@eecs.umich.edu SAVE_FPR(f21,CNS_Q_FPR+0xA8,r1) 28488007Ssaidi@eecs.umich.edu SAVE_FPR(f22,CNS_Q_FPR+0xB0,r1) 28498007Ssaidi@eecs.umich.edu SAVE_FPR(f23,CNS_Q_FPR+0xB8,r1) 28508007Ssaidi@eecs.umich.edu SAVE_FPR(f24,CNS_Q_FPR+0xC0,r1) 28518007Ssaidi@eecs.umich.edu SAVE_FPR(f25,CNS_Q_FPR+0xC8,r1) 28528007Ssaidi@eecs.umich.edu SAVE_FPR(f26,CNS_Q_FPR+0xD0,r1) 28538007Ssaidi@eecs.umich.edu SAVE_FPR(f27,CNS_Q_FPR+0xD8,r1) 28548007Ssaidi@eecs.umich.edu SAVE_FPR(f28,CNS_Q_FPR+0xE0,r1) 28558007Ssaidi@eecs.umich.edu SAVE_FPR(f29,CNS_Q_FPR+0xE8,r1) 28568007Ssaidi@eecs.umich.edu SAVE_FPR(f30,CNS_Q_FPR+0xF0,r1) 28578007Ssaidi@eecs.umich.edu SAVE_FPR(f31,CNS_Q_FPR+0xF8,r1) 28588007Ssaidi@eecs.umich.edu 28598007Ssaidi@eecs.umich.edu//orig //switch impure offset from gpr to ipr--- 28608007Ssaidi@eecs.umich.edu//orig unfix_impure_gpr r1 28618007Ssaidi@eecs.umich.edu//orig fix_impure_ipr r1 28628007Ssaidi@eecs.umich.edu//orig store_reg1 fpcsr, f0, r1, fpcsr=1 28638007Ssaidi@eecs.umich.edu 28648007Ssaidi@eecs.umich.edu SAVE_FPR(f0,CNS_Q_FPCSR,r1) // fpcsr loaded above into f0 -- can it reach// pb 28658007Ssaidi@eecs.umich.edu lda r1, -0x200(r1) // Restore the impure base address 28668007Ssaidi@eecs.umich.edu 28678007Ssaidi@eecs.umich.edu//orig // and back to gpr --- 28688007Ssaidi@eecs.umich.edu//orig unfix_impure_ipr r1 28698007Ssaidi@eecs.umich.edu//orig fix_impure_gpr r1 28708007Ssaidi@eecs.umich.edu 28718007Ssaidi@eecs.umich.edu//orig lda r0, cns_mchksize(r31) // get size of mchk area 28728007Ssaidi@eecs.umich.edu//orig store_reg1 mchkflag, r0, r1, ipr=1 28738007Ssaidi@eecs.umich.edu//orig mb 28748007Ssaidi@eecs.umich.edu 28758007Ssaidi@eecs.umich.edu lda r1, CNS_Q_IPR(r1) // Point to base of IPR area again 28768007Ssaidi@eecs.umich.edu // save this using the IPR base (it is closer) not the GRP base as they used...pb 28778007Ssaidi@eecs.umich.edu lda r0, MACHINE_CHECK_SIZE(r31) // get size of mchk area 28788007Ssaidi@eecs.umich.edu SAVE_SHADOW(r0,CNS_Q_MCHK,r1); 28798007Ssaidi@eecs.umich.edu mb 28808007Ssaidi@eecs.umich.edu 28818007Ssaidi@eecs.umich.edu//orig or r31, 1, r0 // get a one 28828007Ssaidi@eecs.umich.edu//orig store_reg1 flag, r0, r1, ipr=1 // set dump area flag 28838007Ssaidi@eecs.umich.edu//orig mb 28848007Ssaidi@eecs.umich.edu 28858007Ssaidi@eecs.umich.edu lda r1, -CNS_Q_IPR(r1) // back to the base 28868007Ssaidi@eecs.umich.edu lda r1, 0x200(r1) // Point to center of CPU segment 28878007Ssaidi@eecs.umich.edu or r31, 1, r0 // get a one 28888007Ssaidi@eecs.umich.edu SAVE_GPR(r0,CNS_Q_FLAG,r1) // // set dump area valid flag 28898007Ssaidi@eecs.umich.edu mb 28908007Ssaidi@eecs.umich.edu 28918007Ssaidi@eecs.umich.edu//orig // restore impure area base 28928007Ssaidi@eecs.umich.edu//orig unfix_impure_gpr r1 28938007Ssaidi@eecs.umich.edu lda r1, -0x200(r1) // Point to center of CPU segment 28948007Ssaidi@eecs.umich.edu 28958007Ssaidi@eecs.umich.edu mtpr r31, dtb_ia // clear the dtb //orig 28968007Ssaidi@eecs.umich.edu mtpr r31, itb_ia // clear the itb //orig 28978007Ssaidi@eecs.umich.edu 28988007Ssaidi@eecs.umich.edu//orig pvc_jsr savsta, bsr=1, dest=1 28998007Ssaidi@eecs.umich.edu ret r31, (r3) // and back we go 29008007Ssaidi@eecs.umich.edu#endif 29018007Ssaidi@eecs.umich.edu 29028007Ssaidi@eecs.umich.edu 29038007Ssaidi@eecs.umich.edu#if remove_restore_state == 0 29048007Ssaidi@eecs.umich.edu 29058007Ssaidi@eecs.umich.edu 29068007Ssaidi@eecs.umich.edu// .sbttl "PAL_RESTORE_STATE" 29078007Ssaidi@eecs.umich.edu//+ 29088007Ssaidi@eecs.umich.edu// 29098007Ssaidi@eecs.umich.edu// Pal_restore_state 29108007Ssaidi@eecs.umich.edu// 29118007Ssaidi@eecs.umich.edu// 29128007Ssaidi@eecs.umich.edu// register usage: 29138007Ssaidi@eecs.umich.edu// r1 = addr of impure area 29148007Ssaidi@eecs.umich.edu// r3 = return_address 29158007Ssaidi@eecs.umich.edu// all other regs are scratchable, as they are about to 29168007Ssaidi@eecs.umich.edu// be reloaded from ram. 29178007Ssaidi@eecs.umich.edu// 29188007Ssaidi@eecs.umich.edu// Function: 29198007Ssaidi@eecs.umich.edu// All chip state restored, all SRs, FRs, PTs, IPRs 29208007Ssaidi@eecs.umich.edu// *** except R1, R3, PT0, PT4, PT5 *** 29218007Ssaidi@eecs.umich.edu// 29228007Ssaidi@eecs.umich.edu//- 29238007Ssaidi@eecs.umich.edu ALIGN_BLOCK 29248007Ssaidi@eecs.umich.edupal_restore_state: 29258007Ssaidi@eecs.umich.edu 29268007Ssaidi@eecs.umich.edu//need to restore sc_ctl,bc_ctl,bc_config??? if so, need to figure out a safe way to do so. 29278007Ssaidi@eecs.umich.edu 29288007Ssaidi@eecs.umich.edu//orig // map the console io area virtually 29298007Ssaidi@eecs.umich.edu//orig mtpr r31, dtb_ia // clear the dtb 29308007Ssaidi@eecs.umich.edu//orig srl r1, page_offset_size_bits, r0 // Clean off low bits of VA 29318007Ssaidi@eecs.umich.edu//orig sll r0, 32, r0 // shift to PFN field 29328007Ssaidi@eecs.umich.edu//orig lda r2, 0xff(r31) // all read enable and write enable bits set 29338007Ssaidi@eecs.umich.edu//orig sll r2, 8, r2 // move to PTE location 29348007Ssaidi@eecs.umich.edu//orig addq r0, r2, r0 // combine with PFN 29358007Ssaidi@eecs.umich.edu//orig 29368007Ssaidi@eecs.umich.edu//orig mtpr r0, dtb_pte // Load PTE and set TB valid bit 29378007Ssaidi@eecs.umich.edu//orig mtpr r1, dtb_tag // write TB tag 29388007Ssaidi@eecs.umich.edu//orig 29398007Ssaidi@eecs.umich.edu 29408007Ssaidi@eecs.umich.edu mtpr r31, dtbIa // Clear all DTB entries 29418007Ssaidi@eecs.umich.edu srl r1, va_s_off, r0 // Clean off byte-within-page offset 29428007Ssaidi@eecs.umich.edu sll r0, pte_v_pfn, r0 // Shift to form PFN 29438007Ssaidi@eecs.umich.edu lda r0, pte_m_prot(r0) // Set all read/write enable bits 29448007Ssaidi@eecs.umich.edu mtpr r0, dtbPte // Load the PTE and set valid 29458007Ssaidi@eecs.umich.edu mtpr r1, dtbTag // Write the PTE and tag into the DTB 29468007Ssaidi@eecs.umich.edu 29478007Ssaidi@eecs.umich.edu 29488007Ssaidi@eecs.umich.edu//orig // map the next page too, in case impure area crosses page boundary 29498007Ssaidi@eecs.umich.edu//orig lda r4, 1@page_offset_size_bits(r1) // generate address for next page 29508007Ssaidi@eecs.umich.edu//orig srl r4, page_offset_size_bits, r0 // Clean off low bits of VA 29518007Ssaidi@eecs.umich.edu//orig sll r0, 32, r0 // shift to PFN field 29528007Ssaidi@eecs.umich.edu//orig lda r2, 0xff(r31) // all read enable and write enable bits set 29538007Ssaidi@eecs.umich.edu//orig sll r2, 8, r2 // move to PTE location 29548007Ssaidi@eecs.umich.edu//orig addq r0, r2, r0 // combine with PFN 29558007Ssaidi@eecs.umich.edu//orig 29568007Ssaidi@eecs.umich.edu//orig mtpr r0, dtb_pte // Load PTE and set TB valid bit 29578007Ssaidi@eecs.umich.edu//orig mtpr r4, dtb_tag // write TB tag - no virtual mbox instruction for 3 cycles 29588007Ssaidi@eecs.umich.edu 29598007Ssaidi@eecs.umich.edu lda r4, (1<<VA_S_OFF)(r1) // Generate address for next page 29608007Ssaidi@eecs.umich.edu srl r4, va_s_off, r0 // Clean off byte-within-page offset 29618007Ssaidi@eecs.umich.edu sll r0, pte_v_pfn, r0 // Shift to form PFN 29628007Ssaidi@eecs.umich.edu lda r0, pte_m_prot(r0) // Set all read/write enable bits 29638007Ssaidi@eecs.umich.edu mtpr r0, dtbPte // Load the PTE and set valid 29648007Ssaidi@eecs.umich.edu mtpr r4, dtbTag // Write the PTE and tag into the DTB 29658007Ssaidi@eecs.umich.edu 29668007Ssaidi@eecs.umich.edu//orig // save all floating regs 29678007Ssaidi@eecs.umich.edu//orig mfpr r0, icsr // get icsr 29688007Ssaidi@eecs.umich.edu//orig// assume ICSR_V_SDE gt <ICSR_V_FPE> // assertion checker 29698007Ssaidi@eecs.umich.edu//orig or r31, <<1@<ICSR_V_SDE-ICSR_V_FPE>> ! 1>, r2 // set SDE and FPE 29708007Ssaidi@eecs.umich.edu//orig sll r2, #icsr_v_fpe, r2 // shift for fpu spot 29718007Ssaidi@eecs.umich.edu//orig or r2, r0, r0 // set FEN on 29728007Ssaidi@eecs.umich.edu//orig mtpr r0, icsr // write to icsr, enabling FEN and SDE. 3 bubbles to floating instr. 29738007Ssaidi@eecs.umich.edu 29748007Ssaidi@eecs.umich.edu mfpr r0, icsr // Get current ICSR 29758007Ssaidi@eecs.umich.edu bis zero, 1, r2 // Get a '1' 29768007Ssaidi@eecs.umich.edu or r2, (1<<(icsr_v_sde-icsr_v_fpe)), r2 29778007Ssaidi@eecs.umich.edu sll r2, icsr_v_fpe, r2 // Shift bits into position 29788007Ssaidi@eecs.umich.edu bis r2, r2, r0 // Set ICSR<SDE> and ICSR<FPE> 29798007Ssaidi@eecs.umich.edu mtpr r0, icsr // Update the chip 29808007Ssaidi@eecs.umich.edu 29818007Ssaidi@eecs.umich.edu mfpr r31, pt0 // FPE bubble cycle 1 //orig 29828007Ssaidi@eecs.umich.edu mfpr r31, pt0 // FPE bubble cycle 2 //orig 29838007Ssaidi@eecs.umich.edu mfpr r31, pt0 // FPE bubble cycle 3 //orig 29848007Ssaidi@eecs.umich.edu 29858007Ssaidi@eecs.umich.edu//orig fix_impure_ipr r1 29868007Ssaidi@eecs.umich.edu//orig restore_reg1 fpcsr, f0, r1, fpcsr=1 29878007Ssaidi@eecs.umich.edu//orig mt_fpcr f0 29888007Ssaidi@eecs.umich.edu//orig 29898007Ssaidi@eecs.umich.edu//orig unfix_impure_ipr r1 29908007Ssaidi@eecs.umich.edu//orig fix_impure_gpr r1 // adjust impure pointer offset for gpr access 29918007Ssaidi@eecs.umich.edu//orig 29928007Ssaidi@eecs.umich.edu//orig // restore all floating regs 29938007Ssaidi@eecs.umich.edu//orig#define t 0 29948007Ssaidi@eecs.umich.edu//orig .repeat 32 29958007Ssaidi@eecs.umich.edu//orig restore_reg \t , fpu=1 29968007Ssaidi@eecs.umich.edu//orig#define t t + 1 29978007Ssaidi@eecs.umich.edu//orig .endr 29988007Ssaidi@eecs.umich.edu 29998007Ssaidi@eecs.umich.edu lda r1, 200(r1) // Point to base of IPR area again 30008007Ssaidi@eecs.umich.edu RESTORE_FPR(f0,CNS_Q_FPCSR,r1) // can it reach?? pb 30018007Ssaidi@eecs.umich.edu mt_fpcr f0 // original 30028007Ssaidi@eecs.umich.edu 30038007Ssaidi@eecs.umich.edu lda r1, 0x200(r1) // point to center of CPU segment 30048007Ssaidi@eecs.umich.edu RESTORE_FPR(f0,CNS_Q_FPR+0x00,r1) 30058007Ssaidi@eecs.umich.edu RESTORE_FPR(f1,CNS_Q_FPR+0x08,r1) 30068007Ssaidi@eecs.umich.edu RESTORE_FPR(f2,CNS_Q_FPR+0x10,r1) 30078007Ssaidi@eecs.umich.edu RESTORE_FPR(f3,CNS_Q_FPR+0x18,r1) 30088007Ssaidi@eecs.umich.edu RESTORE_FPR(f4,CNS_Q_FPR+0x20,r1) 30098007Ssaidi@eecs.umich.edu RESTORE_FPR(f5,CNS_Q_FPR+0x28,r1) 30108007Ssaidi@eecs.umich.edu RESTORE_FPR(f6,CNS_Q_FPR+0x30,r1) 30118007Ssaidi@eecs.umich.edu RESTORE_FPR(f7,CNS_Q_FPR+0x38,r1) 30128007Ssaidi@eecs.umich.edu RESTORE_FPR(f8,CNS_Q_FPR+0x40,r1) 30138007Ssaidi@eecs.umich.edu RESTORE_FPR(f9,CNS_Q_FPR+0x48,r1) 30148007Ssaidi@eecs.umich.edu RESTORE_FPR(f10,CNS_Q_FPR+0x50,r1) 30158007Ssaidi@eecs.umich.edu RESTORE_FPR(f11,CNS_Q_FPR+0x58,r1) 30168007Ssaidi@eecs.umich.edu RESTORE_FPR(f12,CNS_Q_FPR+0x60,r1) 30178007Ssaidi@eecs.umich.edu RESTORE_FPR(f13,CNS_Q_FPR+0x68,r1) 30188007Ssaidi@eecs.umich.edu RESTORE_FPR(f14,CNS_Q_FPR+0x70,r1) 30198007Ssaidi@eecs.umich.edu RESTORE_FPR(f15,CNS_Q_FPR+0x78,r1) 30208007Ssaidi@eecs.umich.edu RESTORE_FPR(f16,CNS_Q_FPR+0x80,r1) 30218007Ssaidi@eecs.umich.edu RESTORE_FPR(f17,CNS_Q_FPR+0x88,r1) 30228007Ssaidi@eecs.umich.edu RESTORE_FPR(f18,CNS_Q_FPR+0x90,r1) 30238007Ssaidi@eecs.umich.edu RESTORE_FPR(f19,CNS_Q_FPR+0x98,r1) 30248007Ssaidi@eecs.umich.edu RESTORE_FPR(f20,CNS_Q_FPR+0xA0,r1) 30258007Ssaidi@eecs.umich.edu RESTORE_FPR(f21,CNS_Q_FPR+0xA8,r1) 30268007Ssaidi@eecs.umich.edu RESTORE_FPR(f22,CNS_Q_FPR+0xB0,r1) 30278007Ssaidi@eecs.umich.edu RESTORE_FPR(f23,CNS_Q_FPR+0xB8,r1) 30288007Ssaidi@eecs.umich.edu RESTORE_FPR(f24,CNS_Q_FPR+0xC0,r1) 30298007Ssaidi@eecs.umich.edu RESTORE_FPR(f25,CNS_Q_FPR+0xC8,r1) 30308007Ssaidi@eecs.umich.edu RESTORE_FPR(f26,CNS_Q_FPR+0xD0,r1) 30318007Ssaidi@eecs.umich.edu RESTORE_FPR(f27,CNS_Q_FPR+0xD8,r1) 30328007Ssaidi@eecs.umich.edu RESTORE_FPR(f28,CNS_Q_FPR+0xE0,r1) 30338007Ssaidi@eecs.umich.edu RESTORE_FPR(f29,CNS_Q_FPR+0xE8,r1) 30348007Ssaidi@eecs.umich.edu RESTORE_FPR(f30,CNS_Q_FPR+0xF0,r1) 30358007Ssaidi@eecs.umich.edu RESTORE_FPR(f31,CNS_Q_FPR+0xF8,r1) 30368007Ssaidi@eecs.umich.edu 30378007Ssaidi@eecs.umich.edu//orig // switch impure pointer from gpr to ipr area -- 30388007Ssaidi@eecs.umich.edu//orig unfix_impure_gpr r1 30398007Ssaidi@eecs.umich.edu//orig fix_impure_ipr r1 30408007Ssaidi@eecs.umich.edu//orig 30418007Ssaidi@eecs.umich.edu//orig // restore all pal regs 30428007Ssaidi@eecs.umich.edu//orig#define t 1 30438007Ssaidi@eecs.umich.edu//orig .repeat 23 30448007Ssaidi@eecs.umich.edu//orig restore_reg \t , pal=1 30458007Ssaidi@eecs.umich.edu//orig#define t t + 1 30468007Ssaidi@eecs.umich.edu//orig .endr 30478007Ssaidi@eecs.umich.edu 30488007Ssaidi@eecs.umich.edu lda r1, -0x200(r1) // Restore base address of impure area. 30498007Ssaidi@eecs.umich.edu lda r1, CNS_Q_IPR(r1) // Point to base of IPR area. 30508007Ssaidi@eecs.umich.edu RESTORE_IPR(pt0,CNS_Q_PT+0x00,r1) // the osf code didn't save/restore palTemp 0 ?? pboyle 30518007Ssaidi@eecs.umich.edu RESTORE_IPR(pt1,CNS_Q_PT+0x08,r1) 30528007Ssaidi@eecs.umich.edu RESTORE_IPR(pt2,CNS_Q_PT+0x10,r1) 30538007Ssaidi@eecs.umich.edu RESTORE_IPR(pt3,CNS_Q_PT+0x18,r1) 30548007Ssaidi@eecs.umich.edu RESTORE_IPR(pt4,CNS_Q_PT+0x20,r1) 30558007Ssaidi@eecs.umich.edu RESTORE_IPR(pt5,CNS_Q_PT+0x28,r1) 30568007Ssaidi@eecs.umich.edu RESTORE_IPR(pt6,CNS_Q_PT+0x30,r1) 30578007Ssaidi@eecs.umich.edu RESTORE_IPR(pt7,CNS_Q_PT+0x38,r1) 30588007Ssaidi@eecs.umich.edu RESTORE_IPR(pt8,CNS_Q_PT+0x40,r1) 30598007Ssaidi@eecs.umich.edu RESTORE_IPR(pt9,CNS_Q_PT+0x48,r1) 30608007Ssaidi@eecs.umich.edu RESTORE_IPR(pt10,CNS_Q_PT+0x50,r1) 30618007Ssaidi@eecs.umich.edu RESTORE_IPR(pt11,CNS_Q_PT+0x58,r1) 30628007Ssaidi@eecs.umich.edu RESTORE_IPR(pt12,CNS_Q_PT+0x60,r1) 30638007Ssaidi@eecs.umich.edu RESTORE_IPR(pt13,CNS_Q_PT+0x68,r1) 30648007Ssaidi@eecs.umich.edu RESTORE_IPR(pt14,CNS_Q_PT+0x70,r1) 30658007Ssaidi@eecs.umich.edu RESTORE_IPR(pt15,CNS_Q_PT+0x78,r1) 30668007Ssaidi@eecs.umich.edu RESTORE_IPR(pt16,CNS_Q_PT+0x80,r1) 30678007Ssaidi@eecs.umich.edu RESTORE_IPR(pt17,CNS_Q_PT+0x88,r1) 30688007Ssaidi@eecs.umich.edu RESTORE_IPR(pt18,CNS_Q_PT+0x90,r1) 30698007Ssaidi@eecs.umich.edu RESTORE_IPR(pt19,CNS_Q_PT+0x98,r1) 30708007Ssaidi@eecs.umich.edu RESTORE_IPR(pt20,CNS_Q_PT+0xA0,r1) 30718007Ssaidi@eecs.umich.edu RESTORE_IPR(pt21,CNS_Q_PT+0xA8,r1) 30728007Ssaidi@eecs.umich.edu RESTORE_IPR(pt22,CNS_Q_PT+0xB0,r1) 30738007Ssaidi@eecs.umich.edu RESTORE_IPR(pt23,CNS_Q_PT+0xB8,r1) 30748007Ssaidi@eecs.umich.edu 30758007Ssaidi@eecs.umich.edu 30768007Ssaidi@eecs.umich.edu//orig restore_reg exc_addr, ipr=1 // restore ipr 30778007Ssaidi@eecs.umich.edu//orig restore_reg pal_base, ipr=1 // restore ipr 30788007Ssaidi@eecs.umich.edu//orig restore_reg ipl, ipr=1 // restore ipr 30798007Ssaidi@eecs.umich.edu//orig restore_reg ps, ipr=1 // restore ipr 30808007Ssaidi@eecs.umich.edu//orig mtpr r0, dtb_cm // set current mode in mbox too 30818007Ssaidi@eecs.umich.edu//orig restore_reg itb_asn, ipr=1 30828007Ssaidi@eecs.umich.edu//orig srl r0, itb_asn_v_asn, r0 30838007Ssaidi@eecs.umich.edu//orig sll r0, dtb_asn_v_asn, r0 30848007Ssaidi@eecs.umich.edu//orig mtpr r0, dtb_asn // set ASN in Mbox too 30858007Ssaidi@eecs.umich.edu//orig restore_reg ivptbr, ipr=1 30868007Ssaidi@eecs.umich.edu//orig mtpr r0, mvptbr // use ivptbr value to restore mvptbr 30878007Ssaidi@eecs.umich.edu//orig restore_reg mcsr, ipr=1 30888007Ssaidi@eecs.umich.edu//orig restore_reg aster, ipr=1 30898007Ssaidi@eecs.umich.edu//orig restore_reg astrr, ipr=1 30908007Ssaidi@eecs.umich.edu//orig restore_reg sirr, ipr=1 30918007Ssaidi@eecs.umich.edu//orig restore_reg maf_mode, ipr=1 // no mbox instruction for 3 cycles 30928007Ssaidi@eecs.umich.edu//orig mfpr r31, pt0 // (may issue with mt maf_mode) 30938007Ssaidi@eecs.umich.edu//orig mfpr r31, pt0 // bubble cycle 1 30948007Ssaidi@eecs.umich.edu//orig mfpr r31, pt0 // bubble cycle 2 30958007Ssaidi@eecs.umich.edu//orig mfpr r31, pt0 // bubble cycle 3 30968007Ssaidi@eecs.umich.edu//orig mfpr r31, pt0 // (may issue with following ld) 30978007Ssaidi@eecs.umich.edu 30988007Ssaidi@eecs.umich.edu // r0 gets the value of RESTORE_IPR in the macro and this code uses this side effect (gag) 30998007Ssaidi@eecs.umich.edu RESTORE_IPR(excAddr,CNS_Q_EXC_ADDR,r1) 31008007Ssaidi@eecs.umich.edu RESTORE_IPR(palBase,CNS_Q_PAL_BASE,r1) 31018007Ssaidi@eecs.umich.edu RESTORE_IPR(ipl,CNS_Q_IPL,r1) 31028007Ssaidi@eecs.umich.edu RESTORE_IPR(ips,CNS_Q_IPS,r1) 31038007Ssaidi@eecs.umich.edu mtpr r0, dtbCm // Set Mbox current mode too. 31048007Ssaidi@eecs.umich.edu RESTORE_IPR(itbAsn,CNS_Q_ITB_ASN,r1) 31058007Ssaidi@eecs.umich.edu srl r0, 4, r0 31068007Ssaidi@eecs.umich.edu sll r0, 57, r0 31078007Ssaidi@eecs.umich.edu mtpr r0, dtbAsn // Set Mbox ASN too 31088007Ssaidi@eecs.umich.edu RESTORE_IPR(iVptBr,CNS_Q_IVPTBR,r1) 31098007Ssaidi@eecs.umich.edu mtpr r0, mVptBr // Set Mbox VptBr too 31108007Ssaidi@eecs.umich.edu RESTORE_IPR(mcsr,CNS_Q_MCSR,r1) 31118007Ssaidi@eecs.umich.edu RESTORE_IPR(aster,CNS_Q_ASTER,r1) 31128007Ssaidi@eecs.umich.edu RESTORE_IPR(astrr,CNS_Q_ASTRR,r1) 31138007Ssaidi@eecs.umich.edu RESTORE_IPR(sirr,CNS_Q_SIRR,r1) 31148007Ssaidi@eecs.umich.edu RESTORE_IPR(mafMode,CNS_Q_MAF_MODE,r1) 31158007Ssaidi@eecs.umich.edu STALL 31168007Ssaidi@eecs.umich.edu STALL 31178007Ssaidi@eecs.umich.edu STALL 31188007Ssaidi@eecs.umich.edu STALL 31198007Ssaidi@eecs.umich.edu STALL 31208007Ssaidi@eecs.umich.edu 31218007Ssaidi@eecs.umich.edu 31228007Ssaidi@eecs.umich.edu // restore all integer shadow regs 31238007Ssaidi@eecs.umich.edu//orig#define t 8 31248007Ssaidi@eecs.umich.edu//orig .repeat 7 31258007Ssaidi@eecs.umich.edu//orig restore_reg \t, shadow=1 31268007Ssaidi@eecs.umich.edu//orig#define t t + 1 31278007Ssaidi@eecs.umich.edu//orig .endr 31288007Ssaidi@eecs.umich.edu//orig restore_reg 25, shadow=1 31298007Ssaidi@eecs.umich.edu//orig restore_reg dc_mode, ipr=1 // no mbox instructions for 4 cycles 31308007Ssaidi@eecs.umich.edu 31318007Ssaidi@eecs.umich.edu RESTORE_SHADOW( r8,CNS_Q_SHADOW+0x00,r1) // also called p0...p7 in the Hudson code 31328007Ssaidi@eecs.umich.edu RESTORE_SHADOW( r9,CNS_Q_SHADOW+0x08,r1) 31338007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r10,CNS_Q_SHADOW+0x10,r1) 31348007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r11,CNS_Q_SHADOW+0x18,r1) 31358007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r12,CNS_Q_SHADOW+0x20,r1) 31368007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r13,CNS_Q_SHADOW+0x28,r1) 31378007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r14,CNS_Q_SHADOW+0x30,r1) 31388007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r25,CNS_Q_SHADOW+0x38,r1) 31398007Ssaidi@eecs.umich.edu RESTORE_IPR(dcMode,CNS_Q_DC_MODE,r1) 31408007Ssaidi@eecs.umich.edu 31418007Ssaidi@eecs.umich.edu // 31428007Ssaidi@eecs.umich.edu // Get out of shadow mode 31438007Ssaidi@eecs.umich.edu // 31448007Ssaidi@eecs.umich.edu 31458007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad last load to icsr write (in case of replay, icsr will be written anyway) //orig 31468007Ssaidi@eecs.umich.edu mfpr r31, pt0 // "" //orig 31478007Ssaidi@eecs.umich.edu mfpr r0, icsr // Get icsr //orig 31488007Ssaidi@eecs.umich.edu//orig ldah r2, <1@<icsr_v_sde-16>>(r31) // Get a one in SHADOW_ENABLE bit location 31498007Ssaidi@eecs.umich.edu ldah r2, (1<<(ICSR_V_SDE-16))(r31) // Get a one in SHADOW_ENABLE bit location //orig 31508007Ssaidi@eecs.umich.edu bic r0, r2, r2 // ICSR with SDE clear //orig 31518007Ssaidi@eecs.umich.edu mtpr r2, icsr // Turn off SDE - no palshadow rd/wr for 3 bubble cycles //orig 31528007Ssaidi@eecs.umich.edu 31538007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 1 //orig 31548007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 2 //orig 31558007Ssaidi@eecs.umich.edu mfpr r31, pt0 // SDE bubble cycle 3 //orig 31568007Ssaidi@eecs.umich.edu nop //orig 31578007Ssaidi@eecs.umich.edu 31588007Ssaidi@eecs.umich.edu//orig // switch impure pointer from ipr to gpr area -- 31598007Ssaidi@eecs.umich.edu//orig unfix_impure_ipr r1 31608007Ssaidi@eecs.umich.edu//orig fix_impure_gpr r1 31618007Ssaidi@eecs.umich.edu//orig // restore all integer regs 31628007Ssaidi@eecs.umich.edu//orig#define t 4 31638007Ssaidi@eecs.umich.edu//orig .repeat 28 31648007Ssaidi@eecs.umich.edu//orig restore_reg \t 31658007Ssaidi@eecs.umich.edu//orig#define t t + 1 31668007Ssaidi@eecs.umich.edu//orig .endr 31678007Ssaidi@eecs.umich.edu 31688007Ssaidi@eecs.umich.edu// Restore GPRs (r0, r2 are restored later, r1 and r3 are trashed) ... 31698007Ssaidi@eecs.umich.edu 31708007Ssaidi@eecs.umich.edu lda r1, -CNS_Q_IPR(r1) // Restore base address of impure area 31718007Ssaidi@eecs.umich.edu lda r1, 0x200(r1) // Point to center of CPU segment 31728007Ssaidi@eecs.umich.edu 31738007Ssaidi@eecs.umich.edu RESTORE_GPR(r4,CNS_Q_GPR+0x20,r1) 31748007Ssaidi@eecs.umich.edu RESTORE_GPR(r5,CNS_Q_GPR+0x28,r1) 31758007Ssaidi@eecs.umich.edu RESTORE_GPR(r6,CNS_Q_GPR+0x30,r1) 31768007Ssaidi@eecs.umich.edu RESTORE_GPR(r7,CNS_Q_GPR+0x38,r1) 31778007Ssaidi@eecs.umich.edu RESTORE_GPR(r8,CNS_Q_GPR+0x40,r1) 31788007Ssaidi@eecs.umich.edu RESTORE_GPR(r9,CNS_Q_GPR+0x48,r1) 31798007Ssaidi@eecs.umich.edu RESTORE_GPR(r10,CNS_Q_GPR+0x50,r1) 31808007Ssaidi@eecs.umich.edu RESTORE_GPR(r11,CNS_Q_GPR+0x58,r1) 31818007Ssaidi@eecs.umich.edu RESTORE_GPR(r12,CNS_Q_GPR+0x60,r1) 31828007Ssaidi@eecs.umich.edu RESTORE_GPR(r13,CNS_Q_GPR+0x68,r1) 31838007Ssaidi@eecs.umich.edu RESTORE_GPR(r14,CNS_Q_GPR+0x70,r1) 31848007Ssaidi@eecs.umich.edu RESTORE_GPR(r15,CNS_Q_GPR+0x78,r1) 31858007Ssaidi@eecs.umich.edu RESTORE_GPR(r16,CNS_Q_GPR+0x80,r1) 31868007Ssaidi@eecs.umich.edu RESTORE_GPR(r17,CNS_Q_GPR+0x88,r1) 31878007Ssaidi@eecs.umich.edu RESTORE_GPR(r18,CNS_Q_GPR+0x90,r1) 31888007Ssaidi@eecs.umich.edu RESTORE_GPR(r19,CNS_Q_GPR+0x98,r1) 31898007Ssaidi@eecs.umich.edu RESTORE_GPR(r20,CNS_Q_GPR+0xA0,r1) 31908007Ssaidi@eecs.umich.edu RESTORE_GPR(r21,CNS_Q_GPR+0xA8,r1) 31918007Ssaidi@eecs.umich.edu RESTORE_GPR(r22,CNS_Q_GPR+0xB0,r1) 31928007Ssaidi@eecs.umich.edu RESTORE_GPR(r23,CNS_Q_GPR+0xB8,r1) 31938007Ssaidi@eecs.umich.edu RESTORE_GPR(r24,CNS_Q_GPR+0xC0,r1) 31948007Ssaidi@eecs.umich.edu RESTORE_GPR(r25,CNS_Q_GPR+0xC8,r1) 31958007Ssaidi@eecs.umich.edu RESTORE_GPR(r26,CNS_Q_GPR+0xD0,r1) 31968007Ssaidi@eecs.umich.edu RESTORE_GPR(r27,CNS_Q_GPR+0xD8,r1) 31978007Ssaidi@eecs.umich.edu RESTORE_GPR(r28,CNS_Q_GPR+0xE0,r1) 31988007Ssaidi@eecs.umich.edu RESTORE_GPR(r29,CNS_Q_GPR+0xE8,r1) 31998007Ssaidi@eecs.umich.edu RESTORE_GPR(r30,CNS_Q_GPR+0xF0,r1) 32008007Ssaidi@eecs.umich.edu RESTORE_GPR(r31,CNS_Q_GPR+0xF8,r1) 32018007Ssaidi@eecs.umich.edu 32028007Ssaidi@eecs.umich.edu//orig // switch impure pointer from gpr to ipr area -- 32038007Ssaidi@eecs.umich.edu//orig unfix_impure_gpr r1 32048007Ssaidi@eecs.umich.edu//orig fix_impure_ipr r1 32058007Ssaidi@eecs.umich.edu//orig restore_reg icsr, ipr=1 // restore original icsr- 4 bubbles to hw_rei 32068007Ssaidi@eecs.umich.edu 32078007Ssaidi@eecs.umich.edu lda t0, -0x200(t0) // Restore base address of impure area. 32088007Ssaidi@eecs.umich.edu lda t0, CNS_Q_IPR(t0) // Point to base of IPR area again. 32098007Ssaidi@eecs.umich.edu RESTORE_IPR(icsr,CNS_Q_ICSR,r1) 32108007Ssaidi@eecs.umich.edu 32118007Ssaidi@eecs.umich.edu//orig // and back again -- 32128007Ssaidi@eecs.umich.edu//orig unfix_impure_ipr r1 32138007Ssaidi@eecs.umich.edu//orig fix_impure_gpr r1 32148007Ssaidi@eecs.umich.edu//orig store_reg1 flag, r31, r1, ipr=1 // clear dump area valid flag 32158007Ssaidi@eecs.umich.edu//orig mb 32168007Ssaidi@eecs.umich.edu 32178007Ssaidi@eecs.umich.edu lda t0, -CNS_Q_IPR(t0) // Back to base of impure area again, 32188007Ssaidi@eecs.umich.edu lda t0, 0x200(t0) // and back to center of CPU segment 32198007Ssaidi@eecs.umich.edu SAVE_GPR(r31,CNS_Q_FLAG,r1) // Clear the dump area valid flag 32208007Ssaidi@eecs.umich.edu mb 32218007Ssaidi@eecs.umich.edu 32228007Ssaidi@eecs.umich.edu//orig // and back we go 32238007Ssaidi@eecs.umich.edu//orig// restore_reg 3 32248007Ssaidi@eecs.umich.edu//orig restore_reg 2 32258007Ssaidi@eecs.umich.edu//orig// restore_reg 1 32268007Ssaidi@eecs.umich.edu//orig restore_reg 0 32278007Ssaidi@eecs.umich.edu//orig // restore impure area base 32288007Ssaidi@eecs.umich.edu//orig unfix_impure_gpr r1 32298007Ssaidi@eecs.umich.edu 32308007Ssaidi@eecs.umich.edu RESTORE_GPR(r2,CNS_Q_GPR+0x10,r1) 32318007Ssaidi@eecs.umich.edu RESTORE_GPR(r0,CNS_Q_GPR+0x00,r1) 32328007Ssaidi@eecs.umich.edu lda r1, -0x200(r1) // Restore impure base address 32338007Ssaidi@eecs.umich.edu 32348007Ssaidi@eecs.umich.edu mfpr r31, pt0 // stall for ldqp above //orig 32358007Ssaidi@eecs.umich.edu 32368007Ssaidi@eecs.umich.edu mtpr r31, dtb_ia // clear the tb //orig 32378007Ssaidi@eecs.umich.edu mtpr r31, itb_ia // clear the itb //orig 32388007Ssaidi@eecs.umich.edu 32398007Ssaidi@eecs.umich.edu//orig pvc_jsr rststa, bsr=1, dest=1 32408007Ssaidi@eecs.umich.edu ret r31, (r3) // back we go //orig 32418007Ssaidi@eecs.umich.edu#endif 32428007Ssaidi@eecs.umich.edu 32438007Ssaidi@eecs.umich.edu 32448007Ssaidi@eecs.umich.edu//+ 32458007Ssaidi@eecs.umich.edu// pal_pal_bug_check -- code has found a bugcheck situation. 32468007Ssaidi@eecs.umich.edu// Set things up and join common machine check flow. 32478007Ssaidi@eecs.umich.edu// 32488007Ssaidi@eecs.umich.edu// Input: 32498007Ssaidi@eecs.umich.edu// r14 - exc_addr 32508007Ssaidi@eecs.umich.edu// 32518007Ssaidi@eecs.umich.edu// On exit: 32528007Ssaidi@eecs.umich.edu// pt0 - saved r0 32538007Ssaidi@eecs.umich.edu// pt1 - saved r1 32548007Ssaidi@eecs.umich.edu// pt4 - saved r4 32558007Ssaidi@eecs.umich.edu// pt5 - saved r5 32568007Ssaidi@eecs.umich.edu// pt6 - saved r6 32578007Ssaidi@eecs.umich.edu// pt10 - saved exc_addr 32588007Ssaidi@eecs.umich.edu// pt_misc<47:32> - mchk code 32598007Ssaidi@eecs.umich.edu// pt_misc<31:16> - scb vector 32608007Ssaidi@eecs.umich.edu// r14 - base of Cbox IPRs in IO space 32618007Ssaidi@eecs.umich.edu// MCES<mchk> is set 32628007Ssaidi@eecs.umich.edu//- 32638007Ssaidi@eecs.umich.edu 32648007Ssaidi@eecs.umich.edu ALIGN_BLOCK 32658007Ssaidi@eecs.umich.edu .globl pal_pal_bug_check_from_int 32668007Ssaidi@eecs.umich.edupal_pal_bug_check_from_int: 32678007Ssaidi@eecs.umich.edu DEBUGSTORE(0x79) 32688007Ssaidi@eecs.umich.edu//simos DEBUG_EXC_ADDR() 32698007Ssaidi@eecs.umich.edu DEBUGSTORE(0x20) 32708007Ssaidi@eecs.umich.edu//simos bsr r25, put_hex 32718007Ssaidi@eecs.umich.edu lda r25, mchk_c_bugcheck(r31) 32728007Ssaidi@eecs.umich.edu addq r25, 1, r25 // set flag indicating we came from interrupt and stack is already pushed 32738007Ssaidi@eecs.umich.edu br r31, pal_pal_mchk 32748007Ssaidi@eecs.umich.edu nop 32758007Ssaidi@eecs.umich.edu 32768007Ssaidi@eecs.umich.edupal_pal_bug_check: 32778007Ssaidi@eecs.umich.edu lda r25, mchk_c_bugcheck(r31) 32788007Ssaidi@eecs.umich.edu 32798007Ssaidi@eecs.umich.edupal_pal_mchk: 32808007Ssaidi@eecs.umich.edu sll r25, 32, r25 // Move mchk code to position 32818007Ssaidi@eecs.umich.edu 32828007Ssaidi@eecs.umich.edu mtpr r14, pt10 // Stash exc_addr 32838007Ssaidi@eecs.umich.edu mtpr r14, exc_addr 32848007Ssaidi@eecs.umich.edu 32858007Ssaidi@eecs.umich.edu mfpr r12, pt_misc // Get MCES and scratch 32868007Ssaidi@eecs.umich.edu zap r12, 0x3c, r12 32878007Ssaidi@eecs.umich.edu 32888007Ssaidi@eecs.umich.edu or r12, r25, r12 // Combine mchk code 32898007Ssaidi@eecs.umich.edu lda r25, scb_v_procmchk(r31) // Get SCB vector 32908007Ssaidi@eecs.umich.edu 32918007Ssaidi@eecs.umich.edu sll r25, 16, r25 // Move SCBv to position 32928007Ssaidi@eecs.umich.edu or r12, r25, r25 // Combine SCBv 32938007Ssaidi@eecs.umich.edu 32948007Ssaidi@eecs.umich.edu mtpr r0, pt0 // Stash for scratch 32958007Ssaidi@eecs.umich.edu bis r25, mces_m_mchk, r25 // Set MCES<MCHK> bit 32968007Ssaidi@eecs.umich.edu 32978007Ssaidi@eecs.umich.edu mtpr r25, pt_misc // Save mchk code!scbv!whami!mces 32988007Ssaidi@eecs.umich.edu ldah r14, 0xfff0(r31) 32998007Ssaidi@eecs.umich.edu 33008007Ssaidi@eecs.umich.edu mtpr r1, pt1 // Stash for scratch 33018007Ssaidi@eecs.umich.edu zap r14, 0xE0, r14 // Get Cbox IPR base 33028007Ssaidi@eecs.umich.edu 33038007Ssaidi@eecs.umich.edu mtpr r4, pt4 33048007Ssaidi@eecs.umich.edu mtpr r5, pt5 33058007Ssaidi@eecs.umich.edu 33068007Ssaidi@eecs.umich.edu mtpr r6, pt6 33078007Ssaidi@eecs.umich.edu blbs r12, sys_double_machine_check // MCHK halt if double machine check 33088007Ssaidi@eecs.umich.edu 33098007Ssaidi@eecs.umich.edu br r31, sys_mchk_collect_iprs // Join common machine check flow 33108007Ssaidi@eecs.umich.edu 33118007Ssaidi@eecs.umich.edu// align_to_call_pal_section // Align to address of first call_pal entry point - 2000 33128007Ssaidi@eecs.umich.edu 33138007Ssaidi@eecs.umich.edu// .sbttl "HALT - PALcode for HALT instruction" 33148007Ssaidi@eecs.umich.edu 33158007Ssaidi@eecs.umich.edu//+ 33168007Ssaidi@eecs.umich.edu// 33178007Ssaidi@eecs.umich.edu// Entry: 33188007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 33198007Ssaidi@eecs.umich.edu// 33208007Ssaidi@eecs.umich.edu// Function: 33218007Ssaidi@eecs.umich.edu// GO to console code 33228007Ssaidi@eecs.umich.edu// 33238007Ssaidi@eecs.umich.edu//- 33248007Ssaidi@eecs.umich.edu 33258007Ssaidi@eecs.umich.edu .text 1 33268007Ssaidi@eecs.umich.edu// . = 0x2000 33278007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_HALT_ENTRY) 33288007Ssaidi@eecs.umich.educall_pal_halt: 33298007Ssaidi@eecs.umich.edu#if rax_mode == 0 33308007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad exc_addr read 33318007Ssaidi@eecs.umich.edu mfpr r31, pt0 33328007Ssaidi@eecs.umich.edu 33338007Ssaidi@eecs.umich.edu mfpr r12, exc_addr // get PC 33348007Ssaidi@eecs.umich.edu subq r12, 4, r12 // Point to the HALT 33358007Ssaidi@eecs.umich.edu 33368007Ssaidi@eecs.umich.edu mtpr r12, exc_addr 33378007Ssaidi@eecs.umich.edu mtpr r0, pt0 33388007Ssaidi@eecs.umich.edu 33398007Ssaidi@eecs.umich.edu//orig pvc_jsr updpcb, bsr=1 33408007Ssaidi@eecs.umich.edu bsr r0, pal_update_pcb // update the pcb 33418007Ssaidi@eecs.umich.edu lda r0, hlt_c_sw_halt(r31) // set halt code to sw halt 33428007Ssaidi@eecs.umich.edu br r31, sys_enter_console // enter the console 33438007Ssaidi@eecs.umich.edu 33448007Ssaidi@eecs.umich.edu#else // RAX mode 33458007Ssaidi@eecs.umich.edu mb 33468007Ssaidi@eecs.umich.edu mb 33478007Ssaidi@eecs.umich.edu mtpr r9, ev5__dtb_asn // no Dstream virtual ref for next 3 cycles. 33488007Ssaidi@eecs.umich.edu mtpr r9, ev5__itb_asn // E1. Update ITB ASN. No hw_rei for 5 cycles. 33498007Ssaidi@eecs.umich.edu mtpr r8, exc_addr // no HW_REI for 1 cycle. 33508007Ssaidi@eecs.umich.edu blbc r9, not_begin_case 33518007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_ia // clear DTB. No Dstream virtual ref for 2 cycles. 33528007Ssaidi@eecs.umich.edu mtpr r31, ev5__itb_ia // clear ITB. 33538007Ssaidi@eecs.umich.edu 33548007Ssaidi@eecs.umich.edunot_begin_case: 33558007Ssaidi@eecs.umich.edu nop 33568007Ssaidi@eecs.umich.edu nop 33578007Ssaidi@eecs.umich.edu 33588007Ssaidi@eecs.umich.edu nop 33598007Ssaidi@eecs.umich.edu nop // pad mt itb_asn ->hw_rei_stall 33608007Ssaidi@eecs.umich.edu 33618007Ssaidi@eecs.umich.edu hw_rei_stall 33628007Ssaidi@eecs.umich.edu#endif 33638007Ssaidi@eecs.umich.edu 33648007Ssaidi@eecs.umich.edu// .sbttl "CFLUSH- PALcode for CFLUSH instruction" 33658007Ssaidi@eecs.umich.edu 33668007Ssaidi@eecs.umich.edu//+ 33678007Ssaidi@eecs.umich.edu// 33688007Ssaidi@eecs.umich.edu// Entry: 33698007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 33708007Ssaidi@eecs.umich.edu// 33718007Ssaidi@eecs.umich.edu// R16 - contains the PFN of the page to be flushed 33728007Ssaidi@eecs.umich.edu// 33738007Ssaidi@eecs.umich.edu// Function: 33748007Ssaidi@eecs.umich.edu// Flush all Dstream caches of 1 entire page 33758007Ssaidi@eecs.umich.edu// The CFLUSH routine is in the system specific module. 33768007Ssaidi@eecs.umich.edu// 33778007Ssaidi@eecs.umich.edu//- 33788007Ssaidi@eecs.umich.edu 33798007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_CFLUSH_ENTRY) 33808007Ssaidi@eecs.umich.eduCall_Pal_Cflush: 33818007Ssaidi@eecs.umich.edu br r31, sys_cflush 33828007Ssaidi@eecs.umich.edu 33838007Ssaidi@eecs.umich.edu// .sbttl "DRAINA - PALcode for DRAINA instruction" 33848007Ssaidi@eecs.umich.edu//+ 33858007Ssaidi@eecs.umich.edu// 33868007Ssaidi@eecs.umich.edu// Entry: 33878007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 33888007Ssaidi@eecs.umich.edu// Implicit TRAPB performed by hardware. 33898007Ssaidi@eecs.umich.edu// 33908007Ssaidi@eecs.umich.edu// Function: 33918007Ssaidi@eecs.umich.edu// Stall instruction issue until all prior instructions are guaranteed to 33928007Ssaidi@eecs.umich.edu// complete without incurring aborts. For the EV5 implementation, this 33938007Ssaidi@eecs.umich.edu// means waiting until all pending DREADS are returned. 33948007Ssaidi@eecs.umich.edu// 33958007Ssaidi@eecs.umich.edu//- 33968007Ssaidi@eecs.umich.edu 33978007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_DRAINA_ENTRY) 33988007Ssaidi@eecs.umich.eduCall_Pal_Draina: 33998007Ssaidi@eecs.umich.edu ldah r14, 0x100(r31) // Init counter. Value? 34008007Ssaidi@eecs.umich.edu nop 34018007Ssaidi@eecs.umich.edu 34028007Ssaidi@eecs.umich.eduDRAINA_LOOP: 34038007Ssaidi@eecs.umich.edu subq r14, 1, r14 // Decrement counter 34048007Ssaidi@eecs.umich.edu mfpr r13, ev5__maf_mode // Fetch status bit 34058007Ssaidi@eecs.umich.edu 34068007Ssaidi@eecs.umich.edu srl r13, maf_mode_v_dread_pending, r13 34078007Ssaidi@eecs.umich.edu ble r14, DRAINA_LOOP_TOO_LONG 34088007Ssaidi@eecs.umich.edu 34098007Ssaidi@eecs.umich.edu nop 34108007Ssaidi@eecs.umich.edu blbs r13, DRAINA_LOOP // Wait until all DREADS clear 34118007Ssaidi@eecs.umich.edu 34128007Ssaidi@eecs.umich.edu hw_rei 34138007Ssaidi@eecs.umich.edu 34148007Ssaidi@eecs.umich.eduDRAINA_LOOP_TOO_LONG: 34158007Ssaidi@eecs.umich.edu br r31, call_pal_halt 34168007Ssaidi@eecs.umich.edu 34178007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 34188007Ssaidi@eecs.umich.edu 34198007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0003) 34208007Ssaidi@eecs.umich.eduCallPal_OpcDec03: 34218007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 34228007Ssaidi@eecs.umich.edu 34238007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0004) 34248007Ssaidi@eecs.umich.eduCallPal_OpcDec04: 34258007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 34268007Ssaidi@eecs.umich.edu 34278007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0005) 34288007Ssaidi@eecs.umich.eduCallPal_OpcDec05: 34298007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 34308007Ssaidi@eecs.umich.edu 34318007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0006) 34328007Ssaidi@eecs.umich.eduCallPal_OpcDec06: 34338007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 34348007Ssaidi@eecs.umich.edu 34358007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0007) 34368007Ssaidi@eecs.umich.eduCallPal_OpcDec07: 34378007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 34388007Ssaidi@eecs.umich.edu 34398007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0008) 34408007Ssaidi@eecs.umich.eduCallPal_OpcDec08: 34418007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 34428007Ssaidi@eecs.umich.edu 34438007Ssaidi@eecs.umich.edu// .sbttl "CSERVE- PALcode for CSERVE instruction" 34448007Ssaidi@eecs.umich.edu//+ 34458007Ssaidi@eecs.umich.edu// 34468007Ssaidi@eecs.umich.edu// Entry: 34478007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 34488007Ssaidi@eecs.umich.edu// 34498007Ssaidi@eecs.umich.edu// Function: 34508007Ssaidi@eecs.umich.edu// Various functions for private use of console software 34518007Ssaidi@eecs.umich.edu// 34528007Ssaidi@eecs.umich.edu// option selector in r0 34538007Ssaidi@eecs.umich.edu// arguments in r16.... 34548007Ssaidi@eecs.umich.edu// The CSERVE routine is in the system specific module. 34558007Ssaidi@eecs.umich.edu// 34568007Ssaidi@eecs.umich.edu//- 34578007Ssaidi@eecs.umich.edu 34588007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_CSERVE_ENTRY) 34598007Ssaidi@eecs.umich.eduCall_Pal_Cserve: 34608007Ssaidi@eecs.umich.edu br r31, sys_cserve 34618007Ssaidi@eecs.umich.edu 34628007Ssaidi@eecs.umich.edu// .sbttl "swppal - PALcode for swppal instruction" 34638007Ssaidi@eecs.umich.edu 34648007Ssaidi@eecs.umich.edu//+ 34658007Ssaidi@eecs.umich.edu// 34668007Ssaidi@eecs.umich.edu// Entry: 34678007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 34688007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 34698007Ssaidi@eecs.umich.edu// R16 contains the new PAL identifier 34708007Ssaidi@eecs.umich.edu// R17:R21 contain implementation-specific entry parameters 34718007Ssaidi@eecs.umich.edu// 34728007Ssaidi@eecs.umich.edu// R0 receives status: 34738007Ssaidi@eecs.umich.edu// 0 success (PAL was switched) 34748007Ssaidi@eecs.umich.edu// 1 unknown PAL variant 34758007Ssaidi@eecs.umich.edu// 2 known PAL variant, but PAL not loaded 34768007Ssaidi@eecs.umich.edu// 34778007Ssaidi@eecs.umich.edu// 34788007Ssaidi@eecs.umich.edu// Function: 34798007Ssaidi@eecs.umich.edu// Swap control to another PAL. 34808007Ssaidi@eecs.umich.edu//- 34818007Ssaidi@eecs.umich.edu 34828007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_SWPPAL_ENTRY) 34838007Ssaidi@eecs.umich.eduCall_Pal_Swppal: 34848007Ssaidi@eecs.umich.edu cmpule r16, 255, r0 // see if a kibble was passed 34858007Ssaidi@eecs.umich.edu cmoveq r16, r16, r0 // if r16=0 then a valid address (ECO 59) 34868007Ssaidi@eecs.umich.edu 34878007Ssaidi@eecs.umich.edu or r16, r31, r3 // set r3 incase this is a address 34888007Ssaidi@eecs.umich.edu blbc r0, swppal_cont // nope, try it as an address 34898007Ssaidi@eecs.umich.edu 34908007Ssaidi@eecs.umich.edu cmpeq r16, 2, r0 // is it our friend OSF? 34918007Ssaidi@eecs.umich.edu blbc r0, swppal_fail // nope, don't know this fellow 34928007Ssaidi@eecs.umich.edu 34938007Ssaidi@eecs.umich.edu br r2, CALL_PAL_SWPPAL_10_ // tis our buddy OSF 34948007Ssaidi@eecs.umich.edu 34958007Ssaidi@eecs.umich.edu// .global osfpal_hw_entry_reset 34968007Ssaidi@eecs.umich.edu// .weak osfpal_hw_entry_reset 34978007Ssaidi@eecs.umich.edu// .long <osfpal_hw_entry_reset-pal_start> 34988007Ssaidi@eecs.umich.edu//orig halt // don't know how to get the address here - kludge ok, load pal at 0 34998007Ssaidi@eecs.umich.edu .long 0 // ?? hack upon hack...pb 35008007Ssaidi@eecs.umich.edu 35018007Ssaidi@eecs.umich.eduCALL_PAL_SWPPAL_10_: ldlp r3, 0(r2) // fetch target addr 35028007Ssaidi@eecs.umich.edu// ble r3, swppal_fail ; if OSF not linked in say not loaded. 35038007Ssaidi@eecs.umich.edu mfpr r2, pal_base // fetch pal base 35048007Ssaidi@eecs.umich.edu 35058007Ssaidi@eecs.umich.edu addq r2, r3, r3 // add pal base 35068007Ssaidi@eecs.umich.edu lda r2, 0x3FFF(r31) // get pal base checker mask 35078007Ssaidi@eecs.umich.edu 35088007Ssaidi@eecs.umich.edu and r3, r2, r2 // any funky bits set? 35098007Ssaidi@eecs.umich.edu cmpeq r2, 0, r0 // 35108007Ssaidi@eecs.umich.edu 35118007Ssaidi@eecs.umich.edu blbc r0, swppal_fail // return unknown if bad bit set. 35128007Ssaidi@eecs.umich.edu br r31, swppal_cont 35138007Ssaidi@eecs.umich.edu 35148007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 35158007Ssaidi@eecs.umich.edu 35168007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x000B) 35178007Ssaidi@eecs.umich.eduCallPal_OpcDec0B: 35188007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 35198007Ssaidi@eecs.umich.edu 35208007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x000C) 35218007Ssaidi@eecs.umich.eduCallPal_OpcDec0C: 35228007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 35238007Ssaidi@eecs.umich.edu 35248007Ssaidi@eecs.umich.edu// .sbttl "wripir- PALcode for wripir instruction" 35258007Ssaidi@eecs.umich.edu//+ 35268007Ssaidi@eecs.umich.edu// 35278007Ssaidi@eecs.umich.edu// Entry: 35288007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 35298007Ssaidi@eecs.umich.edu// r16 = processor number to interrupt 35308007Ssaidi@eecs.umich.edu// 35318007Ssaidi@eecs.umich.edu// Function: 35328007Ssaidi@eecs.umich.edu// IPIR <- R16 35338007Ssaidi@eecs.umich.edu// Handled in system-specific code 35348007Ssaidi@eecs.umich.edu// 35358007Ssaidi@eecs.umich.edu// Exit: 35368007Ssaidi@eecs.umich.edu// interprocessor interrupt is recorded on the target processor 35378007Ssaidi@eecs.umich.edu// and is initiated when the proper enabling conditions are present. 35388007Ssaidi@eecs.umich.edu//- 35398007Ssaidi@eecs.umich.edu 35408007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRIPIR_ENTRY) 35418007Ssaidi@eecs.umich.eduCall_Pal_Wrpir: 35428007Ssaidi@eecs.umich.edu br r31, sys_wripir 35438007Ssaidi@eecs.umich.edu 35448007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 35458007Ssaidi@eecs.umich.edu 35468007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x000E) 35478007Ssaidi@eecs.umich.eduCallPal_OpcDec0E: 35488007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 35498007Ssaidi@eecs.umich.edu 35508007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x000F) 35518007Ssaidi@eecs.umich.eduCallPal_OpcDec0F: 35528007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 35538007Ssaidi@eecs.umich.edu 35548007Ssaidi@eecs.umich.edu// .sbttl "rdmces- PALcode for rdmces instruction" 35558007Ssaidi@eecs.umich.edu 35568007Ssaidi@eecs.umich.edu//+ 35578007Ssaidi@eecs.umich.edu// 35588007Ssaidi@eecs.umich.edu// Entry: 35598007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 35608007Ssaidi@eecs.umich.edu// 35618007Ssaidi@eecs.umich.edu// Function: 35628007Ssaidi@eecs.umich.edu// R0 <- ZEXT(MCES) 35638007Ssaidi@eecs.umich.edu//- 35648007Ssaidi@eecs.umich.edu 35658007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_RDMCES_ENTRY) 35668007Ssaidi@eecs.umich.eduCall_Pal_Rdmces: 35678007Ssaidi@eecs.umich.edu mfpr r0, pt_mces // Read from PALtemp 35688007Ssaidi@eecs.umich.edu and r0, mces_m_all, r0 // Clear other bits 35698007Ssaidi@eecs.umich.edu 35708007Ssaidi@eecs.umich.edu hw_rei 35718007Ssaidi@eecs.umich.edu 35728007Ssaidi@eecs.umich.edu// .sbttl "wrmces- PALcode for wrmces instruction" 35738007Ssaidi@eecs.umich.edu 35748007Ssaidi@eecs.umich.edu//+ 35758007Ssaidi@eecs.umich.edu// 35768007Ssaidi@eecs.umich.edu// Entry: 35778007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 35788007Ssaidi@eecs.umich.edu// 35798007Ssaidi@eecs.umich.edu// Function: 35808007Ssaidi@eecs.umich.edu// If {R16<0> EQ 1} then MCES<0> <- 0 (MCHK) 35818007Ssaidi@eecs.umich.edu// If {R16<1> EQ 1} then MCES<1> <- 0 (SCE) 35828007Ssaidi@eecs.umich.edu// If {R16<2> EQ 1} then MCES<2> <- 0 (PCE) 35838007Ssaidi@eecs.umich.edu// MCES<3> <- R16<3> (DPC) 35848007Ssaidi@eecs.umich.edu// MCES<4> <- R16<4> (DSC) 35858007Ssaidi@eecs.umich.edu// 35868007Ssaidi@eecs.umich.edu//- 35878007Ssaidi@eecs.umich.edu 35888007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRMCES_ENTRY) 35898007Ssaidi@eecs.umich.eduCall_Pal_Wrmces: 35908007Ssaidi@eecs.umich.edu and r16, ((1<<mces_v_mchk) | (1<<mces_v_sce) | (1<<mces_v_pce)), r13 // Isolate MCHK, SCE, PCE 35918007Ssaidi@eecs.umich.edu mfpr r14, pt_mces // Get current value 35928007Ssaidi@eecs.umich.edu 35938007Ssaidi@eecs.umich.edu ornot r31, r13, r13 // Flip all the bits 35948007Ssaidi@eecs.umich.edu and r16, ((1<<mces_v_dpc) | (1<<mces_v_dsc)), r17 35958007Ssaidi@eecs.umich.edu 35968007Ssaidi@eecs.umich.edu and r14, r13, r1 // Update MCHK, SCE, PCE 35978007Ssaidi@eecs.umich.edu bic r1, ((1<<mces_v_dpc) | (1<<mces_v_dsc)), r1 // Clear old DPC, DSC 35988007Ssaidi@eecs.umich.edu 35998007Ssaidi@eecs.umich.edu or r1, r17, r1 // Update DPC and DSC 36008007Ssaidi@eecs.umich.edu mtpr r1, pt_mces // Write MCES back 36018007Ssaidi@eecs.umich.edu 36028007Ssaidi@eecs.umich.edu#if rawhide_system == 0 36038007Ssaidi@eecs.umich.edu nop // Pad to fix PT write->read restriction 36048007Ssaidi@eecs.umich.edu#else 36058007Ssaidi@eecs.umich.edu blbs r16, RAWHIDE_clear_mchk_lock // Clear logout from lock 36068007Ssaidi@eecs.umich.edu#endif 36078007Ssaidi@eecs.umich.edu 36088007Ssaidi@eecs.umich.edu nop 36098007Ssaidi@eecs.umich.edu hw_rei 36108007Ssaidi@eecs.umich.edu 36118007Ssaidi@eecs.umich.edu 36128007Ssaidi@eecs.umich.edu 36138007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 36148007Ssaidi@eecs.umich.edu 36158007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0012) 36168007Ssaidi@eecs.umich.eduCallPal_OpcDec12: 36178007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36188007Ssaidi@eecs.umich.edu 36198007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0013) 36208007Ssaidi@eecs.umich.eduCallPal_OpcDec13: 36218007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36228007Ssaidi@eecs.umich.edu 36238007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0014) 36248007Ssaidi@eecs.umich.eduCallPal_OpcDec14: 36258007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36268007Ssaidi@eecs.umich.edu 36278007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0015) 36288007Ssaidi@eecs.umich.eduCallPal_OpcDec15: 36298007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36308007Ssaidi@eecs.umich.edu 36318007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0016) 36328007Ssaidi@eecs.umich.eduCallPal_OpcDec16: 36338007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36348007Ssaidi@eecs.umich.edu 36358007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0017) 36368007Ssaidi@eecs.umich.eduCallPal_OpcDec17: 36378007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36388007Ssaidi@eecs.umich.edu 36398007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0018) 36408007Ssaidi@eecs.umich.eduCallPal_OpcDec18: 36418007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36428007Ssaidi@eecs.umich.edu 36438007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0019) 36448007Ssaidi@eecs.umich.eduCallPal_OpcDec19: 36458007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36468007Ssaidi@eecs.umich.edu 36478007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x001A) 36488007Ssaidi@eecs.umich.eduCallPal_OpcDec1A: 36498007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36508007Ssaidi@eecs.umich.edu 36518007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x001B) 36528007Ssaidi@eecs.umich.eduCallPal_OpcDec1B: 36538007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36548007Ssaidi@eecs.umich.edu 36558007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x001C) 36568007Ssaidi@eecs.umich.eduCallPal_OpcDec1C: 36578007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36588007Ssaidi@eecs.umich.edu 36598007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x001D) 36608007Ssaidi@eecs.umich.eduCallPal_OpcDec1D: 36618007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36628007Ssaidi@eecs.umich.edu 36638007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x001E) 36648007Ssaidi@eecs.umich.eduCallPal_OpcDec1E: 36658007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36668007Ssaidi@eecs.umich.edu 36678007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x001F) 36688007Ssaidi@eecs.umich.eduCallPal_OpcDec1F: 36698007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36708007Ssaidi@eecs.umich.edu 36718007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0020) 36728007Ssaidi@eecs.umich.eduCallPal_OpcDec20: 36738007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36748007Ssaidi@eecs.umich.edu 36758007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0021) 36768007Ssaidi@eecs.umich.eduCallPal_OpcDec21: 36778007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36788007Ssaidi@eecs.umich.edu 36798007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0022) 36808007Ssaidi@eecs.umich.eduCallPal_OpcDec22: 36818007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36828007Ssaidi@eecs.umich.edu 36838007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0023) 36848007Ssaidi@eecs.umich.eduCallPal_OpcDec23: 36858007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36868007Ssaidi@eecs.umich.edu 36878007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0024) 36888007Ssaidi@eecs.umich.eduCallPal_OpcDec24: 36898007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36908007Ssaidi@eecs.umich.edu 36918007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0025) 36928007Ssaidi@eecs.umich.eduCallPal_OpcDec25: 36938007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36948007Ssaidi@eecs.umich.edu 36958007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0026) 36968007Ssaidi@eecs.umich.eduCallPal_OpcDec26: 36978007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 36988007Ssaidi@eecs.umich.edu 36998007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0027) 37008007Ssaidi@eecs.umich.eduCallPal_OpcDec27: 37018007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37028007Ssaidi@eecs.umich.edu 37038007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0028) 37048007Ssaidi@eecs.umich.eduCallPal_OpcDec28: 37058007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37068007Ssaidi@eecs.umich.edu 37078007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0029) 37088007Ssaidi@eecs.umich.eduCallPal_OpcDec29: 37098007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37108007Ssaidi@eecs.umich.edu 37118007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x002A) 37128007Ssaidi@eecs.umich.eduCallPal_OpcDec2A: 37138007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37148007Ssaidi@eecs.umich.edu 37158007Ssaidi@eecs.umich.edu// .sbttl "wrfen - PALcode for wrfen instruction" 37168007Ssaidi@eecs.umich.edu 37178007Ssaidi@eecs.umich.edu//+ 37188007Ssaidi@eecs.umich.edu// 37198007Ssaidi@eecs.umich.edu// Entry: 37208007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 37218007Ssaidi@eecs.umich.edu// 37228007Ssaidi@eecs.umich.edu// Function: 37238007Ssaidi@eecs.umich.edu// a0<0> -> ICSR<FPE> 37248007Ssaidi@eecs.umich.edu// Store new FEN in PCB 37258007Ssaidi@eecs.umich.edu// Final value of t0 (r1), t8..t10 (r22..r24) and a0 (r16) are UNPREDICTABLE 37268007Ssaidi@eecs.umich.edu// 37278007Ssaidi@eecs.umich.edu// Issue: What about pending FP loads when FEN goes from on->off???? 37288007Ssaidi@eecs.umich.edu//- 37298007Ssaidi@eecs.umich.edu 37308007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRFEN_ENTRY) 37318007Ssaidi@eecs.umich.eduCall_Pal_Wrfen: 37328007Ssaidi@eecs.umich.edu or r31, 1, r13 // Get a one 37338007Ssaidi@eecs.umich.edu mfpr r1, ev5__icsr // Get current FPE 37348007Ssaidi@eecs.umich.edu 37358007Ssaidi@eecs.umich.edu sll r13, icsr_v_fpe, r13 // shift 1 to icsr<fpe> spot, e0 37368007Ssaidi@eecs.umich.edu and r16, 1, r16 // clean new fen 37378007Ssaidi@eecs.umich.edu 37388007Ssaidi@eecs.umich.edu sll r16, icsr_v_fpe, r12 // shift new fen to correct bit position 37398007Ssaidi@eecs.umich.edu bic r1, r13, r1 // zero icsr<fpe> 37408007Ssaidi@eecs.umich.edu 37418007Ssaidi@eecs.umich.edu or r1, r12, r1 // Or new FEN into ICSR 37428007Ssaidi@eecs.umich.edu mfpr r12, pt_pcbb // Get PCBB - E1 37438007Ssaidi@eecs.umich.edu 37448007Ssaidi@eecs.umich.edu mtpr r1, ev5__icsr // write new ICSR. 3 Bubble cycles to HW_REI 37458007Ssaidi@eecs.umich.edu stlp r16, osfpcb_q_fen(r12) // Store FEN in PCB. 37468007Ssaidi@eecs.umich.edu 37478007Ssaidi@eecs.umich.edu mfpr r31, pt0 // Pad ICSR<FPE> write. 37488007Ssaidi@eecs.umich.edu mfpr r31, pt0 37498007Ssaidi@eecs.umich.edu 37508007Ssaidi@eecs.umich.edu mfpr r31, pt0 37518007Ssaidi@eecs.umich.edu// pvc_violate 225 // cuz PVC can't distinguish which bits changed 37528007Ssaidi@eecs.umich.edu hw_rei 37538007Ssaidi@eecs.umich.edu 37548007Ssaidi@eecs.umich.edu 37558007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x002C) 37568007Ssaidi@eecs.umich.eduCallPal_OpcDec2C: 37578007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37588007Ssaidi@eecs.umich.edu 37598007Ssaidi@eecs.umich.edu// .sbttl "wrvptpr - PALcode for wrvptpr instruction" 37608007Ssaidi@eecs.umich.edu//+ 37618007Ssaidi@eecs.umich.edu// 37628007Ssaidi@eecs.umich.edu// Entry: 37638007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 37648007Ssaidi@eecs.umich.edu// 37658007Ssaidi@eecs.umich.edu// Function: 37668007Ssaidi@eecs.umich.edu// vptptr <- a0 (r16) 37678007Ssaidi@eecs.umich.edu//- 37688007Ssaidi@eecs.umich.edu 37698007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRVPTPTR_ENTRY) 37708007Ssaidi@eecs.umich.eduCall_Pal_Wrvptptr: 37718007Ssaidi@eecs.umich.edu mtpr r16, ev5__mvptbr // Load Mbox copy 37728007Ssaidi@eecs.umich.edu mtpr r16, ev5__ivptbr // Load Ibox copy 37738007Ssaidi@eecs.umich.edu nop // Pad IPR write 37748007Ssaidi@eecs.umich.edu nop 37758007Ssaidi@eecs.umich.edu hw_rei 37768007Ssaidi@eecs.umich.edu 37778007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x002E) 37788007Ssaidi@eecs.umich.eduCallPal_OpcDec2E: 37798007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37808007Ssaidi@eecs.umich.edu 37818007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x002F) 37828007Ssaidi@eecs.umich.eduCallPal_OpcDec2F: 37838007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 37848007Ssaidi@eecs.umich.edu 37858007Ssaidi@eecs.umich.edu// .sbttl "swpctx- PALcode for swpctx instruction" 37868007Ssaidi@eecs.umich.edu 37878007Ssaidi@eecs.umich.edu//+ 37888007Ssaidi@eecs.umich.edu// 37898007Ssaidi@eecs.umich.edu// Entry: 37908007Ssaidi@eecs.umich.edu// hardware dispatch via callPal instruction 37918007Ssaidi@eecs.umich.edu// R16 -> new pcb 37928007Ssaidi@eecs.umich.edu// 37938007Ssaidi@eecs.umich.edu// Function: 37948007Ssaidi@eecs.umich.edu// dynamic state moved to old pcb 37958007Ssaidi@eecs.umich.edu// new state loaded from new pcb 37968007Ssaidi@eecs.umich.edu// pcbb pointer set 37978007Ssaidi@eecs.umich.edu// old pcbb returned in R0 37988007Ssaidi@eecs.umich.edu// 37998007Ssaidi@eecs.umich.edu// Note: need to add perf monitor stuff 38008007Ssaidi@eecs.umich.edu//- 38018007Ssaidi@eecs.umich.edu 38028007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_SWPCTX_ENTRY) 38038007Ssaidi@eecs.umich.eduCall_Pal_Swpctx: 38048007Ssaidi@eecs.umich.edu rpcc r13 // get cyccounter 38058007Ssaidi@eecs.umich.edu mfpr r0, pt_pcbb // get pcbb 38068007Ssaidi@eecs.umich.edu 38078007Ssaidi@eecs.umich.edu ldqp r22, osfpcb_q_fen(r16) // get new fen/pme 38088007Ssaidi@eecs.umich.edu ldqp r23, osfpcb_l_cc(r16) // get new asn 38098007Ssaidi@eecs.umich.edu 38108007Ssaidi@eecs.umich.edu srl r13, 32, r25 // move offset 38118007Ssaidi@eecs.umich.edu mfpr r24, pt_usp // get usp 38128007Ssaidi@eecs.umich.edu 38138007Ssaidi@eecs.umich.edu stqp r30, osfpcb_q_ksp(r0) // store old ksp 38148007Ssaidi@eecs.umich.edu// pvc_violate 379 // stqp can't trap except replay. only problem if mf same ipr in same shadow. 38158007Ssaidi@eecs.umich.edu mtpr r16, pt_pcbb // set new pcbb 38168007Ssaidi@eecs.umich.edu 38178007Ssaidi@eecs.umich.edu stqp r24, osfpcb_q_usp(r0) // store usp 38188007Ssaidi@eecs.umich.edu addl r13, r25, r25 // merge for new time 38198007Ssaidi@eecs.umich.edu 38208007Ssaidi@eecs.umich.edu stlp r25, osfpcb_l_cc(r0) // save time 38218007Ssaidi@eecs.umich.edu ldah r24, (1<<(icsr_v_fpe-16))(r31) 38228007Ssaidi@eecs.umich.edu 38238007Ssaidi@eecs.umich.edu and r22, 1, r12 // isolate fen 38248007Ssaidi@eecs.umich.edu mfpr r25, icsr // get current icsr 38258007Ssaidi@eecs.umich.edu 38268007Ssaidi@eecs.umich.edu ev5_pass2 lda r24, (1<<icsr_v_pmp)(r24) 38278007Ssaidi@eecs.umich.edu br r31, swpctx_cont 38288007Ssaidi@eecs.umich.edu 38298007Ssaidi@eecs.umich.edu// .sbttl "wrval - PALcode for wrval instruction" 38308007Ssaidi@eecs.umich.edu//+ 38318007Ssaidi@eecs.umich.edu// 38328007Ssaidi@eecs.umich.edu// Entry: 38338007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 38348007Ssaidi@eecs.umich.edu// 38358007Ssaidi@eecs.umich.edu// Function: 38368007Ssaidi@eecs.umich.edu// sysvalue <- a0 (r16) 38378007Ssaidi@eecs.umich.edu//- 38388007Ssaidi@eecs.umich.edu 38398007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRVAL_ENTRY) 38408007Ssaidi@eecs.umich.eduCall_Pal_Wrval: 38418007Ssaidi@eecs.umich.edu nop 38428007Ssaidi@eecs.umich.edu mtpr r16, pt_sysval // Pad paltemp write 38438007Ssaidi@eecs.umich.edu nop 38448007Ssaidi@eecs.umich.edu nop 38458007Ssaidi@eecs.umich.edu hw_rei 38468007Ssaidi@eecs.umich.edu 38478007Ssaidi@eecs.umich.edu 38488007Ssaidi@eecs.umich.edu// .sbttl "rdval - PALcode for rdval instruction" 38498007Ssaidi@eecs.umich.edu 38508007Ssaidi@eecs.umich.edu//+ 38518007Ssaidi@eecs.umich.edu// 38528007Ssaidi@eecs.umich.edu// Entry: 38538007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 38548007Ssaidi@eecs.umich.edu// 38558007Ssaidi@eecs.umich.edu// Function: 38568007Ssaidi@eecs.umich.edu// v0 (r0) <- sysvalue 38578007Ssaidi@eecs.umich.edu//- 38588007Ssaidi@eecs.umich.edu 38598007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_RDVAL_ENTRY) 38608007Ssaidi@eecs.umich.eduCall_Pal_Rdval: 38618007Ssaidi@eecs.umich.edu nop 38628007Ssaidi@eecs.umich.edu mfpr r0, pt_sysval 38638007Ssaidi@eecs.umich.edu nop 38648007Ssaidi@eecs.umich.edu hw_rei 38658007Ssaidi@eecs.umich.edu 38668007Ssaidi@eecs.umich.edu// .sbttl "tbi - PALcode for tbi instruction" 38678007Ssaidi@eecs.umich.edu//+ 38688007Ssaidi@eecs.umich.edu// 38698007Ssaidi@eecs.umich.edu// Entry: 38708007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 38718007Ssaidi@eecs.umich.edu// 38728007Ssaidi@eecs.umich.edu// Function: 38738007Ssaidi@eecs.umich.edu// TB invalidate 38748007Ssaidi@eecs.umich.edu// r16/a0 = TBI type 38758007Ssaidi@eecs.umich.edu// r17/a1 = Va for TBISx instructions 38768007Ssaidi@eecs.umich.edu//- 38778007Ssaidi@eecs.umich.edu 38788007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_TBI_ENTRY) 38798007Ssaidi@eecs.umich.eduCall_Pal_Tbi: 38808007Ssaidi@eecs.umich.edu addq r16, 2, r16 // change range to 0-2 38818007Ssaidi@eecs.umich.edu br r23, CALL_PAL_tbi_10_ // get our address 38828007Ssaidi@eecs.umich.edu 38838007Ssaidi@eecs.umich.eduCALL_PAL_tbi_10_: cmpult r16, 6, r22 // see if in range 38848007Ssaidi@eecs.umich.edu lda r23, tbi_tbl-CALL_PAL_tbi_10_(r23) // set base to start of table 38858007Ssaidi@eecs.umich.edu sll r16, 4, r16 // * 16 38868007Ssaidi@eecs.umich.edu blbc r22, CALL_PAL_tbi_30_ // go rei, if not 38878007Ssaidi@eecs.umich.edu 38888007Ssaidi@eecs.umich.edu addq r23, r16, r23 // addr of our code 38898007Ssaidi@eecs.umich.edu//orig pvc_jsr tbi 38908007Ssaidi@eecs.umich.edu jmp r31, (r23) // and go do it 38918007Ssaidi@eecs.umich.edu 38928007Ssaidi@eecs.umich.eduCALL_PAL_tbi_30_: 38938007Ssaidi@eecs.umich.edu hw_rei 38948007Ssaidi@eecs.umich.edu nop 38958007Ssaidi@eecs.umich.edu 38968007Ssaidi@eecs.umich.edu// .sbttl "wrent - PALcode for wrent instruction" 38978007Ssaidi@eecs.umich.edu//+ 38988007Ssaidi@eecs.umich.edu// 38998007Ssaidi@eecs.umich.edu// Entry: 39008007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 39018007Ssaidi@eecs.umich.edu// 39028007Ssaidi@eecs.umich.edu// Function: 39038007Ssaidi@eecs.umich.edu// Update ent* in paltemps 39048007Ssaidi@eecs.umich.edu// r16/a0 = Address of entry routine 39058007Ssaidi@eecs.umich.edu// r17/a1 = Entry Number 0..5 39068007Ssaidi@eecs.umich.edu// 39078007Ssaidi@eecs.umich.edu// r22, r23 trashed 39088007Ssaidi@eecs.umich.edu//- 39098007Ssaidi@eecs.umich.edu 39108007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRENT_ENTRY) 39118007Ssaidi@eecs.umich.eduCall_Pal_Wrent: 39128007Ssaidi@eecs.umich.edu cmpult r17, 6, r22 // see if in range 39138007Ssaidi@eecs.umich.edu br r23, CALL_PAL_wrent_10_ // get our address 39148007Ssaidi@eecs.umich.edu 39158007Ssaidi@eecs.umich.eduCALL_PAL_wrent_10_: bic r16, 3, r16 // clean pc 39168007Ssaidi@eecs.umich.edu blbc r22, CALL_PAL_wrent_30_ // go rei, if not in range 39178007Ssaidi@eecs.umich.edu 39188007Ssaidi@eecs.umich.edu lda r23, wrent_tbl-CALL_PAL_wrent_10_(r23) // set base to start of table 39198007Ssaidi@eecs.umich.edu sll r17, 4, r17 // *16 39208007Ssaidi@eecs.umich.edu 39218007Ssaidi@eecs.umich.edu addq r17, r23, r23 // Get address in table 39228007Ssaidi@eecs.umich.edu//orig pvc_jsr wrent 39238007Ssaidi@eecs.umich.edu jmp r31, (r23) // and go do it 39248007Ssaidi@eecs.umich.edu 39258007Ssaidi@eecs.umich.eduCALL_PAL_wrent_30_: 39268007Ssaidi@eecs.umich.edu hw_rei // out of range, just return 39278007Ssaidi@eecs.umich.edu 39288007Ssaidi@eecs.umich.edu// .sbttl "swpipl - PALcode for swpipl instruction" 39298007Ssaidi@eecs.umich.edu//+ 39308007Ssaidi@eecs.umich.edu// 39318007Ssaidi@eecs.umich.edu// Entry: 39328007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 39338007Ssaidi@eecs.umich.edu// 39348007Ssaidi@eecs.umich.edu// Function: 39358007Ssaidi@eecs.umich.edu// v0 (r0) <- PS<IPL> 39368007Ssaidi@eecs.umich.edu// PS<IPL> <- a0<2:0> (r16) 39378007Ssaidi@eecs.umich.edu// 39388007Ssaidi@eecs.umich.edu// t8 (r22) is scratch 39398007Ssaidi@eecs.umich.edu//- 39408007Ssaidi@eecs.umich.edu 39418007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_SWPIPL_ENTRY) 39428007Ssaidi@eecs.umich.eduCall_Pal_Swpipl: 39438007Ssaidi@eecs.umich.edu and r16, osfps_m_ipl, r16 // clean New ipl 39448007Ssaidi@eecs.umich.edu mfpr r22, pt_intmask // get int mask 39458007Ssaidi@eecs.umich.edu 39468007Ssaidi@eecs.umich.edu extbl r22, r16, r22 // get mask for this ipl 39478007Ssaidi@eecs.umich.edu bis r11, r31, r0 // return old ipl 39488007Ssaidi@eecs.umich.edu 39498007Ssaidi@eecs.umich.edu bis r16, r31, r11 // set new ps 39508007Ssaidi@eecs.umich.edu mtpr r22, ev5__ipl // set new mask 39518007Ssaidi@eecs.umich.edu 39528007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad ipl write 39538007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad ipl write 39548007Ssaidi@eecs.umich.edu 39558007Ssaidi@eecs.umich.edu hw_rei // back 39568007Ssaidi@eecs.umich.edu 39578007Ssaidi@eecs.umich.edu// .sbttl "rdps - PALcode for rdps instruction" 39588007Ssaidi@eecs.umich.edu//+ 39598007Ssaidi@eecs.umich.edu// 39608007Ssaidi@eecs.umich.edu// Entry: 39618007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 39628007Ssaidi@eecs.umich.edu// 39638007Ssaidi@eecs.umich.edu// Function: 39648007Ssaidi@eecs.umich.edu// v0 (r0) <- ps 39658007Ssaidi@eecs.umich.edu//- 39668007Ssaidi@eecs.umich.edu 39678007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_RDPS_ENTRY) 39688007Ssaidi@eecs.umich.eduCall_Pal_Rdps: 39698007Ssaidi@eecs.umich.edu bis r11, r31, r0 // Fetch PALshadow PS 39708007Ssaidi@eecs.umich.edu nop // Must be 2 cycles long 39718007Ssaidi@eecs.umich.edu hw_rei 39728007Ssaidi@eecs.umich.edu 39738007Ssaidi@eecs.umich.edu// .sbttl "wrkgp - PALcode for wrkgp instruction" 39748007Ssaidi@eecs.umich.edu//+ 39758007Ssaidi@eecs.umich.edu// 39768007Ssaidi@eecs.umich.edu// Entry: 39778007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 39788007Ssaidi@eecs.umich.edu// 39798007Ssaidi@eecs.umich.edu// Function: 39808007Ssaidi@eecs.umich.edu// kgp <- a0 (r16) 39818007Ssaidi@eecs.umich.edu//- 39828007Ssaidi@eecs.umich.edu 39838007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRKGP_ENTRY) 39848007Ssaidi@eecs.umich.eduCall_Pal_Wrkgp: 39858007Ssaidi@eecs.umich.edu nop 39868007Ssaidi@eecs.umich.edu mtpr r16, pt_kgp 39878007Ssaidi@eecs.umich.edu nop // Pad for pt write->read restriction 39888007Ssaidi@eecs.umich.edu nop 39898007Ssaidi@eecs.umich.edu hw_rei 39908007Ssaidi@eecs.umich.edu 39918007Ssaidi@eecs.umich.edu// .sbttl "wrusp - PALcode for wrusp instruction" 39928007Ssaidi@eecs.umich.edu//+ 39938007Ssaidi@eecs.umich.edu// 39948007Ssaidi@eecs.umich.edu// Entry: 39958007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 39968007Ssaidi@eecs.umich.edu// 39978007Ssaidi@eecs.umich.edu// Function: 39988007Ssaidi@eecs.umich.edu// usp <- a0 (r16) 39998007Ssaidi@eecs.umich.edu//- 40008007Ssaidi@eecs.umich.edu 40018007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WRUSP_ENTRY) 40028007Ssaidi@eecs.umich.eduCall_Pal_Wrusp: 40038007Ssaidi@eecs.umich.edu nop 40048007Ssaidi@eecs.umich.edu mtpr r16, pt_usp 40058007Ssaidi@eecs.umich.edu nop // Pad possible pt write->read restriction 40068007Ssaidi@eecs.umich.edu nop 40078007Ssaidi@eecs.umich.edu hw_rei 40088007Ssaidi@eecs.umich.edu 40098007Ssaidi@eecs.umich.edu// .sbttl "wrperfmon - PALcode for wrperfmon instruction" 40108007Ssaidi@eecs.umich.edu//+ 40118007Ssaidi@eecs.umich.edu// 40128007Ssaidi@eecs.umich.edu// Entry: 40138007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 40148007Ssaidi@eecs.umich.edu// 40158007Ssaidi@eecs.umich.edu// 40168007Ssaidi@eecs.umich.edu// Function: 40178007Ssaidi@eecs.umich.edu// Various control functions for the onchip performance counters 40188007Ssaidi@eecs.umich.edu// 40198007Ssaidi@eecs.umich.edu// option selector in r16 40208007Ssaidi@eecs.umich.edu// option argument in r17 40218007Ssaidi@eecs.umich.edu// returned status in r0 40228007Ssaidi@eecs.umich.edu// 40238007Ssaidi@eecs.umich.edu// 40248007Ssaidi@eecs.umich.edu// r16 = 0 Disable performance monitoring for one or more cpu's 40258007Ssaidi@eecs.umich.edu// r17 = 0 disable no counters 40268007Ssaidi@eecs.umich.edu// r17 = bitmask disable counters specified in bit mask (1=disable) 40278007Ssaidi@eecs.umich.edu// 40288007Ssaidi@eecs.umich.edu// r16 = 1 Enable performance monitoring for one or more cpu's 40298007Ssaidi@eecs.umich.edu// r17 = 0 enable no counters 40308007Ssaidi@eecs.umich.edu// r17 = bitmask enable counters specified in bit mask (1=enable) 40318007Ssaidi@eecs.umich.edu// 40328007Ssaidi@eecs.umich.edu// r16 = 2 Mux select for one or more cpu's 40338007Ssaidi@eecs.umich.edu// r17 = Mux selection (cpu specific) 40348007Ssaidi@eecs.umich.edu// <24:19> bc_ctl<pm_mux_sel> field (see spec) 40358007Ssaidi@eecs.umich.edu// <31>,<7:4>,<3:0> pmctr <sel0>,<sel1>,<sel2> fields (see spec) 40368007Ssaidi@eecs.umich.edu// 40378007Ssaidi@eecs.umich.edu// r16 = 3 Options 40388007Ssaidi@eecs.umich.edu// r17 = (cpu specific) 40398007Ssaidi@eecs.umich.edu// <0> = 0 log all processes 40408007Ssaidi@eecs.umich.edu// <0> = 1 log only selected processes 40418007Ssaidi@eecs.umich.edu// <30,9,8> mode select - ku,kp,kk 40428007Ssaidi@eecs.umich.edu// 40438007Ssaidi@eecs.umich.edu// r16 = 4 Interrupt frequency select 40448007Ssaidi@eecs.umich.edu// r17 = (cpu specific) indicates interrupt frequencies desired for each 40458007Ssaidi@eecs.umich.edu// counter, with "zero interrupts" being an option 40468007Ssaidi@eecs.umich.edu// frequency info in r17 bits as defined by PMCTR_CTL<FRQx> below 40478007Ssaidi@eecs.umich.edu// 40488007Ssaidi@eecs.umich.edu// r16 = 5 Read Counters 40498007Ssaidi@eecs.umich.edu// r17 = na 40508007Ssaidi@eecs.umich.edu// r0 = value (same format as ev5 pmctr) 40518007Ssaidi@eecs.umich.edu// <0> = 0 Read failed 40528007Ssaidi@eecs.umich.edu// <0> = 1 Read succeeded 40538007Ssaidi@eecs.umich.edu// 40548007Ssaidi@eecs.umich.edu// r16 = 6 Write Counters 40558007Ssaidi@eecs.umich.edu// r17 = value (same format as ev5 pmctr; all counters written simultaneously) 40568007Ssaidi@eecs.umich.edu// 40578007Ssaidi@eecs.umich.edu// r16 = 7 Enable performance monitoring for one or more cpu's and reset counter to 0 40588007Ssaidi@eecs.umich.edu// r17 = 0 enable no counters 40598007Ssaidi@eecs.umich.edu// r17 = bitmask enable & clear counters specified in bit mask (1=enable & clear) 40608007Ssaidi@eecs.umich.edu// 40618007Ssaidi@eecs.umich.edu//============================================================================= 40628007Ssaidi@eecs.umich.edu//Assumptions: 40638007Ssaidi@eecs.umich.edu//PMCTR_CTL: 40648007Ssaidi@eecs.umich.edu// 40658007Ssaidi@eecs.umich.edu// <15:14> CTL0 -- encoded frequency select and enable - CTR0 40668007Ssaidi@eecs.umich.edu// <13:12> CTL1 -- " - CTR1 40678007Ssaidi@eecs.umich.edu// <11:10> CTL2 -- " - CTR2 40688007Ssaidi@eecs.umich.edu// 40698007Ssaidi@eecs.umich.edu// <9:8> FRQ0 -- frequency select for CTR0 (no enable info) 40708007Ssaidi@eecs.umich.edu// <7:6> FRQ1 -- frequency select for CTR1 40718007Ssaidi@eecs.umich.edu// <5:4> FRQ2 -- frequency select for CTR2 40728007Ssaidi@eecs.umich.edu// 40738007Ssaidi@eecs.umich.edu// <0> all vs. select processes (0=all,1=select) 40748007Ssaidi@eecs.umich.edu// 40758007Ssaidi@eecs.umich.edu// where 40768007Ssaidi@eecs.umich.edu// FRQx<1:0> 40778007Ssaidi@eecs.umich.edu// 0 1 disable interrupt 40788007Ssaidi@eecs.umich.edu// 1 0 frequency = 65536 (16384 for ctr2) 40798007Ssaidi@eecs.umich.edu// 1 1 frequency = 256 40808007Ssaidi@eecs.umich.edu// note: FRQx<1:0> = 00 will keep counters from ever being enabled. 40818007Ssaidi@eecs.umich.edu// 40828007Ssaidi@eecs.umich.edu//============================================================================= 40838007Ssaidi@eecs.umich.edu// 40848007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x0039) 40858007Ssaidi@eecs.umich.edu// unsupported in Hudson code .. pboyle Nov/95 40868007Ssaidi@eecs.umich.eduCALL_PAL_Wrperfmon: 40878007Ssaidi@eecs.umich.edu#if perfmon_debug == 0 40888007Ssaidi@eecs.umich.edu // "real" performance monitoring code 40898007Ssaidi@eecs.umich.edu cmpeq r16, 1, r0 // check for enable 40908007Ssaidi@eecs.umich.edu bne r0, perfmon_en // br if requested to enable 40918007Ssaidi@eecs.umich.edu 40928007Ssaidi@eecs.umich.edu cmpeq r16, 2, r0 // check for mux ctl 40938007Ssaidi@eecs.umich.edu bne r0, perfmon_muxctl // br if request to set mux controls 40948007Ssaidi@eecs.umich.edu 40958007Ssaidi@eecs.umich.edu cmpeq r16, 3, r0 // check for options 40968007Ssaidi@eecs.umich.edu bne r0, perfmon_ctl // br if request to set options 40978007Ssaidi@eecs.umich.edu 40988007Ssaidi@eecs.umich.edu cmpeq r16, 4, r0 // check for interrupt frequency select 40998007Ssaidi@eecs.umich.edu bne r0, perfmon_freq // br if request to change frequency select 41008007Ssaidi@eecs.umich.edu 41018007Ssaidi@eecs.umich.edu cmpeq r16, 5, r0 // check for counter read request 41028007Ssaidi@eecs.umich.edu bne r0, perfmon_rd // br if request to read counters 41038007Ssaidi@eecs.umich.edu 41048007Ssaidi@eecs.umich.edu cmpeq r16, 6, r0 // check for counter write request 41058007Ssaidi@eecs.umich.edu bne r0, perfmon_wr // br if request to write counters 41068007Ssaidi@eecs.umich.edu 41078007Ssaidi@eecs.umich.edu cmpeq r16, 7, r0 // check for counter clear/enable request 41088007Ssaidi@eecs.umich.edu bne r0, perfmon_enclr // br if request to clear/enable counters 41098007Ssaidi@eecs.umich.edu 41108007Ssaidi@eecs.umich.edu beq r16, perfmon_dis // br if requested to disable (r16=0) 41118007Ssaidi@eecs.umich.edu br r31, perfmon_unknown // br if unknown request 41128007Ssaidi@eecs.umich.edu#else 41138007Ssaidi@eecs.umich.edu 41148007Ssaidi@eecs.umich.edu br r31, pal_perfmon_debug 41158007Ssaidi@eecs.umich.edu#endif 41168007Ssaidi@eecs.umich.edu 41178007Ssaidi@eecs.umich.edu// .sbttl "rdusp - PALcode for rdusp instruction" 41188007Ssaidi@eecs.umich.edu//+ 41198007Ssaidi@eecs.umich.edu// 41208007Ssaidi@eecs.umich.edu// Entry: 41218007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 41228007Ssaidi@eecs.umich.edu// 41238007Ssaidi@eecs.umich.edu// Function: 41248007Ssaidi@eecs.umich.edu// v0 (r0) <- usp 41258007Ssaidi@eecs.umich.edu//- 41268007Ssaidi@eecs.umich.edu 41278007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_RDUSP_ENTRY) 41288007Ssaidi@eecs.umich.eduCall_Pal_Rdusp: 41298007Ssaidi@eecs.umich.edu nop 41308007Ssaidi@eecs.umich.edu mfpr r0, pt_usp 41318007Ssaidi@eecs.umich.edu hw_rei 41328007Ssaidi@eecs.umich.edu 41338007Ssaidi@eecs.umich.edu 41348007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x003B) 41358007Ssaidi@eecs.umich.eduCallPal_OpcDec3B: 41368007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 41378007Ssaidi@eecs.umich.edu 41388007Ssaidi@eecs.umich.edu// .sbttl "whami - PALcode for whami instruction" 41398007Ssaidi@eecs.umich.edu//+ 41408007Ssaidi@eecs.umich.edu// 41418007Ssaidi@eecs.umich.edu// Entry: 41428007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 41438007Ssaidi@eecs.umich.edu// 41448007Ssaidi@eecs.umich.edu// Function: 41458007Ssaidi@eecs.umich.edu// v0 (r0) <- whami 41468007Ssaidi@eecs.umich.edu//- 41478007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_WHAMI_ENTRY) 41488007Ssaidi@eecs.umich.eduCall_Pal_Whami: 41498007Ssaidi@eecs.umich.edu nop 41508007Ssaidi@eecs.umich.edu mfpr r0, pt_whami // Get Whami 41518007Ssaidi@eecs.umich.edu extbl r0, 1, r0 // Isolate just whami bits 41528007Ssaidi@eecs.umich.edu hw_rei 41538007Ssaidi@eecs.umich.edu 41548007Ssaidi@eecs.umich.edu// .sbttl "retsys - PALcode for retsys instruction" 41558007Ssaidi@eecs.umich.edu// 41568007Ssaidi@eecs.umich.edu// Entry: 41578007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 41588007Ssaidi@eecs.umich.edu// 00(sp) contains return pc 41598007Ssaidi@eecs.umich.edu// 08(sp) contains r29 41608007Ssaidi@eecs.umich.edu// 41618007Ssaidi@eecs.umich.edu// Function: 41628007Ssaidi@eecs.umich.edu// Return from system call. 41638007Ssaidi@eecs.umich.edu// mode switched from kern to user. 41648007Ssaidi@eecs.umich.edu// stacks swapped, ugp, upc restored. 41658007Ssaidi@eecs.umich.edu// r23, r25 junked 41668007Ssaidi@eecs.umich.edu//- 41678007Ssaidi@eecs.umich.edu 41688007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_RETSYS_ENTRY) 41698007Ssaidi@eecs.umich.eduCall_Pal_Retsys: 41708007Ssaidi@eecs.umich.edu lda r25, osfsf_c_size(sp) // pop stack 41718007Ssaidi@eecs.umich.edu bis r25, r31, r14 // touch r25 & r14 to stall mf exc_addr 41728007Ssaidi@eecs.umich.edu 41738007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // save exc_addr in case of fault 41748007Ssaidi@eecs.umich.edu ldq r23, osfsf_pc(sp) // get pc 41758007Ssaidi@eecs.umich.edu 41768007Ssaidi@eecs.umich.edu ldq r29, osfsf_gp(sp) // get gp 41778007Ssaidi@eecs.umich.edu stl_c r31, -4(sp) // clear lock_flag 41788007Ssaidi@eecs.umich.edu 41798007Ssaidi@eecs.umich.edu lda r11, 1<<osfps_v_mode(r31)// new PS:mode=user 41808007Ssaidi@eecs.umich.edu mfpr r30, pt_usp // get users stack 41818007Ssaidi@eecs.umich.edu 41828007Ssaidi@eecs.umich.edu bic r23, 3, r23 // clean return pc 41838007Ssaidi@eecs.umich.edu mtpr r31, ev5__ipl // zero ibox IPL - 2 bubbles to hw_rei 41848007Ssaidi@eecs.umich.edu 41858007Ssaidi@eecs.umich.edu mtpr r11, ev5__dtb_cm // set Mbox current mode - no virt ref for 2 cycles 41868007Ssaidi@eecs.umich.edu mtpr r11, ev5__ps // set Ibox current mode - 2 bubble to hw_rei 41878007Ssaidi@eecs.umich.edu 41888007Ssaidi@eecs.umich.edu mtpr r23, exc_addr // set return address - 1 bubble to hw_rei 41898007Ssaidi@eecs.umich.edu mtpr r25, pt_ksp // save kern stack 41908007Ssaidi@eecs.umich.edu 41918007Ssaidi@eecs.umich.edu rc r31 // clear inter_flag 41928007Ssaidi@eecs.umich.edu// pvc_violate 248 // possible hidden mt->mf pt violation ok in callpal 41938007Ssaidi@eecs.umich.edu hw_rei_spe // and back 41948007Ssaidi@eecs.umich.edu 41958007Ssaidi@eecs.umich.edu 41968007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(0x003E) 41978007Ssaidi@eecs.umich.eduCallPal_OpcDec3E: 41988007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 41998007Ssaidi@eecs.umich.edu 42008007Ssaidi@eecs.umich.edu// .sbttl "rti - PALcode for rti instruction" 42018007Ssaidi@eecs.umich.edu//+ 42028007Ssaidi@eecs.umich.edu// 42038007Ssaidi@eecs.umich.edu// Entry: 42048007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 42058007Ssaidi@eecs.umich.edu// 42068007Ssaidi@eecs.umich.edu// Function: 42078007Ssaidi@eecs.umich.edu// 00(sp) -> ps 42088007Ssaidi@eecs.umich.edu// 08(sp) -> pc 42098007Ssaidi@eecs.umich.edu// 16(sp) -> r29 (gp) 42108007Ssaidi@eecs.umich.edu// 24(sp) -> r16 (a0) 42118007Ssaidi@eecs.umich.edu// 32(sp) -> r17 (a1) 42128007Ssaidi@eecs.umich.edu// 40(sp) -> r18 (a3) 42138007Ssaidi@eecs.umich.edu//- 42148007Ssaidi@eecs.umich.edu 42158007Ssaidi@eecs.umich.edu CALL_PAL_PRIV(PAL_RTI_ENTRY) 42168007Ssaidi@eecs.umich.edu#ifdef SIMOS 42178007Ssaidi@eecs.umich.edu /* called once by platform_tlaser */ 42188007Ssaidi@eecs.umich.edu .globl Call_Pal_Rti 42198007Ssaidi@eecs.umich.edu#endif 42208007Ssaidi@eecs.umich.eduCall_Pal_Rti: 42218007Ssaidi@eecs.umich.edu lda r25, osfsf_c_size(sp) // get updated sp 42228007Ssaidi@eecs.umich.edu bis r25, r31, r14 // touch r14,r25 to stall mf exc_addr 42238007Ssaidi@eecs.umich.edu 42248007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // save PC in case of fault 42258007Ssaidi@eecs.umich.edu rc r31 // clear intr_flag 42268007Ssaidi@eecs.umich.edu 42278007Ssaidi@eecs.umich.edu ldq r12, -6*8(r25) // get ps 42288007Ssaidi@eecs.umich.edu ldq r13, -5*8(r25) // pc 42298007Ssaidi@eecs.umich.edu 42308007Ssaidi@eecs.umich.edu ldq r18, -1*8(r25) // a2 42318007Ssaidi@eecs.umich.edu ldq r17, -2*8(r25) // a1 42328007Ssaidi@eecs.umich.edu 42338007Ssaidi@eecs.umich.edu ldq r16, -3*8(r25) // a0 42348007Ssaidi@eecs.umich.edu ldq r29, -4*8(r25) // gp 42358007Ssaidi@eecs.umich.edu 42368007Ssaidi@eecs.umich.edu bic r13, 3, r13 // clean return pc 42378007Ssaidi@eecs.umich.edu stl_c r31, -4(r25) // clear lock_flag 42388007Ssaidi@eecs.umich.edu 42398007Ssaidi@eecs.umich.edu and r12, osfps_m_mode, r11 // get mode 42408007Ssaidi@eecs.umich.edu mtpr r13, exc_addr // set return address 42418007Ssaidi@eecs.umich.edu 42428007Ssaidi@eecs.umich.edu beq r11, rti_to_kern // br if rti to Kern 42438007Ssaidi@eecs.umich.edu br r31, rti_to_user // out of call_pal space 42448007Ssaidi@eecs.umich.edu 42458007Ssaidi@eecs.umich.edu 42468007Ssaidi@eecs.umich.edu// .sbttl "Start the Unprivileged CALL_PAL Entry Points" 42478007Ssaidi@eecs.umich.edu// .sbttl "bpt- PALcode for bpt instruction" 42488007Ssaidi@eecs.umich.edu//+ 42498007Ssaidi@eecs.umich.edu// 42508007Ssaidi@eecs.umich.edu// Entry: 42518007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 42528007Ssaidi@eecs.umich.edu// 42538007Ssaidi@eecs.umich.edu// Function: 42548007Ssaidi@eecs.umich.edu// Build stack frame 42558007Ssaidi@eecs.umich.edu// a0 <- code 42568007Ssaidi@eecs.umich.edu// a1 <- unpred 42578007Ssaidi@eecs.umich.edu// a2 <- unpred 42588007Ssaidi@eecs.umich.edu// vector via entIF 42598007Ssaidi@eecs.umich.edu// 42608007Ssaidi@eecs.umich.edu//- 42618007Ssaidi@eecs.umich.edu// 42628007Ssaidi@eecs.umich.edu .text 1 42638007Ssaidi@eecs.umich.edu// . = 0x3000 42648007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(PAL_BPT_ENTRY) 42658007Ssaidi@eecs.umich.eduCall_Pal_Bpt: 42668007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 42678007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 42688007Ssaidi@eecs.umich.edu 42698007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS for stack write 42708007Ssaidi@eecs.umich.edu bge r25, CALL_PAL_bpt_10_ // no stack swap needed if cm=kern 42718007Ssaidi@eecs.umich.edu 42728007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 42738007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 42748007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 42758007Ssaidi@eecs.umich.edu 42768007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 42778007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 42788007Ssaidi@eecs.umich.edu 42798007Ssaidi@eecs.umich.eduCALL_PAL_bpt_10_: 42808007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 42818007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 42828007Ssaidi@eecs.umich.edu 42838007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 42848007Ssaidi@eecs.umich.edu bis r31, osf_a0_bpt, r16 // set a0 42858007Ssaidi@eecs.umich.edu 42868007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 42878007Ssaidi@eecs.umich.edu br r31, bpt_bchk_common // out of call_pal space 42888007Ssaidi@eecs.umich.edu 42898007Ssaidi@eecs.umich.edu 42908007Ssaidi@eecs.umich.edu// .sbttl "bugchk- PALcode for bugchk instruction" 42918007Ssaidi@eecs.umich.edu//+ 42928007Ssaidi@eecs.umich.edu// 42938007Ssaidi@eecs.umich.edu// Entry: 42948007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 42958007Ssaidi@eecs.umich.edu// 42968007Ssaidi@eecs.umich.edu// Function: 42978007Ssaidi@eecs.umich.edu// Build stack frame 42988007Ssaidi@eecs.umich.edu// a0 <- code 42998007Ssaidi@eecs.umich.edu// a1 <- unpred 43008007Ssaidi@eecs.umich.edu// a2 <- unpred 43018007Ssaidi@eecs.umich.edu// vector via entIF 43028007Ssaidi@eecs.umich.edu// 43038007Ssaidi@eecs.umich.edu//- 43048007Ssaidi@eecs.umich.edu// 43058007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(PAL_BUGCHK_ENTRY) 43068007Ssaidi@eecs.umich.eduCall_Pal_Bugchk: 43078007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 43088007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 43098007Ssaidi@eecs.umich.edu 43108007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS for stack write 43118007Ssaidi@eecs.umich.edu bge r25, CALL_PAL_bugchk_10_ // no stack swap needed if cm=kern 43128007Ssaidi@eecs.umich.edu 43138007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 43148007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 43158007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 43168007Ssaidi@eecs.umich.edu 43178007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 43188007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 43198007Ssaidi@eecs.umich.edu 43208007Ssaidi@eecs.umich.eduCALL_PAL_bugchk_10_: 43218007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 43228007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 43238007Ssaidi@eecs.umich.edu 43248007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 43258007Ssaidi@eecs.umich.edu bis r31, osf_a0_bugchk, r16 // set a0 43268007Ssaidi@eecs.umich.edu 43278007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 43288007Ssaidi@eecs.umich.edu br r31, bpt_bchk_common // out of call_pal space 43298007Ssaidi@eecs.umich.edu 43308007Ssaidi@eecs.umich.edu 43318007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0082) 43328007Ssaidi@eecs.umich.eduCallPal_OpcDec82: 43338007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 43348007Ssaidi@eecs.umich.edu 43358007Ssaidi@eecs.umich.edu// .sbttl "callsys - PALcode for callsys instruction" 43368007Ssaidi@eecs.umich.edu//+ 43378007Ssaidi@eecs.umich.edu// 43388007Ssaidi@eecs.umich.edu// Entry: 43398007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 43408007Ssaidi@eecs.umich.edu// 43418007Ssaidi@eecs.umich.edu// Function: 43428007Ssaidi@eecs.umich.edu// Switch mode to kernel and build a callsys stack frame. 43438007Ssaidi@eecs.umich.edu// sp = ksp 43448007Ssaidi@eecs.umich.edu// gp = kgp 43458007Ssaidi@eecs.umich.edu// t8 - t10 (r22-r24) trashed 43468007Ssaidi@eecs.umich.edu// 43478007Ssaidi@eecs.umich.edu//- 43488007Ssaidi@eecs.umich.edu// 43498007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(PAL_CALLSYS_ENTRY) 43508007Ssaidi@eecs.umich.eduCall_Pal_Callsys: 43518007Ssaidi@eecs.umich.edu 43528007Ssaidi@eecs.umich.edu and r11, osfps_m_mode, r24 // get mode 43538007Ssaidi@eecs.umich.edu mfpr r22, pt_ksp // get ksp 43548007Ssaidi@eecs.umich.edu 43558007Ssaidi@eecs.umich.edu beq r24, sys_from_kern // sysCall from kern is not allowed 43568007Ssaidi@eecs.umich.edu mfpr r12, pt_entsys // get address of callSys routine 43578007Ssaidi@eecs.umich.edu 43588007Ssaidi@eecs.umich.edu//+ 43598007Ssaidi@eecs.umich.edu// from here on we know we are in user going to Kern 43608007Ssaidi@eecs.umich.edu//- 43618007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // set Mbox current mode - no virt ref for 2 cycles 43628007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // set Ibox current mode - 2 bubble to hw_rei 43638007Ssaidi@eecs.umich.edu 43648007Ssaidi@eecs.umich.edu bis r31, r31, r11 // PS=0 (mode=kern) 43658007Ssaidi@eecs.umich.edu mfpr r23, exc_addr // get pc 43668007Ssaidi@eecs.umich.edu 43678007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save usp 43688007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(r22)// set new sp 43698007Ssaidi@eecs.umich.edu 43708007Ssaidi@eecs.umich.edu stq r29, osfsf_gp(sp) // save user gp/r29 43718007Ssaidi@eecs.umich.edu stq r24, osfsf_ps(sp) // save ps 43728007Ssaidi@eecs.umich.edu 43738007Ssaidi@eecs.umich.edu stq r23, osfsf_pc(sp) // save pc 43748007Ssaidi@eecs.umich.edu mtpr r12, exc_addr // set address 43758007Ssaidi@eecs.umich.edu // 1 cycle to hw_rei 43768007Ssaidi@eecs.umich.edu 43778007Ssaidi@eecs.umich.edu mfpr r29, pt_kgp // get the kern gp/r29 43788007Ssaidi@eecs.umich.edu 43798007Ssaidi@eecs.umich.edu hw_rei_spe // and off we go! 43808007Ssaidi@eecs.umich.edu 43818007Ssaidi@eecs.umich.edu 43828007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0084) 43838007Ssaidi@eecs.umich.eduCallPal_OpcDec84: 43848007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 43858007Ssaidi@eecs.umich.edu 43868007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0085) 43878007Ssaidi@eecs.umich.eduCallPal_OpcDec85: 43888007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 43898007Ssaidi@eecs.umich.edu 43908007Ssaidi@eecs.umich.edu// .sbttl "imb - PALcode for imb instruction" 43918007Ssaidi@eecs.umich.edu//+ 43928007Ssaidi@eecs.umich.edu// 43938007Ssaidi@eecs.umich.edu// Entry: 43948007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 43958007Ssaidi@eecs.umich.edu// 43968007Ssaidi@eecs.umich.edu// Function: 43978007Ssaidi@eecs.umich.edu// Flush the writebuffer and flush the Icache 43988007Ssaidi@eecs.umich.edu// 43998007Ssaidi@eecs.umich.edu//- 44008007Ssaidi@eecs.umich.edu// 44018007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(PAL_IMB_ENTRY) 44028007Ssaidi@eecs.umich.eduCall_Pal_Imb: 44038007Ssaidi@eecs.umich.edu mb // Clear the writebuffer 44048007Ssaidi@eecs.umich.edu mfpr r31, ev5__mcsr // Sync with clear 44058007Ssaidi@eecs.umich.edu nop 44068007Ssaidi@eecs.umich.edu nop 44078007Ssaidi@eecs.umich.edu br r31, pal_ic_flush // Flush Icache 44088007Ssaidi@eecs.umich.edu 44098007Ssaidi@eecs.umich.edu 44108007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 44118007Ssaidi@eecs.umich.edu 44128007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0087) 44138007Ssaidi@eecs.umich.eduCallPal_OpcDec87: 44148007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44158007Ssaidi@eecs.umich.edu 44168007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0088) 44178007Ssaidi@eecs.umich.eduCallPal_OpcDec88: 44188007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44198007Ssaidi@eecs.umich.edu 44208007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0089) 44218007Ssaidi@eecs.umich.eduCallPal_OpcDec89: 44228007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44238007Ssaidi@eecs.umich.edu 44248007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x008A) 44258007Ssaidi@eecs.umich.eduCallPal_OpcDec8A: 44268007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44278007Ssaidi@eecs.umich.edu 44288007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x008B) 44298007Ssaidi@eecs.umich.eduCallPal_OpcDec8B: 44308007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44318007Ssaidi@eecs.umich.edu 44328007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x008C) 44338007Ssaidi@eecs.umich.eduCallPal_OpcDec8C: 44348007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44358007Ssaidi@eecs.umich.edu 44368007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x008D) 44378007Ssaidi@eecs.umich.eduCallPal_OpcDec8D: 44388007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44398007Ssaidi@eecs.umich.edu 44408007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x008E) 44418007Ssaidi@eecs.umich.eduCallPal_OpcDec8E: 44428007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44438007Ssaidi@eecs.umich.edu 44448007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x008F) 44458007Ssaidi@eecs.umich.eduCallPal_OpcDec8F: 44468007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44478007Ssaidi@eecs.umich.edu 44488007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0090) 44498007Ssaidi@eecs.umich.eduCallPal_OpcDec90: 44508007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44518007Ssaidi@eecs.umich.edu 44528007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0091) 44538007Ssaidi@eecs.umich.eduCallPal_OpcDec91: 44548007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44558007Ssaidi@eecs.umich.edu 44568007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0092) 44578007Ssaidi@eecs.umich.eduCallPal_OpcDec92: 44588007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44598007Ssaidi@eecs.umich.edu 44608007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0093) 44618007Ssaidi@eecs.umich.eduCallPal_OpcDec93: 44628007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44638007Ssaidi@eecs.umich.edu 44648007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0094) 44658007Ssaidi@eecs.umich.eduCallPal_OpcDec94: 44668007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44678007Ssaidi@eecs.umich.edu 44688007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0095) 44698007Ssaidi@eecs.umich.eduCallPal_OpcDec95: 44708007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44718007Ssaidi@eecs.umich.edu 44728007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0096) 44738007Ssaidi@eecs.umich.eduCallPal_OpcDec96: 44748007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44758007Ssaidi@eecs.umich.edu 44768007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0097) 44778007Ssaidi@eecs.umich.eduCallPal_OpcDec97: 44788007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44798007Ssaidi@eecs.umich.edu 44808007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0098) 44818007Ssaidi@eecs.umich.eduCallPal_OpcDec98: 44828007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44838007Ssaidi@eecs.umich.edu 44848007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x0099) 44858007Ssaidi@eecs.umich.eduCallPal_OpcDec99: 44868007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44878007Ssaidi@eecs.umich.edu 44888007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x009A) 44898007Ssaidi@eecs.umich.eduCallPal_OpcDec9A: 44908007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44918007Ssaidi@eecs.umich.edu 44928007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x009B) 44938007Ssaidi@eecs.umich.eduCallPal_OpcDec9B: 44948007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44958007Ssaidi@eecs.umich.edu 44968007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x009C) 44978007Ssaidi@eecs.umich.eduCallPal_OpcDec9C: 44988007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 44998007Ssaidi@eecs.umich.edu 45008007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x009D) 45018007Ssaidi@eecs.umich.eduCallPal_OpcDec9D: 45028007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45038007Ssaidi@eecs.umich.edu 45048007Ssaidi@eecs.umich.edu// .sbttl "rdunique - PALcode for rdunique instruction" 45058007Ssaidi@eecs.umich.edu//+ 45068007Ssaidi@eecs.umich.edu// 45078007Ssaidi@eecs.umich.edu// Entry: 45088007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 45098007Ssaidi@eecs.umich.edu// 45108007Ssaidi@eecs.umich.edu// Function: 45118007Ssaidi@eecs.umich.edu// v0 (r0) <- unique 45128007Ssaidi@eecs.umich.edu// 45138007Ssaidi@eecs.umich.edu//- 45148007Ssaidi@eecs.umich.edu// 45158007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(PAL_RDUNIQUE_ENTRY) 45168007Ssaidi@eecs.umich.eduCALL_PALrdunique_: 45178007Ssaidi@eecs.umich.edu mfpr r0, pt_pcbb // get pcb pointer 45188007Ssaidi@eecs.umich.edu ldqp r0, osfpcb_q_unique(r0) // get new value 45198007Ssaidi@eecs.umich.edu 45208007Ssaidi@eecs.umich.edu hw_rei 45218007Ssaidi@eecs.umich.edu 45228007Ssaidi@eecs.umich.edu// .sbttl "wrunique - PALcode for wrunique instruction" 45238007Ssaidi@eecs.umich.edu//+ 45248007Ssaidi@eecs.umich.edu// 45258007Ssaidi@eecs.umich.edu// Entry: 45268007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 45278007Ssaidi@eecs.umich.edu// 45288007Ssaidi@eecs.umich.edu// Function: 45298007Ssaidi@eecs.umich.edu// unique <- a0 (r16) 45308007Ssaidi@eecs.umich.edu// 45318007Ssaidi@eecs.umich.edu//- 45328007Ssaidi@eecs.umich.edu// 45338007Ssaidi@eecs.umich.eduCALL_PAL_UNPRIV(PAL_WRUNIQUE_ENTRY) 45348007Ssaidi@eecs.umich.eduCALL_PAL_Wrunique: 45358007Ssaidi@eecs.umich.edu nop 45368007Ssaidi@eecs.umich.edu mfpr r12, pt_pcbb // get pcb pointer 45378007Ssaidi@eecs.umich.edu stqp r16, osfpcb_q_unique(r12)// get new value 45388007Ssaidi@eecs.umich.edu nop // Pad palshadow write 45398007Ssaidi@eecs.umich.edu hw_rei // back 45408007Ssaidi@eecs.umich.edu 45418007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 45428007Ssaidi@eecs.umich.edu 45438007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A0) 45448007Ssaidi@eecs.umich.eduCallPal_OpcDecA0: 45458007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45468007Ssaidi@eecs.umich.edu 45478007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A1) 45488007Ssaidi@eecs.umich.eduCallPal_OpcDecA1: 45498007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45508007Ssaidi@eecs.umich.edu 45518007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A2) 45528007Ssaidi@eecs.umich.eduCallPal_OpcDecA2: 45538007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45548007Ssaidi@eecs.umich.edu 45558007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A3) 45568007Ssaidi@eecs.umich.eduCallPal_OpcDecA3: 45578007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45588007Ssaidi@eecs.umich.edu 45598007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A4) 45608007Ssaidi@eecs.umich.eduCallPal_OpcDecA4: 45618007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45628007Ssaidi@eecs.umich.edu 45638007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A5) 45648007Ssaidi@eecs.umich.eduCallPal_OpcDecA5: 45658007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45668007Ssaidi@eecs.umich.edu 45678007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A6) 45688007Ssaidi@eecs.umich.eduCallPal_OpcDecA6: 45698007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45708007Ssaidi@eecs.umich.edu 45718007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A7) 45728007Ssaidi@eecs.umich.eduCallPal_OpcDecA7: 45738007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45748007Ssaidi@eecs.umich.edu 45758007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A8) 45768007Ssaidi@eecs.umich.eduCallPal_OpcDecA8: 45778007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45788007Ssaidi@eecs.umich.edu 45798007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00A9) 45808007Ssaidi@eecs.umich.eduCallPal_OpcDecA9: 45818007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 45828007Ssaidi@eecs.umich.edu 45838007Ssaidi@eecs.umich.edu 45848007Ssaidi@eecs.umich.edu// .sbttl "gentrap - PALcode for gentrap instruction" 45858007Ssaidi@eecs.umich.edu//+ 45868007Ssaidi@eecs.umich.edu// CALL_PAL_gentrap: 45878007Ssaidi@eecs.umich.edu// Entry: 45888007Ssaidi@eecs.umich.edu// Vectored into via hardware PALcode instruction dispatch. 45898007Ssaidi@eecs.umich.edu// 45908007Ssaidi@eecs.umich.edu// Function: 45918007Ssaidi@eecs.umich.edu// Build stack frame 45928007Ssaidi@eecs.umich.edu// a0 <- code 45938007Ssaidi@eecs.umich.edu// a1 <- unpred 45948007Ssaidi@eecs.umich.edu// a2 <- unpred 45958007Ssaidi@eecs.umich.edu// vector via entIF 45968007Ssaidi@eecs.umich.edu// 45978007Ssaidi@eecs.umich.edu//- 45988007Ssaidi@eecs.umich.edu 45998007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00AA) 46008007Ssaidi@eecs.umich.edu// unsupported in Hudson code .. pboyle Nov/95 46018007Ssaidi@eecs.umich.eduCALL_PAL_gentrap: 46028007Ssaidi@eecs.umich.edu sll r11, 63-osfps_v_mode, r25 // Shift mode up to MS bit 46038007Ssaidi@eecs.umich.edu mtpr r31, ev5__ps // Set Ibox current mode to kernel 46048007Ssaidi@eecs.umich.edu 46058007Ssaidi@eecs.umich.edu bis r11, r31, r12 // Save PS for stack write 46068007Ssaidi@eecs.umich.edu bge r25, CALL_PAL_gentrap_10_ // no stack swap needed if cm=kern 46078007Ssaidi@eecs.umich.edu 46088007Ssaidi@eecs.umich.edu mtpr r31, ev5__dtb_cm // Set Mbox current mode to kernel - 46098007Ssaidi@eecs.umich.edu // no virt ref for next 2 cycles 46108007Ssaidi@eecs.umich.edu mtpr r30, pt_usp // save user stack 46118007Ssaidi@eecs.umich.edu 46128007Ssaidi@eecs.umich.edu bis r31, r31, r11 // Set new PS 46138007Ssaidi@eecs.umich.edu mfpr r30, pt_ksp 46148007Ssaidi@eecs.umich.edu 46158007Ssaidi@eecs.umich.eduCALL_PAL_gentrap_10_: 46168007Ssaidi@eecs.umich.edu lda sp, 0-osfsf_c_size(sp)// allocate stack space 46178007Ssaidi@eecs.umich.edu mfpr r14, exc_addr // get pc 46188007Ssaidi@eecs.umich.edu 46198007Ssaidi@eecs.umich.edu stq r16, osfsf_a0(sp) // save regs 46208007Ssaidi@eecs.umich.edu bis r31, osf_a0_gentrap, r16// set a0 46218007Ssaidi@eecs.umich.edu 46228007Ssaidi@eecs.umich.edu stq r17, osfsf_a1(sp) // a1 46238007Ssaidi@eecs.umich.edu br r31, bpt_bchk_common // out of call_pal space 46248007Ssaidi@eecs.umich.edu 46258007Ssaidi@eecs.umich.edu 46268007Ssaidi@eecs.umich.edu// .sbttl "CALL_PAL OPCDECs" 46278007Ssaidi@eecs.umich.edu 46288007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00AB) 46298007Ssaidi@eecs.umich.eduCallPal_OpcDecAB: 46308007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46318007Ssaidi@eecs.umich.edu 46328007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00AC) 46338007Ssaidi@eecs.umich.eduCallPal_OpcDecAC: 46348007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46358007Ssaidi@eecs.umich.edu 46368007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00AD) 46378007Ssaidi@eecs.umich.eduCallPal_OpcDecAD: 46388007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46398007Ssaidi@eecs.umich.edu 46408007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00AE) 46418007Ssaidi@eecs.umich.eduCallPal_OpcDecAE: 46428007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46438007Ssaidi@eecs.umich.edu 46448007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00AF) 46458007Ssaidi@eecs.umich.eduCallPal_OpcDecAF: 46468007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46478007Ssaidi@eecs.umich.edu 46488007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B0) 46498007Ssaidi@eecs.umich.eduCallPal_OpcDecB0: 46508007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46518007Ssaidi@eecs.umich.edu 46528007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B1) 46538007Ssaidi@eecs.umich.eduCallPal_OpcDecB1: 46548007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46558007Ssaidi@eecs.umich.edu 46568007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B2) 46578007Ssaidi@eecs.umich.eduCallPal_OpcDecB2: 46588007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46598007Ssaidi@eecs.umich.edu 46608007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B3) 46618007Ssaidi@eecs.umich.eduCallPal_OpcDecB3: 46628007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46638007Ssaidi@eecs.umich.edu 46648007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B4) 46658007Ssaidi@eecs.umich.eduCallPal_OpcDecB4: 46668007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46678007Ssaidi@eecs.umich.edu 46688007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B5) 46698007Ssaidi@eecs.umich.eduCallPal_OpcDecB5: 46708007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46718007Ssaidi@eecs.umich.edu 46728007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B6) 46738007Ssaidi@eecs.umich.eduCallPal_OpcDecB6: 46748007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46758007Ssaidi@eecs.umich.edu 46768007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B7) 46778007Ssaidi@eecs.umich.eduCallPal_OpcDecB7: 46788007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46798007Ssaidi@eecs.umich.edu 46808007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B8) 46818007Ssaidi@eecs.umich.eduCallPal_OpcDecB8: 46828007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46838007Ssaidi@eecs.umich.edu 46848007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00B9) 46858007Ssaidi@eecs.umich.eduCallPal_OpcDecB9: 46868007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46878007Ssaidi@eecs.umich.edu 46888007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00BA) 46898007Ssaidi@eecs.umich.eduCallPal_OpcDecBA: 46908007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46918007Ssaidi@eecs.umich.edu 46928007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00BB) 46938007Ssaidi@eecs.umich.eduCallPal_OpcDecBB: 46948007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46958007Ssaidi@eecs.umich.edu 46968007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00BC) 46978007Ssaidi@eecs.umich.eduCallPal_OpcDecBC: 46988007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 46998007Ssaidi@eecs.umich.edu 47008007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00BD) 47018007Ssaidi@eecs.umich.eduCallPal_OpcDecBD: 47028007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 47038007Ssaidi@eecs.umich.edu 47048007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00BE) 47058007Ssaidi@eecs.umich.eduCallPal_OpcDecBE: 47068007Ssaidi@eecs.umich.edu br r31, osfpal_calpal_opcdec 47078007Ssaidi@eecs.umich.edu 47088007Ssaidi@eecs.umich.edu CALL_PAL_UNPRIV(0x00BF) 47098007Ssaidi@eecs.umich.eduCallPal_OpcDecBF: 47108007Ssaidi@eecs.umich.edu // MODIFIED BY EGH 2/25/04 47118007Ssaidi@eecs.umich.edu br r31, copypal_impl 47128007Ssaidi@eecs.umich.edu 47138007Ssaidi@eecs.umich.edu 47148007Ssaidi@eecs.umich.edu/*======================================================================*/ 47158007Ssaidi@eecs.umich.edu/* OSF/1 CALL_PAL CONTINUATION AREA */ 47168007Ssaidi@eecs.umich.edu/*======================================================================*/ 47178007Ssaidi@eecs.umich.edu 47188007Ssaidi@eecs.umich.edu .text 2 47198007Ssaidi@eecs.umich.edu 47208007Ssaidi@eecs.umich.edu . = 0x4000 47218007Ssaidi@eecs.umich.edu 47228007Ssaidi@eecs.umich.edu 47238007Ssaidi@eecs.umich.edu// .sbttl "Continuation of MTPR_PERFMON" 47248007Ssaidi@eecs.umich.edu ALIGN_BLOCK 47258007Ssaidi@eecs.umich.edu#if perfmon_debug == 0 47268007Ssaidi@eecs.umich.edu // "real" performance monitoring code 47278007Ssaidi@eecs.umich.edu// mux ctl 47288007Ssaidi@eecs.umich.eduperfmon_muxctl: 47298007Ssaidi@eecs.umich.edu lda r8, 1(r31) // get a 1 47308007Ssaidi@eecs.umich.edu sll r8, pmctr_v_sel0, r8 // move to sel0 position 47318007Ssaidi@eecs.umich.edu or r8, ((0xf<<pmctr_v_sel1) | (0xf<<pmctr_v_sel2)), r8 // build mux select mask 47328007Ssaidi@eecs.umich.edu and r17, r8, r25 // isolate pmctr mux select bits 47338007Ssaidi@eecs.umich.edu mfpr r0, ev5__pmctr 47348007Ssaidi@eecs.umich.edu bic r0, r8, r0 // clear old mux select bits 47358007Ssaidi@eecs.umich.edu or r0,r25, r25 // or in new mux select bits 47368007Ssaidi@eecs.umich.edu mtpr r25, ev5__pmctr 47378007Ssaidi@eecs.umich.edu 47388007Ssaidi@eecs.umich.edu // ok, now tackle cbox mux selects 47398007Ssaidi@eecs.umich.edu ldah r14, 0xfff0(r31) 47408007Ssaidi@eecs.umich.edu zap r14, 0xE0, r14 // Get Cbox IPR base 47418007Ssaidi@eecs.umich.edu//orig get_bc_ctl_shadow r16 // bc_ctl returned in lower longword 47428007Ssaidi@eecs.umich.edu// adapted from ev5_pal_macros.mar 47438007Ssaidi@eecs.umich.edu mfpr r16, pt_impure 47448007Ssaidi@eecs.umich.edu lda r16, CNS_Q_IPR(r16) 47458007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r16,CNS_Q_BC_CTL,r16); 47468007Ssaidi@eecs.umich.edu 47478007Ssaidi@eecs.umich.edu lda r8, 0x3F(r31) // build mux select mask 47488007Ssaidi@eecs.umich.edu sll r8, bc_ctl_v_pm_mux_sel, r8 47498007Ssaidi@eecs.umich.edu 47508007Ssaidi@eecs.umich.edu and r17, r8, r25 // isolate bc_ctl mux select bits 47518007Ssaidi@eecs.umich.edu bic r16, r8, r16 // isolate old mux select bits 47528007Ssaidi@eecs.umich.edu or r16, r25, r25 // create new bc_ctl 47538007Ssaidi@eecs.umich.edu mb // clear out cbox for future ipr write 47548007Ssaidi@eecs.umich.edu stqp r25, ev5__bc_ctl(r14) // store to cbox ipr 47558007Ssaidi@eecs.umich.edu mb // clear out cbox for future ipr write 47568007Ssaidi@eecs.umich.edu 47578007Ssaidi@eecs.umich.edu//orig update_bc_ctl_shadow r25, r16 // r25=value, r16-overwritten with adjusted impure ptr 47588007Ssaidi@eecs.umich.edu// adapted from ev5_pal_macros.mar 47598007Ssaidi@eecs.umich.edu mfpr r16, pt_impure 47608007Ssaidi@eecs.umich.edu lda r16, CNS_Q_IPR(r16) 47618007Ssaidi@eecs.umich.edu SAVE_SHADOW(r25,CNS_Q_BC_CTL,r16); 47628007Ssaidi@eecs.umich.edu 47638007Ssaidi@eecs.umich.edu br r31, perfmon_success 47648007Ssaidi@eecs.umich.edu 47658007Ssaidi@eecs.umich.edu 47668007Ssaidi@eecs.umich.edu// requested to disable perf monitoring 47678007Ssaidi@eecs.umich.eduperfmon_dis: 47688007Ssaidi@eecs.umich.edu mfpr r14, ev5__pmctr // read ibox pmctr ipr 47698007Ssaidi@eecs.umich.eduperfmon_dis_ctr0: // and begin with ctr0 47708007Ssaidi@eecs.umich.edu blbc r17, perfmon_dis_ctr1 // do not disable ctr0 47718007Ssaidi@eecs.umich.edu lda r8, 3(r31) 47728007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctl0, r8 47738007Ssaidi@eecs.umich.edu bic r14, r8, r14 // disable ctr0 47748007Ssaidi@eecs.umich.eduperfmon_dis_ctr1: 47758007Ssaidi@eecs.umich.edu srl r17, 1, r17 47768007Ssaidi@eecs.umich.edu blbc r17, perfmon_dis_ctr2 // do not disable ctr1 47778007Ssaidi@eecs.umich.edu lda r8, 3(r31) 47788007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctl1, r8 47798007Ssaidi@eecs.umich.edu bic r14, r8, r14 // disable ctr1 47808007Ssaidi@eecs.umich.eduperfmon_dis_ctr2: 47818007Ssaidi@eecs.umich.edu srl r17, 1, r17 47828007Ssaidi@eecs.umich.edu blbc r17, perfmon_dis_update // do not disable ctr2 47838007Ssaidi@eecs.umich.edu lda r8, 3(r31) 47848007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctl2, r8 47858007Ssaidi@eecs.umich.edu bic r14, r8, r14 // disable ctr2 47868007Ssaidi@eecs.umich.eduperfmon_dis_update: 47878007Ssaidi@eecs.umich.edu mtpr r14, ev5__pmctr // update pmctr ipr 47888007Ssaidi@eecs.umich.edu//;the following code is not needed for ev5 pass2 and later, but doesn't hurt anything to leave in 47898007Ssaidi@eecs.umich.edu// adapted from ev5_pal_macros.mar 47908007Ssaidi@eecs.umich.edu//orig get_pmctr_ctl r8, r25 // pmctr_ctl bit in r8. adjusted impure pointer in r25 47918007Ssaidi@eecs.umich.edu mfpr r25, pt_impure 47928007Ssaidi@eecs.umich.edu lda r25, CNS_Q_IPR(r25) 47938007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r8,CNS_Q_PM_CTL,r25); 47948007Ssaidi@eecs.umich.edu 47958007Ssaidi@eecs.umich.edu lda r17, 0x3F(r31) // build mask 47968007Ssaidi@eecs.umich.edu sll r17, pmctr_v_ctl2, r17 // shift mask to correct position 47978007Ssaidi@eecs.umich.edu and r14, r17, r14 // isolate ctl bits 47988007Ssaidi@eecs.umich.edu bic r8, r17, r8 // clear out old ctl bits 47998007Ssaidi@eecs.umich.edu or r14, r8, r14 // create shadow ctl bits 48008007Ssaidi@eecs.umich.edu//orig store_reg1 pmctr_ctl, r14, r25, ipr=1 // update pmctr_ctl register 48018007Ssaidi@eecs.umich.edu//adjusted impure pointer still in r25 48028007Ssaidi@eecs.umich.edu SAVE_SHADOW(r14,CNS_Q_PM_CTL,r25); 48038007Ssaidi@eecs.umich.edu 48048007Ssaidi@eecs.umich.edu br r31, perfmon_success 48058007Ssaidi@eecs.umich.edu 48068007Ssaidi@eecs.umich.edu 48078007Ssaidi@eecs.umich.edu// requested to enable perf monitoring 48088007Ssaidi@eecs.umich.edu//;the following code can be greatly simplified for pass2, but should work fine as is. 48098007Ssaidi@eecs.umich.edu 48108007Ssaidi@eecs.umich.edu 48118007Ssaidi@eecs.umich.eduperfmon_enclr: 48128007Ssaidi@eecs.umich.edu lda r9, 1(r31) // set enclr flag 48138007Ssaidi@eecs.umich.edu br perfmon_en_cont 48148007Ssaidi@eecs.umich.edu 48158007Ssaidi@eecs.umich.eduperfmon_en: 48168007Ssaidi@eecs.umich.edu bis r31, r31, r9 // clear enclr flag 48178007Ssaidi@eecs.umich.edu 48188007Ssaidi@eecs.umich.eduperfmon_en_cont: 48198007Ssaidi@eecs.umich.edu mfpr r8, pt_pcbb // get PCB base 48208007Ssaidi@eecs.umich.edu//orig get_pmctr_ctl r25, r25 48218007Ssaidi@eecs.umich.edu mfpr r25, pt_impure 48228007Ssaidi@eecs.umich.edu lda r25, CNS_Q_IPR(r25) 48238007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r25,CNS_Q_PM_CTL,r25); 48248007Ssaidi@eecs.umich.edu 48258007Ssaidi@eecs.umich.edu ldqp r16, osfpcb_q_fen(r8) // read DAT/PME/FEN quadword 48268007Ssaidi@eecs.umich.edu mfpr r14, ev5__pmctr // read ibox pmctr ipr 48278007Ssaidi@eecs.umich.edu srl r16, osfpcb_v_pme, r16 // get pme bit 48288007Ssaidi@eecs.umich.edu mfpr r13, icsr 48298007Ssaidi@eecs.umich.edu and r16, 1, r16 // isolate pme bit 48308007Ssaidi@eecs.umich.edu 48318007Ssaidi@eecs.umich.edu // this code only needed in pass2 and later 48328007Ssaidi@eecs.umich.edu//orig sget_addr r12, 1<<icsr_v_pmp, r31 48338007Ssaidi@eecs.umich.edu lda r12, 1<<icsr_v_pmp(r31) // pb 48348007Ssaidi@eecs.umich.edu bic r13, r12, r13 // clear pmp bit 48358007Ssaidi@eecs.umich.edu sll r16, icsr_v_pmp, r12 // move pme bit to icsr<pmp> position 48368007Ssaidi@eecs.umich.edu or r12, r13, r13 // new icsr with icsr<pmp> bit set/clear 48378007Ssaidi@eecs.umich.edu ev5_pass2 mtpr r13, icsr // update icsr 48388007Ssaidi@eecs.umich.edu 48398007Ssaidi@eecs.umich.edu#if ev5_p1 != 0 48408007Ssaidi@eecs.umich.edu lda r12, 1(r31) 48418007Ssaidi@eecs.umich.edu cmovlbc r25, r12, r16 // r16<0> set if either pme=1 or sprocess=0 (sprocess in bit 0 of r25) 48428007Ssaidi@eecs.umich.edu#else 48438007Ssaidi@eecs.umich.edu bis r31, 1, r16 // set r16<0> on pass2 to update pmctr always (icsr provides real enable) 48448007Ssaidi@eecs.umich.edu#endif 48458007Ssaidi@eecs.umich.edu 48468007Ssaidi@eecs.umich.edu sll r25, 6, r25 // shift frequency bits into pmctr_v_ctl positions 48478007Ssaidi@eecs.umich.edu bis r14, r31, r13 // copy pmctr 48488007Ssaidi@eecs.umich.edu 48498007Ssaidi@eecs.umich.eduperfmon_en_ctr0: // and begin with ctr0 48508007Ssaidi@eecs.umich.edu blbc r17, perfmon_en_ctr1 // do not enable ctr0 48518007Ssaidi@eecs.umich.edu 48528007Ssaidi@eecs.umich.edu blbc r9, perfmon_en_noclr0 // enclr flag set, clear ctr0 field 48538007Ssaidi@eecs.umich.edu lda r8, 0xffff(r31) 48548007Ssaidi@eecs.umich.edu zapnot r8, 3, r8 // ctr0<15:0> mask 48558007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctr0, r8 48568007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctr bits 48578007Ssaidi@eecs.umich.edu bic r13, r8, r13 // clear ctr bits 48588007Ssaidi@eecs.umich.edu 48598007Ssaidi@eecs.umich.eduperfmon_en_noclr0: 48608007Ssaidi@eecs.umich.edu//orig get_addr r8, 3<<pmctr_v_ctl0, r31 48618007Ssaidi@eecs.umich.edu LDLI(r8, (3<<pmctr_v_ctl0)) 48628007Ssaidi@eecs.umich.edu and r25, r8, r12 //isolate frequency select bits for ctr0 48638007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctl0 bits in preparation for enabling 48648007Ssaidi@eecs.umich.edu or r14,r12,r14 // or in new ctl0 bits 48658007Ssaidi@eecs.umich.edu 48668007Ssaidi@eecs.umich.eduperfmon_en_ctr1: // enable ctr1 48678007Ssaidi@eecs.umich.edu srl r17, 1, r17 // get ctr1 enable 48688007Ssaidi@eecs.umich.edu blbc r17, perfmon_en_ctr2 // do not enable ctr1 48698007Ssaidi@eecs.umich.edu 48708007Ssaidi@eecs.umich.edu blbc r9, perfmon_en_noclr1 // if enclr flag set, clear ctr1 field 48718007Ssaidi@eecs.umich.edu lda r8, 0xffff(r31) 48728007Ssaidi@eecs.umich.edu zapnot r8, 3, r8 // ctr1<15:0> mask 48738007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctr1, r8 48748007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctr bits 48758007Ssaidi@eecs.umich.edu bic r13, r8, r13 // clear ctr bits 48768007Ssaidi@eecs.umich.edu 48778007Ssaidi@eecs.umich.eduperfmon_en_noclr1: 48788007Ssaidi@eecs.umich.edu//orig get_addr r8, 3<<pmctr_v_ctl1, r31 48798007Ssaidi@eecs.umich.edu LDLI(r8, (3<<pmctr_v_ctl1)) 48808007Ssaidi@eecs.umich.edu and r25, r8, r12 //isolate frequency select bits for ctr1 48818007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctl1 bits in preparation for enabling 48828007Ssaidi@eecs.umich.edu or r14,r12,r14 // or in new ctl1 bits 48838007Ssaidi@eecs.umich.edu 48848007Ssaidi@eecs.umich.eduperfmon_en_ctr2: // enable ctr2 48858007Ssaidi@eecs.umich.edu srl r17, 1, r17 // get ctr2 enable 48868007Ssaidi@eecs.umich.edu blbc r17, perfmon_en_return // do not enable ctr2 - return 48878007Ssaidi@eecs.umich.edu 48888007Ssaidi@eecs.umich.edu blbc r9, perfmon_en_noclr2 // if enclr flag set, clear ctr2 field 48898007Ssaidi@eecs.umich.edu lda r8, 0x3FFF(r31) // ctr2<13:0> mask 48908007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctr2, r8 48918007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctr bits 48928007Ssaidi@eecs.umich.edu bic r13, r8, r13 // clear ctr bits 48938007Ssaidi@eecs.umich.edu 48948007Ssaidi@eecs.umich.eduperfmon_en_noclr2: 48958007Ssaidi@eecs.umich.edu//orig get_addr r8, 3<<pmctr_v_ctl2, r31 48968007Ssaidi@eecs.umich.edu LDLI(r8, (3<<pmctr_v_ctl2)) 48978007Ssaidi@eecs.umich.edu and r25, r8, r12 //isolate frequency select bits for ctr2 48988007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctl2 bits in preparation for enabling 48998007Ssaidi@eecs.umich.edu or r14,r12,r14 // or in new ctl2 bits 49008007Ssaidi@eecs.umich.edu 49018007Ssaidi@eecs.umich.eduperfmon_en_return: 49028007Ssaidi@eecs.umich.edu cmovlbs r16, r14, r13 // if pme enabled, move enables into pmctr 49038007Ssaidi@eecs.umich.edu // else only do the counter clears 49048007Ssaidi@eecs.umich.edu mtpr r13, ev5__pmctr // update pmctr ipr 49058007Ssaidi@eecs.umich.edu 49068007Ssaidi@eecs.umich.edu//;this code not needed for pass2 and later, but does not hurt to leave it in 49078007Ssaidi@eecs.umich.edu lda r8, 0x3F(r31) 49088007Ssaidi@eecs.umich.edu//orig get_pmctr_ctl r25, r12 // read pmctr ctl; r12=adjusted impure pointer 49098007Ssaidi@eecs.umich.edu mfpr r12, pt_impure 49108007Ssaidi@eecs.umich.edu lda r12, CNS_Q_IPR(r12) 49118007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r25,CNS_Q_PM_CTL,r12); 49128007Ssaidi@eecs.umich.edu 49138007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctl2, r8 // build ctl mask 49148007Ssaidi@eecs.umich.edu and r8, r14, r14 // isolate new ctl bits 49158007Ssaidi@eecs.umich.edu bic r25, r8, r25 // clear out old ctl value 49168007Ssaidi@eecs.umich.edu or r25, r14, r14 // create new pmctr_ctl 49178007Ssaidi@eecs.umich.edu//orig store_reg1 pmctr_ctl, r14, r12, ipr=1 49188007Ssaidi@eecs.umich.edu SAVE_SHADOW(r14,CNS_Q_PM_CTL,r12); // r12 still has the adjusted impure ptr 49198007Ssaidi@eecs.umich.edu 49208007Ssaidi@eecs.umich.edu br r31, perfmon_success 49218007Ssaidi@eecs.umich.edu 49228007Ssaidi@eecs.umich.edu 49238007Ssaidi@eecs.umich.edu// options... 49248007Ssaidi@eecs.umich.eduperfmon_ctl: 49258007Ssaidi@eecs.umich.edu 49268007Ssaidi@eecs.umich.edu// set mode 49278007Ssaidi@eecs.umich.edu//orig get_pmctr_ctl r14, r12 // read shadow pmctr ctl; r12=adjusted impure pointer 49288007Ssaidi@eecs.umich.edu mfpr r12, pt_impure 49298007Ssaidi@eecs.umich.edu lda r12, CNS_Q_IPR(r12) 49308007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r14,CNS_Q_PM_CTL,r12); 49318007Ssaidi@eecs.umich.edu 49328007Ssaidi@eecs.umich.edu//orig get_addr r8, (1<<pmctr_v_killu) | (1<<pmctr_v_killp) | (1<<pmctr_v_killk), r31 // build mode mask for pmctr register 49338007Ssaidi@eecs.umich.edu LDLI(r8, ((1<<pmctr_v_killu) | (1<<pmctr_v_killp) | (1<<pmctr_v_killk))) 49348007Ssaidi@eecs.umich.edu mfpr r0, ev5__pmctr 49358007Ssaidi@eecs.umich.edu and r17, r8, r25 // isolate pmctr mode bits 49368007Ssaidi@eecs.umich.edu bic r0, r8, r0 // clear old mode bits 49378007Ssaidi@eecs.umich.edu or r0, r25, r25 // or in new mode bits 49388007Ssaidi@eecs.umich.edu mtpr r25, ev5__pmctr 49398007Ssaidi@eecs.umich.edu 49408007Ssaidi@eecs.umich.edu//;the following code will only be used in pass2, but should not hurt anything if run in pass1. 49418007Ssaidi@eecs.umich.edu mfpr r8, icsr 49428007Ssaidi@eecs.umich.edu lda r25, 1<<icsr_v_pma(r31) // set icsr<pma> if r17<0>=0 49438007Ssaidi@eecs.umich.edu bic r8, r25, r8 // clear old pma bit 49448007Ssaidi@eecs.umich.edu cmovlbs r17, r31, r25 // and clear icsr<pma> if r17<0>=1 49458007Ssaidi@eecs.umich.edu or r8, r25, r8 49468007Ssaidi@eecs.umich.edu ev5_pass2 mtpr r8, icsr // 4 bubbles to hw_rei 49478007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad icsr write 49488007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad icsr write 49498007Ssaidi@eecs.umich.edu 49508007Ssaidi@eecs.umich.edu//;the following code not needed for pass2 and later, but should work anyway. 49518007Ssaidi@eecs.umich.edu bis r14, 1, r14 // set for select processes 49528007Ssaidi@eecs.umich.edu blbs r17, perfmon_sp // branch if select processes 49538007Ssaidi@eecs.umich.edu bic r14, 1, r14 // all processes 49548007Ssaidi@eecs.umich.eduperfmon_sp: 49558007Ssaidi@eecs.umich.edu//orig store_reg1 pmctr_ctl, r14, r12, ipr=1 // update pmctr_ctl register 49568007Ssaidi@eecs.umich.edu SAVE_SHADOW(r14,CNS_Q_PM_CTL,r12); // r12 still has the adjusted impure ptr 49578007Ssaidi@eecs.umich.edu br r31, perfmon_success 49588007Ssaidi@eecs.umich.edu 49598007Ssaidi@eecs.umich.edu// counter frequency select 49608007Ssaidi@eecs.umich.eduperfmon_freq: 49618007Ssaidi@eecs.umich.edu//orig get_pmctr_ctl r14, r12 // read shadow pmctr ctl; r12=adjusted impure pointer 49628007Ssaidi@eecs.umich.edu mfpr r12, pt_impure 49638007Ssaidi@eecs.umich.edu lda r12, CNS_Q_IPR(r12) 49648007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r14,CNS_Q_PM_CTL,r12); 49658007Ssaidi@eecs.umich.edu 49668007Ssaidi@eecs.umich.edu lda r8, 0x3F(r31) 49678007Ssaidi@eecs.umich.edu//orig sll r8, pmctr_ctl_v_frq2, r8 // build mask for frequency select field 49688007Ssaidi@eecs.umich.edu// I guess this should be a shift of 4 bits from the above control register structure .. pb 49698007Ssaidi@eecs.umich.edu#define pmctr_ctl_v_frq2_SHIFT 4 49708007Ssaidi@eecs.umich.edu sll r8, pmctr_ctl_v_frq2_SHIFT, r8 // build mask for frequency select field 49718007Ssaidi@eecs.umich.edu 49728007Ssaidi@eecs.umich.edu and r8, r17, r17 49738007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear out old frequency select bits 49748007Ssaidi@eecs.umich.edu 49758007Ssaidi@eecs.umich.edu or r17, r14, r14 // or in new frequency select info 49768007Ssaidi@eecs.umich.edu//orig store_reg1 pmctr_ctl, r14, r12, ipr=1 // update pmctr_ctl register 49778007Ssaidi@eecs.umich.edu SAVE_SHADOW(r14,CNS_Q_PM_CTL,r12); // r12 still has the adjusted impure ptr 49788007Ssaidi@eecs.umich.edu 49798007Ssaidi@eecs.umich.edu br r31, perfmon_success 49808007Ssaidi@eecs.umich.edu 49818007Ssaidi@eecs.umich.edu// read counters 49828007Ssaidi@eecs.umich.eduperfmon_rd: 49838007Ssaidi@eecs.umich.edu mfpr r0, ev5__pmctr 49848007Ssaidi@eecs.umich.edu or r0, 1, r0 // or in return status 49858007Ssaidi@eecs.umich.edu hw_rei // back to user 49868007Ssaidi@eecs.umich.edu 49878007Ssaidi@eecs.umich.edu// write counters 49888007Ssaidi@eecs.umich.eduperfmon_wr: 49898007Ssaidi@eecs.umich.edu mfpr r14, ev5__pmctr 49908007Ssaidi@eecs.umich.edu lda r8, 0x3FFF(r31) // ctr2<13:0> mask 49918007Ssaidi@eecs.umich.edu sll r8, pmctr_v_ctr2, r8 49928007Ssaidi@eecs.umich.edu 49938007Ssaidi@eecs.umich.edu//orig get_addr r9, 0xFFFFFFFF, r31, verify=0 // ctr2<15:0>,ctr1<15:0> mask 49948007Ssaidi@eecs.umich.edu LDLI(r9, (0xFFFFFFFF)) 49958007Ssaidi@eecs.umich.edu sll r9, pmctr_v_ctr1, r9 49968007Ssaidi@eecs.umich.edu or r8, r9, r8 // or ctr2, ctr1, ctr0 mask 49978007Ssaidi@eecs.umich.edu bic r14, r8, r14 // clear ctr fields 49988007Ssaidi@eecs.umich.edu and r17, r8, r25 // clear all but ctr fields 49998007Ssaidi@eecs.umich.edu or r25, r14, r14 // write ctr fields 50008007Ssaidi@eecs.umich.edu mtpr r14, ev5__pmctr // update pmctr ipr 50018007Ssaidi@eecs.umich.edu 50028007Ssaidi@eecs.umich.edu mfpr r31, pt0 // pad pmctr write (needed only to keep PVC happy) 50038007Ssaidi@eecs.umich.edu 50048007Ssaidi@eecs.umich.eduperfmon_success: 50058007Ssaidi@eecs.umich.edu or r31, 1, r0 // set success 50068007Ssaidi@eecs.umich.edu hw_rei // back to user 50078007Ssaidi@eecs.umich.edu 50088007Ssaidi@eecs.umich.eduperfmon_unknown: 50098007Ssaidi@eecs.umich.edu or r31, r31, r0 // set fail 50108007Ssaidi@eecs.umich.edu hw_rei // back to user 50118007Ssaidi@eecs.umich.edu 50128007Ssaidi@eecs.umich.edu#else 50138007Ssaidi@eecs.umich.edu 50148007Ssaidi@eecs.umich.edu// end of "real code", start of debug code 50158007Ssaidi@eecs.umich.edu 50168007Ssaidi@eecs.umich.edu//+ 50178007Ssaidi@eecs.umich.edu// Debug environment: 50188007Ssaidi@eecs.umich.edu// (in pass2, always set icsr<pma> to ensure master counter enable is on) 50198007Ssaidi@eecs.umich.edu// R16 = 0 Write to on-chip performance monitor ipr 50208007Ssaidi@eecs.umich.edu// r17 = on-chip ipr 50218007Ssaidi@eecs.umich.edu// r0 = return value of read of on-chip performance monitor ipr 50228007Ssaidi@eecs.umich.edu// R16 = 1 Setup Cbox mux selects 50238007Ssaidi@eecs.umich.edu// r17 = Cbox mux selects in same position as in bc_ctl ipr. 50248007Ssaidi@eecs.umich.edu// r0 = return value of read of on-chip performance monitor ipr 50258007Ssaidi@eecs.umich.edu// 50268007Ssaidi@eecs.umich.edu//- 50278007Ssaidi@eecs.umich.edupal_perfmon_debug: 50288007Ssaidi@eecs.umich.edu mfpr r8, icsr 50298007Ssaidi@eecs.umich.edu lda r9, 1<<icsr_v_pma(r31) 50308007Ssaidi@eecs.umich.edu bis r8, r9, r8 50318007Ssaidi@eecs.umich.edu mtpr r8, icsr 50328007Ssaidi@eecs.umich.edu 50338007Ssaidi@eecs.umich.edu mfpr r0, ev5__pmctr // read old value 50348007Ssaidi@eecs.umich.edu bne r16, cbox_mux_sel 50358007Ssaidi@eecs.umich.edu 50368007Ssaidi@eecs.umich.edu mtpr r17, ev5__pmctr // update pmctr ipr 50378007Ssaidi@eecs.umich.edu br r31, end_pm 50388007Ssaidi@eecs.umich.edu 50398007Ssaidi@eecs.umich.educbox_mux_sel: 50408007Ssaidi@eecs.umich.edu // ok, now tackle cbox mux selects 50418007Ssaidi@eecs.umich.edu ldah r14, 0xfff0(r31) 50428007Ssaidi@eecs.umich.edu zap r14, 0xE0, r14 // Get Cbox IPR base 50438007Ssaidi@eecs.umich.edu//orig get_bc_ctl_shadow r16 // bc_ctl returned 50448007Ssaidi@eecs.umich.edu mfpr r16, pt_impure 50458007Ssaidi@eecs.umich.edu lda r16, CNS_Q_IPR(r16) 50468007Ssaidi@eecs.umich.edu RESTORE_SHADOW(r16,CNS_Q_BC_CTL,r16); 50478007Ssaidi@eecs.umich.edu 50488007Ssaidi@eecs.umich.edu lda r8, 0x3F(r31) // build mux select mask 50498007Ssaidi@eecs.umich.edu sll r8, BC_CTL_V_PM_MUX_SEL, r8 50508007Ssaidi@eecs.umich.edu 50518007Ssaidi@eecs.umich.edu and r17, r8, r25 // isolate bc_ctl mux select bits 50528007Ssaidi@eecs.umich.edu bic r16, r8, r16 // isolate old mux select bits 50538007Ssaidi@eecs.umich.edu or r16, r25, r25 // create new bc_ctl 50548007Ssaidi@eecs.umich.edu mb // clear out cbox for future ipr write 50558007Ssaidi@eecs.umich.edu stqp r25, ev5__bc_ctl(r14) // store to cbox ipr 50568007Ssaidi@eecs.umich.edu mb // clear out cbox for future ipr write 50578007Ssaidi@eecs.umich.edu//orig update_bc_ctl_shadow r25, r16 // r25=value, r16-overwritten with adjusted impure ptr 50588007Ssaidi@eecs.umich.edu mfpr r16, pt_impure 50598007Ssaidi@eecs.umich.edu lda r16, CNS_Q_IPR(r16) 50608007Ssaidi@eecs.umich.edu SAVE_SHADOW(r25,CNS_Q_BC_CTL,r16); 50618007Ssaidi@eecs.umich.edu 50628007Ssaidi@eecs.umich.eduend_pm: hw_rei 50638007Ssaidi@eecs.umich.edu 50648007Ssaidi@eecs.umich.edu#endif 50658007Ssaidi@eecs.umich.edu 50668007Ssaidi@eecs.umich.edu 50678007Ssaidi@eecs.umich.edu//;The following code is a workaround for a cpu bug where Istream prefetches to 50688007Ssaidi@eecs.umich.edu//;super-page address space in user mode may escape off-chip. 50698007Ssaidi@eecs.umich.edu#if spe_fix != 0 50708007Ssaidi@eecs.umich.edu 50718007Ssaidi@eecs.umich.edu ALIGN_BLOCK 50728007Ssaidi@eecs.umich.eduhw_rei_update_spe: 50738007Ssaidi@eecs.umich.edu mfpr r12, pt_misc // get previous mode 50748007Ssaidi@eecs.umich.edu srl r11, osfps_v_mode, r10 // isolate current mode bit 50758007Ssaidi@eecs.umich.edu and r10, 1, r10 50768007Ssaidi@eecs.umich.edu extbl r12, 7, r8 // get previous mode field 50778007Ssaidi@eecs.umich.edu and r8, 1, r8 // isolate previous mode bit 50788007Ssaidi@eecs.umich.edu cmpeq r10, r8, r8 // compare previous and current modes 50798007Ssaidi@eecs.umich.edu beq r8, hw_rei_update_spe_5_ 50808007Ssaidi@eecs.umich.edu hw_rei // if same, just return 50818007Ssaidi@eecs.umich.edu 50828007Ssaidi@eecs.umich.eduhw_rei_update_spe_5_: 50838007Ssaidi@eecs.umich.edu 50848007Ssaidi@eecs.umich.edu#if fill_err_hack != 0 50858007Ssaidi@eecs.umich.edu 50868007Ssaidi@eecs.umich.edu fill_error_hack 50878007Ssaidi@eecs.umich.edu#endif 50888007Ssaidi@eecs.umich.edu 50898007Ssaidi@eecs.umich.edu mfpr r8, icsr // get current icsr value 50908007Ssaidi@eecs.umich.edu ldah r9, (2<<(icsr_v_spe-16))(r31) // get spe bit mask 50918007Ssaidi@eecs.umich.edu bic r8, r9, r8 // disable spe 50928007Ssaidi@eecs.umich.edu xor r10, 1, r9 // flip mode for new spe bit 50938007Ssaidi@eecs.umich.edu sll r9, icsr_v_spe+1, r9 // shift into position 50948007Ssaidi@eecs.umich.edu bis r8, r9, r8 // enable/disable spe 50958007Ssaidi@eecs.umich.edu lda r9, 1(r31) // now update our flag 50968007Ssaidi@eecs.umich.edu sll r9, pt_misc_v_cm, r9 // previous mode saved bit mask 50978007Ssaidi@eecs.umich.edu bic r12, r9, r12 // clear saved previous mode 50988007Ssaidi@eecs.umich.edu sll r10, pt_misc_v_cm, r9 // current mode saved bit mask 50998007Ssaidi@eecs.umich.edu bis r12, r9, r12 // set saved current mode 51008007Ssaidi@eecs.umich.edu mtpr r12, pt_misc // update pt_misc 51018007Ssaidi@eecs.umich.edu mtpr r8, icsr // update icsr 51028007Ssaidi@eecs.umich.edu 51038007Ssaidi@eecs.umich.edu#if osf_chm_fix != 0 51048007Ssaidi@eecs.umich.edu 51058007Ssaidi@eecs.umich.edu 51068007Ssaidi@eecs.umich.edu blbc r10, hw_rei_update_spe_10_ // branch if not user mode 51078007Ssaidi@eecs.umich.edu 51088007Ssaidi@eecs.umich.edu mb // ensure no outstanding fills 51098007Ssaidi@eecs.umich.edu lda r12, 1<<dc_mode_v_dc_ena(r31) // User mode 51108007Ssaidi@eecs.umich.edu mtpr r12, dc_mode // Turn on dcache 51118007Ssaidi@eecs.umich.edu mtpr r31, dc_flush // and flush it 51128007Ssaidi@eecs.umich.edu br r31, pal_ic_flush 51138007Ssaidi@eecs.umich.edu 51148007Ssaidi@eecs.umich.eduhw_rei_update_spe_10_: mfpr r9, pt_pcbb // Kernel mode 51158007Ssaidi@eecs.umich.edu ldqp r9, osfpcb_q_Fen(r9) // get FEN 51168007Ssaidi@eecs.umich.edu blbc r9, pal_ic_flush // return if FP disabled 51178007Ssaidi@eecs.umich.edu mb // ensure no outstanding fills 51188007Ssaidi@eecs.umich.edu mtpr r31, dc_mode // turn off dcache 51198007Ssaidi@eecs.umich.edu#endif 51208007Ssaidi@eecs.umich.edu 51218007Ssaidi@eecs.umich.edu 51228007Ssaidi@eecs.umich.edu br r31, pal_ic_flush // Pal restriction - must flush Icache if changing ICSR<SPE> 51238007Ssaidi@eecs.umich.edu#endif 51248007Ssaidi@eecs.umich.edu 51258007Ssaidi@eecs.umich.edu 51268007Ssaidi@eecs.umich.educopypal_impl: 51278007Ssaidi@eecs.umich.edu mov r16, r0 51288007Ssaidi@eecs.umich.edu ble r18, finished #if len <=0 we are finished 51298007Ssaidi@eecs.umich.edu ldq_u r8, 0(r17) 51308007Ssaidi@eecs.umich.edu xor r17, r16, r9 51318007Ssaidi@eecs.umich.edu and r9, 7, r9 51328007Ssaidi@eecs.umich.edu and r16, 7, r10 51338007Ssaidi@eecs.umich.edu bne r9, unaligned 51348007Ssaidi@eecs.umich.edu beq r10, aligned 51358007Ssaidi@eecs.umich.edu ldq_u r9, 0(r16) 51368007Ssaidi@eecs.umich.edu addq r18, r10, r18 51378007Ssaidi@eecs.umich.edu mskqh r8, r17, r8 51388007Ssaidi@eecs.umich.edu mskql r9, r17, r9 51398007Ssaidi@eecs.umich.edu bis r8, r9, r8 51408007Ssaidi@eecs.umich.edualigned: 51418007Ssaidi@eecs.umich.edu subq r18, 1, r10 51428007Ssaidi@eecs.umich.edu bic r10, 7, r10 51438007Ssaidi@eecs.umich.edu and r18, 7, r18 51448007Ssaidi@eecs.umich.edu beq r10, aligned_done 51458007Ssaidi@eecs.umich.eduloop: 51468007Ssaidi@eecs.umich.edu stq_u r8, 0(r16) 51478007Ssaidi@eecs.umich.edu ldq_u r8, 8(r17) 51488007Ssaidi@eecs.umich.edu subq r10, 8, r10 51498007Ssaidi@eecs.umich.edu lda r16,8(r16) 51508007Ssaidi@eecs.umich.edu lda r17,8(r17) 51518007Ssaidi@eecs.umich.edu bne r10, loop 51528007Ssaidi@eecs.umich.edualigned_done: 51538007Ssaidi@eecs.umich.edu bne r18, few_left 51548007Ssaidi@eecs.umich.edu stq_u r8, 0(r16) 51558007Ssaidi@eecs.umich.edu br r31, finished 51568007Ssaidi@eecs.umich.edu few_left: 51578007Ssaidi@eecs.umich.edu mskql r8, r18, r10 51588007Ssaidi@eecs.umich.edu ldq_u r9, 0(r16) 51598007Ssaidi@eecs.umich.edu mskqh r9, r18, r9 51608007Ssaidi@eecs.umich.edu bis r10, r9, r10 51618007Ssaidi@eecs.umich.edu stq_u r10, 0(r16) 51628007Ssaidi@eecs.umich.edu br r31, finished 51638007Ssaidi@eecs.umich.eduunaligned: 51648007Ssaidi@eecs.umich.edu addq r17, r18, r25 51658007Ssaidi@eecs.umich.edu cmpule r18, 8, r9 51668007Ssaidi@eecs.umich.edu bne r9, unaligned_few_left 51678007Ssaidi@eecs.umich.edu beq r10, unaligned_dest_aligned 51688007Ssaidi@eecs.umich.edu and r16, 7, r10 51698007Ssaidi@eecs.umich.edu subq r31, r10, r10 51708007Ssaidi@eecs.umich.edu addq r10, 8, r10 51718007Ssaidi@eecs.umich.edu ldq_u r9, 7(r17) 51728007Ssaidi@eecs.umich.edu extql r8, r17, r8 51738007Ssaidi@eecs.umich.edu extqh r9, r17, r9 51748007Ssaidi@eecs.umich.edu bis r8, r9, r12 51758007Ssaidi@eecs.umich.edu insql r12, r16, r12 51768007Ssaidi@eecs.umich.edu ldq_u r13, 0(r16) 51778007Ssaidi@eecs.umich.edu mskql r13, r16, r13 51788007Ssaidi@eecs.umich.edu bis r12, r13, r12 51798007Ssaidi@eecs.umich.edu stq_u r12, 0(r16) 51808007Ssaidi@eecs.umich.edu addq r16, r10, r16 51818007Ssaidi@eecs.umich.edu addq r17, r10, r17 51828007Ssaidi@eecs.umich.edu subq r18, r10, r18 51838007Ssaidi@eecs.umich.edu ldq_u r8, 0(r17) 51848007Ssaidi@eecs.umich.eduunaligned_dest_aligned: 51858007Ssaidi@eecs.umich.edu subq r18, 1, r10 51868007Ssaidi@eecs.umich.edu bic r10, 7, r10 51878007Ssaidi@eecs.umich.edu and r18, 7, r18 51888007Ssaidi@eecs.umich.edu beq r10, unaligned_partial_left 51898007Ssaidi@eecs.umich.eduunaligned_loop: 51908007Ssaidi@eecs.umich.edu ldq_u r9, 7(r17) 51918007Ssaidi@eecs.umich.edu lda r17, 8(r17) 51928007Ssaidi@eecs.umich.edu extql r8, r17, r12 51938007Ssaidi@eecs.umich.edu extqh r9, r17, r13 51948007Ssaidi@eecs.umich.edu subq r10, 8, r10 51958007Ssaidi@eecs.umich.edu bis r12, r13, r13 51968007Ssaidi@eecs.umich.edu stq r13, 0(r16) 51978007Ssaidi@eecs.umich.edu lda r16, 8(r16) 51988007Ssaidi@eecs.umich.edu beq r10, unaligned_second_partial_left 51998007Ssaidi@eecs.umich.edu ldq_u r8, 7(r17) 52008007Ssaidi@eecs.umich.edu lda r17, 8(r17) 52018007Ssaidi@eecs.umich.edu extql r9, r17, r12 52028007Ssaidi@eecs.umich.edu extqh r8, r17, r13 52038007Ssaidi@eecs.umich.edu bis r12, r13, r13 52048007Ssaidi@eecs.umich.edu subq r10, 8, r10 52058007Ssaidi@eecs.umich.edu stq r13, 0(r16) 52068007Ssaidi@eecs.umich.edu lda r16, 8(r16) 52078007Ssaidi@eecs.umich.edu bne r10, unaligned_loop 52088007Ssaidi@eecs.umich.eduunaligned_partial_left: 52098007Ssaidi@eecs.umich.edu mov r8, r9 52108007Ssaidi@eecs.umich.eduunaligned_second_partial_left: 52118007Ssaidi@eecs.umich.edu ldq_u r8, -1(r25) 52128007Ssaidi@eecs.umich.edu extql r9, r17, r9 52138007Ssaidi@eecs.umich.edu extqh r8, r17, r8 52148007Ssaidi@eecs.umich.edu bis r8, r9, r8 52158007Ssaidi@eecs.umich.edu bne r18, few_left 52168007Ssaidi@eecs.umich.edu stq_u r8, 0(r16) 52178007Ssaidi@eecs.umich.edu br r31, finished 52188007Ssaidi@eecs.umich.eduunaligned_few_left: 52198007Ssaidi@eecs.umich.edu ldq_u r9, -1(r25) 52208007Ssaidi@eecs.umich.edu extql r8, r17, r8 52218007Ssaidi@eecs.umich.edu extqh r9, r17, r9 52228007Ssaidi@eecs.umich.edu bis r8, r9, r8 52238007Ssaidi@eecs.umich.edu insqh r8, r16, r9 52248007Ssaidi@eecs.umich.edu insql r8, r16, r8 52258007Ssaidi@eecs.umich.edu lda r12, -1(r31) 52268007Ssaidi@eecs.umich.edu mskql r12, r18, r13 52278007Ssaidi@eecs.umich.edu cmovne r13, r13, r12 52288007Ssaidi@eecs.umich.edu insqh r12, r16, r13 52298007Ssaidi@eecs.umich.edu insql r12, r16, r12 52308007Ssaidi@eecs.umich.edu addq r16, r18, r10 52318007Ssaidi@eecs.umich.edu ldq_u r14, 0(r16) 52328007Ssaidi@eecs.umich.edu ldq_u r25, -1(r10) 52338007Ssaidi@eecs.umich.edu bic r14, r12, r14 52348007Ssaidi@eecs.umich.edu bic r25, r13, r25 52358007Ssaidi@eecs.umich.edu and r8, r12, r8 52368007Ssaidi@eecs.umich.edu and r9, r13, r9 52378007Ssaidi@eecs.umich.edu bis r8, r14, r8 52388007Ssaidi@eecs.umich.edu bis r9, r25, r9 52398007Ssaidi@eecs.umich.edu stq_u r9, -1(r10) 52408007Ssaidi@eecs.umich.edu stq_u r8, 0(r16) 52418007Ssaidi@eecs.umich.edufinished: 52428007Ssaidi@eecs.umich.edu hw_rei 5243