inst_dep_record.proto revision 11247:76f75db08e09
1// Copyright (c) 2013 ARM Limited 2// All rights reserved 3// 4// The license below extends only to copyright in the software and shall 5// not be construed as granting a license to any other intellectual 6// property including but not limited to intellectual property relating 7// to a hardware implementation of the functionality of the software 8// licensed hereunder. You may use the software subject to the license 9// terms below provided that you ensure that this notice is replicated 10// unmodified and in its entirety in all distributions of the software, 11// modified or unmodified, in source code or in binary form. 12// 13// Redistribution and use in source and binary forms, with or without 14// modification, are permitted provided that the following conditions are 15// met: redistributions of source code must retain the above copyright 16// notice, this list of conditions and the following disclaimer; 17// redistributions in binary form must reproduce the above copyright 18// notice, this list of conditions and the following disclaimer in the 19// documentation and/or other materials provided with the distribution; 20// neither the name of the copyright holders nor the names of its 21// contributors may be used to endorse or promote products derived from 22// this software without specific prior written permission. 23// 24// THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 25// "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 26// LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 27// A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 28// OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 29// SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 30// LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 31// DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 32// THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 33// (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 34// OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 35// 36// Authors: Radhika Jagtap 37 38// Put all the generated messages in a namespace 39package ProtoMessage; 40 41// Packet header for the o3cpu data dependency trace. The header fields are the 42// identifier describing what object captured the trace, the version of this 43// file format, the tick frequency of the object and the window size used to 44// limit the register dependencies during capture. 45message InstDepRecordHeader { 46 required string obj_id = 1; 47 optional uint32 ver = 2 [default = 0]; 48 required uint64 tick_freq = 3; 49 required uint32 window_size = 4; 50} 51 52// Packet to encapsulate an instruction in the o3cpu data dependency trace. 53// The required fields include the instruction sequence number, whether it 54// is a load, and whether it is a store. The request related fields are 55// optional, namely address, size and flags. These exist only if the 56// instruction is a load or store. The dependency related information includes 57// a repeated field for order dependencies, a repeated field for register 58// dependencies and the computational delay with respect to the dependency 59// that completed last. A weight field is used to account for committed 60// instructions that were filtered out before writing the trace and is used 61// to estimate ROB occupancy during replay. An optional field is provided for 62// the instruction PC. 63message InstDepRecord { 64 required uint64 seq_num = 1; 65 required bool load = 2; 66 required bool store = 3; 67 optional uint64 addr = 4; 68 optional uint32 size = 5; 69 optional uint32 flags = 6; 70 repeated uint64 rob_dep = 7; 71 required uint64 comp_delay = 8; 72 repeated uint64 reg_dep = 9; 73 optional uint32 weight = 10; 74 optional uint64 pc = 11; 75} 76