Sequencer.cc revision 13399
16145Snate@binkert.org/*
26145Snate@binkert.org * Copyright (c) 1999-2008 Mark D. Hill and David A. Wood
36145Snate@binkert.org * All rights reserved.
46145Snate@binkert.org *
56145Snate@binkert.org * Redistribution and use in source and binary forms, with or without
66145Snate@binkert.org * modification, are permitted provided that the following conditions are
76145Snate@binkert.org * met: redistributions of source code must retain the above copyright
86145Snate@binkert.org * notice, this list of conditions and the following disclaimer;
96145Snate@binkert.org * redistributions in binary form must reproduce the above copyright
106145Snate@binkert.org * notice, this list of conditions and the following disclaimer in the
116145Snate@binkert.org * documentation and/or other materials provided with the distribution;
126145Snate@binkert.org * neither the name of the copyright holders nor the names of its
136145Snate@binkert.org * contributors may be used to endorse or promote products derived from
146145Snate@binkert.org * this software without specific prior written permission.
156145Snate@binkert.org *
166145Snate@binkert.org * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176145Snate@binkert.org * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186145Snate@binkert.org * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196145Snate@binkert.org * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206145Snate@binkert.org * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216145Snate@binkert.org * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226145Snate@binkert.org * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236145Snate@binkert.org * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246145Snate@binkert.org * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256145Snate@binkert.org * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266145Snate@binkert.org * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276145Snate@binkert.org */
286145Snate@binkert.org
2911793Sbrandon.potter@amd.com#include "mem/ruby/system/Sequencer.hh"
3011793Sbrandon.potter@amd.com
3110467Sandreas.hansson@arm.com#include "arch/x86/ldstflags.hh"
3212334Sgabeblack@google.com#include "base/logging.hh"
337056Snate@binkert.org#include "base/str.hh"
347632SBrad.Beckmann@amd.com#include "cpu/testers/rubytest/RubyTester.hh"
358232Snate@binkert.org#include "debug/MemoryAccess.hh"
368232Snate@binkert.org#include "debug/ProtocolTrace.hh"
378615Snilay@cs.wisc.edu#include "debug/RubySequencer.hh"
389104Shestness@cs.utexas.edu#include "debug/RubyStats.hh"
3911793Sbrandon.potter@amd.com#include "mem/packet.hh"
408615Snilay@cs.wisc.edu#include "mem/protocol/PrefetchBit.hh"
418615Snilay@cs.wisc.edu#include "mem/protocol/RubyAccessMode.hh"
427039Snate@binkert.org#include "mem/ruby/profiler/Profiler.hh"
438229Snate@binkert.org#include "mem/ruby/slicc_interface/RubyRequest.hh"
4411108Sdavid.hashe@amd.com#include "mem/ruby/system/RubySystem.hh"
4510467Sandreas.hansson@arm.com#include "sim/system.hh"
466876Ssteve.reinhardt@amd.com
477055Snate@binkert.orgusing namespace std;
487055Snate@binkert.org
496876Ssteve.reinhardt@amd.comSequencer *
506876Ssteve.reinhardt@amd.comRubySequencerParams::create()
516285Snate@binkert.org{
526876Ssteve.reinhardt@amd.com    return new Sequencer(this);
536285Snate@binkert.org}
547039Snate@binkert.org
556876Ssteve.reinhardt@amd.comSequencer::Sequencer(const Params *p)
5612133Sspwilson2@wisc.edu    : RubyPort(p), m_IncompleteTimes(MachineType_NUM),
5712133Sspwilson2@wisc.edu      deadlockCheckEvent([this]{ wakeup(); }, "Sequencer deadlock check")
586876Ssteve.reinhardt@amd.com{
596876Ssteve.reinhardt@amd.com    m_outstanding_count = 0;
606285Snate@binkert.org
616876Ssteve.reinhardt@amd.com    m_instCache_ptr = p->icache;
626876Ssteve.reinhardt@amd.com    m_dataCache_ptr = p->dcache;
6311019Sjthestness@gmail.com    m_data_cache_hit_latency = p->dcache_hit_latency;
6411019Sjthestness@gmail.com    m_inst_cache_hit_latency = p->icache_hit_latency;
656876Ssteve.reinhardt@amd.com    m_max_outstanding_requests = p->max_outstanding_requests;
666876Ssteve.reinhardt@amd.com    m_deadlock_threshold = p->deadlock_threshold;
676899SBrad.Beckmann@amd.com
6811308Santhony.gutierrez@amd.com    m_coreId = p->coreid; // for tracking the two CorePair sequencers
696876Ssteve.reinhardt@amd.com    assert(m_max_outstanding_requests > 0);
706876Ssteve.reinhardt@amd.com    assert(m_deadlock_threshold > 0);
716876Ssteve.reinhardt@amd.com    assert(m_instCache_ptr != NULL);
726876Ssteve.reinhardt@amd.com    assert(m_dataCache_ptr != NULL);
7311019Sjthestness@gmail.com    assert(m_data_cache_hit_latency > 0);
7411019Sjthestness@gmail.com    assert(m_inst_cache_hit_latency > 0);
758171Stushar@csail.mit.edu
7611660Stushar@ece.gatech.edu    m_runningGarnetStandalone = p->garnet_standalone;
776145Snate@binkert.org}
786145Snate@binkert.org
797039Snate@binkert.orgSequencer::~Sequencer()
807039Snate@binkert.org{
816145Snate@binkert.org}
826145Snate@binkert.org
837039Snate@binkert.orgvoid
847039Snate@binkert.orgSequencer::wakeup()
857039Snate@binkert.org{
8610913Sandreas.sandberg@arm.com    assert(drainState() != DrainState::Draining);
879245Shestness@cs.wisc.edu
887039Snate@binkert.org    // Check for deadlock of any of the requests
899501Snilay@cs.wisc.edu    Cycles current_time = curCycle();
906145Snate@binkert.org
917039Snate@binkert.org    // Check across all outstanding requests
927039Snate@binkert.org    int total_outstanding = 0;
936285Snate@binkert.org
947455Snate@binkert.org    RequestTable::iterator read = m_readRequestTable.begin();
957455Snate@binkert.org    RequestTable::iterator read_end = m_readRequestTable.end();
967455Snate@binkert.org    for (; read != read_end; ++read) {
977455Snate@binkert.org        SequencerRequest* request = read->second;
987455Snate@binkert.org        if (current_time - request->issue_time < m_deadlock_threshold)
997455Snate@binkert.org            continue;
1007455Snate@binkert.org
1017805Snilay@cs.wisc.edu        panic("Possible Deadlock detected. Aborting!\n"
10211025Snilay@cs.wisc.edu              "version: %d request.paddr: 0x%x m_readRequestTable: %d "
10311025Snilay@cs.wisc.edu              "current time: %u issue_time: %d difference: %d\n", m_version,
10411025Snilay@cs.wisc.edu              request->pkt->getAddr(), m_readRequestTable.size(),
1059467Smalek.musleh@gmail.com              current_time * clockPeriod(), request->issue_time * clockPeriod(),
1069467Smalek.musleh@gmail.com              (current_time * clockPeriod()) - (request->issue_time * clockPeriod()));
1076145Snate@binkert.org    }
1086145Snate@binkert.org
1097455Snate@binkert.org    RequestTable::iterator write = m_writeRequestTable.begin();
1107455Snate@binkert.org    RequestTable::iterator write_end = m_writeRequestTable.end();
1117455Snate@binkert.org    for (; write != write_end; ++write) {
1127455Snate@binkert.org        SequencerRequest* request = write->second;
1137455Snate@binkert.org        if (current_time - request->issue_time < m_deadlock_threshold)
1147455Snate@binkert.org            continue;
1157455Snate@binkert.org
1167805Snilay@cs.wisc.edu        panic("Possible Deadlock detected. Aborting!\n"
11711025Snilay@cs.wisc.edu              "version: %d request.paddr: 0x%x m_writeRequestTable: %d "
11811025Snilay@cs.wisc.edu              "current time: %u issue_time: %d difference: %d\n", m_version,
11911025Snilay@cs.wisc.edu              request->pkt->getAddr(), m_writeRequestTable.size(),
1209467Smalek.musleh@gmail.com              current_time * clockPeriod(), request->issue_time * clockPeriod(),
1219467Smalek.musleh@gmail.com              (current_time * clockPeriod()) - (request->issue_time * clockPeriod()));
1226145Snate@binkert.org    }
1236285Snate@binkert.org
1247039Snate@binkert.org    total_outstanding += m_writeRequestTable.size();
1257039Snate@binkert.org    total_outstanding += m_readRequestTable.size();
1266145Snate@binkert.org
1277039Snate@binkert.org    assert(m_outstanding_count == total_outstanding);
1287039Snate@binkert.org
1297039Snate@binkert.org    if (m_outstanding_count > 0) {
1307039Snate@binkert.org        // If there are still outstanding requests, keep checking
1319465Snilay@cs.wisc.edu        schedule(deadlockCheckEvent, clockEdge(m_deadlock_threshold));
1327039Snate@binkert.org    }
1336145Snate@binkert.org}
1346145Snate@binkert.org
13510012Snilay@cs.wisc.eduvoid Sequencer::resetStats()
1369598Snilay@cs.wisc.edu{
13710012Snilay@cs.wisc.edu    m_latencyHist.reset();
13810012Snilay@cs.wisc.edu    m_hitLatencyHist.reset();
13910012Snilay@cs.wisc.edu    m_missLatencyHist.reset();
1409773Snilay@cs.wisc.edu    for (int i = 0; i < RubyRequestType_NUM; i++) {
14110012Snilay@cs.wisc.edu        m_typeLatencyHist[i]->reset();
14210012Snilay@cs.wisc.edu        m_hitTypeLatencyHist[i]->reset();
14310012Snilay@cs.wisc.edu        m_missTypeLatencyHist[i]->reset();
1449773Snilay@cs.wisc.edu        for (int j = 0; j < MachineType_NUM; j++) {
14510012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[i][j]->reset();
14610012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[i][j]->reset();
1479773Snilay@cs.wisc.edu        }
1489773Snilay@cs.wisc.edu    }
1499773Snilay@cs.wisc.edu
15010012Snilay@cs.wisc.edu    for (int i = 0; i < MachineType_NUM; i++) {
15110012Snilay@cs.wisc.edu        m_missMachLatencyHist[i]->reset();
15210012Snilay@cs.wisc.edu        m_hitMachLatencyHist[i]->reset();
1539773Snilay@cs.wisc.edu
15410012Snilay@cs.wisc.edu        m_IssueToInitialDelayHist[i]->reset();
15510012Snilay@cs.wisc.edu        m_InitialToForwardDelayHist[i]->reset();
15610012Snilay@cs.wisc.edu        m_ForwardToFirstResponseDelayHist[i]->reset();
15710012Snilay@cs.wisc.edu        m_FirstResponseToCompletionDelayHist[i]->reset();
1589773Snilay@cs.wisc.edu
1599773Snilay@cs.wisc.edu        m_IncompleteTimes[i] = 0;
1609773Snilay@cs.wisc.edu    }
1619598Snilay@cs.wisc.edu}
1629598Snilay@cs.wisc.edu
1636145Snate@binkert.org// Insert the request on the correct request table.  Return true if
1646145Snate@binkert.org// the entry was already present.
1658615Snilay@cs.wisc.eduRequestStatus
1668615Snilay@cs.wisc.eduSequencer::insertRequest(PacketPtr pkt, RubyRequestType request_type)
1677039Snate@binkert.org{
1688641Snate@binkert.org    assert(m_outstanding_count ==
1698641Snate@binkert.org        (m_writeRequestTable.size() + m_readRequestTable.size()));
1706145Snate@binkert.org
1717039Snate@binkert.org    // See if we should schedule a deadlock check
1729342SAndreas.Sandberg@arm.com    if (!deadlockCheckEvent.scheduled() &&
17310913Sandreas.sandberg@arm.com        drainState() != DrainState::Draining) {
1749465Snilay@cs.wisc.edu        schedule(deadlockCheckEvent, clockEdge(m_deadlock_threshold));
1757039Snate@binkert.org    }
1766145Snate@binkert.org
17711025Snilay@cs.wisc.edu    Addr line_addr = makeLineAddress(pkt->getAddr());
17811448Sjthestness@gmail.com
17911448Sjthestness@gmail.com    // Check if the line is blocked for a Locked_RMW
18011448Sjthestness@gmail.com    if (m_controller->isBlocked(line_addr) &&
18111448Sjthestness@gmail.com        (request_type != RubyRequestType_Locked_RMW_Write)) {
18211448Sjthestness@gmail.com        // Return that this request's cache line address aliases with
18311448Sjthestness@gmail.com        // a prior request that locked the cache line. The request cannot
18411448Sjthestness@gmail.com        // proceed until the cache line is unlocked by a Locked_RMW_Write
18511448Sjthestness@gmail.com        return RequestStatus_Aliased;
18611448Sjthestness@gmail.com    }
18711448Sjthestness@gmail.com
1889224Sandreas.hansson@arm.com    // Create a default entry, mapping the address to NULL, the cast is
1899224Sandreas.hansson@arm.com    // there to make gcc 4.4 happy
1909224Sandreas.hansson@arm.com    RequestTable::value_type default_entry(line_addr,
1919224Sandreas.hansson@arm.com                                           (SequencerRequest*) NULL);
1929224Sandreas.hansson@arm.com
1938615Snilay@cs.wisc.edu    if ((request_type == RubyRequestType_ST) ||
1948615Snilay@cs.wisc.edu        (request_type == RubyRequestType_RMW_Read) ||
1958615Snilay@cs.wisc.edu        (request_type == RubyRequestType_RMW_Write) ||
1968615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Load_Linked) ||
1978615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Store_Conditional) ||
1988615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Locked_RMW_Read) ||
1998615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Locked_RMW_Write) ||
2008615Snilay@cs.wisc.edu        (request_type == RubyRequestType_FLUSH)) {
2018615Snilay@cs.wisc.edu
2028615Snilay@cs.wisc.edu        // Check if there is any outstanding read request for the same
2038615Snilay@cs.wisc.edu        // cache line.
2048615Snilay@cs.wisc.edu        if (m_readRequestTable.count(line_addr) > 0) {
20510012Snilay@cs.wisc.edu            m_store_waiting_on_load++;
2068615Snilay@cs.wisc.edu            return RequestStatus_Aliased;
2078615Snilay@cs.wisc.edu        }
2088615Snilay@cs.wisc.edu
2097455Snate@binkert.org        pair<RequestTable::iterator, bool> r =
2109224Sandreas.hansson@arm.com            m_writeRequestTable.insert(default_entry);
2118615Snilay@cs.wisc.edu        if (r.second) {
2128615Snilay@cs.wisc.edu            RequestTable::iterator i = r.first;
2139465Snilay@cs.wisc.edu            i->second = new SequencerRequest(pkt, request_type, curCycle());
2148615Snilay@cs.wisc.edu            m_outstanding_count++;
2158615Snilay@cs.wisc.edu        } else {
2168615Snilay@cs.wisc.edu          // There is an outstanding write request for the cache line
21710012Snilay@cs.wisc.edu          m_store_waiting_on_store++;
2188615Snilay@cs.wisc.edu          return RequestStatus_Aliased;
2198615Snilay@cs.wisc.edu        }
2208615Snilay@cs.wisc.edu    } else {
2218615Snilay@cs.wisc.edu        // Check if there is any outstanding write request for the same
2228615Snilay@cs.wisc.edu        // cache line.
2238615Snilay@cs.wisc.edu        if (m_writeRequestTable.count(line_addr) > 0) {
22410012Snilay@cs.wisc.edu            m_load_waiting_on_store++;
2258615Snilay@cs.wisc.edu            return RequestStatus_Aliased;
2268615Snilay@cs.wisc.edu        }
2277039Snate@binkert.org
2287455Snate@binkert.org        pair<RequestTable::iterator, bool> r =
2299224Sandreas.hansson@arm.com            m_readRequestTable.insert(default_entry);
2307039Snate@binkert.org
2318615Snilay@cs.wisc.edu        if (r.second) {
2328615Snilay@cs.wisc.edu            RequestTable::iterator i = r.first;
2339465Snilay@cs.wisc.edu            i->second = new SequencerRequest(pkt, request_type, curCycle());
2348615Snilay@cs.wisc.edu            m_outstanding_count++;
2358615Snilay@cs.wisc.edu        } else {
2368615Snilay@cs.wisc.edu            // There is an outstanding read request for the cache line
23710012Snilay@cs.wisc.edu            m_load_waiting_on_load++;
2388615Snilay@cs.wisc.edu            return RequestStatus_Aliased;
2397039Snate@binkert.org        }
2406145Snate@binkert.org    }
2416145Snate@binkert.org
24210012Snilay@cs.wisc.edu    m_outstandReqHist.sample(m_outstanding_count);
2438641Snate@binkert.org    assert(m_outstanding_count ==
2448641Snate@binkert.org        (m_writeRequestTable.size() + m_readRequestTable.size()));
2456145Snate@binkert.org
2468615Snilay@cs.wisc.edu    return RequestStatus_Ready;
2476145Snate@binkert.org}
2486145Snate@binkert.org
2497039Snate@binkert.orgvoid
2507455Snate@binkert.orgSequencer::markRemoved()
2517455Snate@binkert.org{
2527455Snate@binkert.org    m_outstanding_count--;
2537455Snate@binkert.org    assert(m_outstanding_count ==
2547455Snate@binkert.org           m_writeRequestTable.size() + m_readRequestTable.size());
2557455Snate@binkert.org}
2567455Snate@binkert.org
2577455Snate@binkert.orgvoid
25811025Snilay@cs.wisc.eduSequencer::invalidateSC(Addr address)
2599563Sgope@wisc.edu{
26011059Snilay@cs.wisc.edu    AbstractCacheEntry *e = m_dataCache_ptr->lookup(address);
26111059Snilay@cs.wisc.edu    // The controller has lost the coherence permissions, hence the lock
26211059Snilay@cs.wisc.edu    // on the cache line maintained by the cache should be cleared.
26311059Snilay@cs.wisc.edu    if (e && e->isLocked(m_version)) {
26411059Snilay@cs.wisc.edu        e->clearLocked();
2659563Sgope@wisc.edu    }
2669563Sgope@wisc.edu}
2679563Sgope@wisc.edu
2687560SBrad.Beckmann@amd.combool
26911025Snilay@cs.wisc.eduSequencer::handleLlsc(Addr address, SequencerRequest* request)
2707550SBrad.Beckmann@amd.com{
27111059Snilay@cs.wisc.edu    AbstractCacheEntry *e = m_dataCache_ptr->lookup(address);
27211059Snilay@cs.wisc.edu    if (!e)
27311059Snilay@cs.wisc.edu        return true;
27411059Snilay@cs.wisc.edu
2757560SBrad.Beckmann@amd.com    // The success flag indicates whether the LLSC operation was successful.
2767560SBrad.Beckmann@amd.com    // LL ops will always succeed, but SC may fail if the cache line is no
2777560SBrad.Beckmann@amd.com    // longer locked.
2787560SBrad.Beckmann@amd.com    bool success = true;
2798615Snilay@cs.wisc.edu    if (request->m_type == RubyRequestType_Store_Conditional) {
28011059Snilay@cs.wisc.edu        if (!e->isLocked(m_version)) {
2817550SBrad.Beckmann@amd.com            //
2827550SBrad.Beckmann@amd.com            // For failed SC requests, indicate the failure to the cpu by
2837550SBrad.Beckmann@amd.com            // setting the extra data to zero.
2847550SBrad.Beckmann@amd.com            //
2858615Snilay@cs.wisc.edu            request->pkt->req->setExtraData(0);
2867560SBrad.Beckmann@amd.com            success = false;
2877550SBrad.Beckmann@amd.com        } else {
2887550SBrad.Beckmann@amd.com            //
2897550SBrad.Beckmann@amd.com            // For successful SC requests, indicate the success to the cpu by
29010917Sbrandon.potter@amd.com            // setting the extra data to one.
2917550SBrad.Beckmann@amd.com            //
2928615Snilay@cs.wisc.edu            request->pkt->req->setExtraData(1);
2937550SBrad.Beckmann@amd.com        }
2947560SBrad.Beckmann@amd.com        //
2957560SBrad.Beckmann@amd.com        // Independent of success, all SC operations must clear the lock
2967560SBrad.Beckmann@amd.com        //
29711059Snilay@cs.wisc.edu        e->clearLocked();
2988615Snilay@cs.wisc.edu    } else if (request->m_type == RubyRequestType_Load_Linked) {
2997550SBrad.Beckmann@amd.com        //
3007550SBrad.Beckmann@amd.com        // Note: To fully follow Alpha LLSC semantics, should the LL clear any
3017550SBrad.Beckmann@amd.com        // previously locked cache lines?
3027550SBrad.Beckmann@amd.com        //
30311059Snilay@cs.wisc.edu        e->setLocked(m_version);
30411059Snilay@cs.wisc.edu    } else if (e->isLocked(m_version)) {
3057550SBrad.Beckmann@amd.com        //
3067550SBrad.Beckmann@amd.com        // Normal writes should clear the locked address
3077550SBrad.Beckmann@amd.com        //
30811059Snilay@cs.wisc.edu        e->clearLocked();
3097550SBrad.Beckmann@amd.com    }
3107560SBrad.Beckmann@amd.com    return success;
3117550SBrad.Beckmann@amd.com}
3127550SBrad.Beckmann@amd.com
3137550SBrad.Beckmann@amd.comvoid
3149773Snilay@cs.wisc.eduSequencer::recordMissLatency(const Cycles cycles, const RubyRequestType type,
3159773Snilay@cs.wisc.edu                             const MachineType respondingMach,
3169773Snilay@cs.wisc.edu                             bool isExternalHit, Cycles issuedTime,
3179773Snilay@cs.wisc.edu                             Cycles initialRequestTime,
3189773Snilay@cs.wisc.edu                             Cycles forwardRequestTime,
3199773Snilay@cs.wisc.edu                             Cycles firstResponseTime, Cycles completionTime)
3207039Snate@binkert.org{
32110012Snilay@cs.wisc.edu    m_latencyHist.sample(cycles);
32210012Snilay@cs.wisc.edu    m_typeLatencyHist[type]->sample(cycles);
3239773Snilay@cs.wisc.edu
3249773Snilay@cs.wisc.edu    if (isExternalHit) {
32510012Snilay@cs.wisc.edu        m_missLatencyHist.sample(cycles);
32610012Snilay@cs.wisc.edu        m_missTypeLatencyHist[type]->sample(cycles);
3279773Snilay@cs.wisc.edu
3289773Snilay@cs.wisc.edu        if (respondingMach != MachineType_NUM) {
32910012Snilay@cs.wisc.edu            m_missMachLatencyHist[respondingMach]->sample(cycles);
33010012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[type][respondingMach]->sample(cycles);
3319773Snilay@cs.wisc.edu
3329773Snilay@cs.wisc.edu            if ((issuedTime <= initialRequestTime) &&
3339773Snilay@cs.wisc.edu                (initialRequestTime <= forwardRequestTime) &&
3349773Snilay@cs.wisc.edu                (forwardRequestTime <= firstResponseTime) &&
3359773Snilay@cs.wisc.edu                (firstResponseTime <= completionTime)) {
3369773Snilay@cs.wisc.edu
33710012Snilay@cs.wisc.edu                m_IssueToInitialDelayHist[respondingMach]->sample(
3389773Snilay@cs.wisc.edu                    initialRequestTime - issuedTime);
33910012Snilay@cs.wisc.edu                m_InitialToForwardDelayHist[respondingMach]->sample(
3409773Snilay@cs.wisc.edu                    forwardRequestTime - initialRequestTime);
34110012Snilay@cs.wisc.edu                m_ForwardToFirstResponseDelayHist[respondingMach]->sample(
3429773Snilay@cs.wisc.edu                    firstResponseTime - forwardRequestTime);
34310012Snilay@cs.wisc.edu                m_FirstResponseToCompletionDelayHist[respondingMach]->sample(
3449773Snilay@cs.wisc.edu                    completionTime - firstResponseTime);
3459773Snilay@cs.wisc.edu            } else {
3469773Snilay@cs.wisc.edu                m_IncompleteTimes[respondingMach]++;
3479773Snilay@cs.wisc.edu            }
3489773Snilay@cs.wisc.edu        }
3499773Snilay@cs.wisc.edu    } else {
35010012Snilay@cs.wisc.edu        m_hitLatencyHist.sample(cycles);
35110012Snilay@cs.wisc.edu        m_hitTypeLatencyHist[type]->sample(cycles);
3529773Snilay@cs.wisc.edu
3539773Snilay@cs.wisc.edu        if (respondingMach != MachineType_NUM) {
35410012Snilay@cs.wisc.edu            m_hitMachLatencyHist[respondingMach]->sample(cycles);
35510012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[type][respondingMach]->sample(cycles);
3569773Snilay@cs.wisc.edu        }
3579773Snilay@cs.wisc.edu    }
3587546SBrad.Beckmann@amd.com}
3597546SBrad.Beckmann@amd.com
3607546SBrad.Beckmann@amd.comvoid
36111025Snilay@cs.wisc.eduSequencer::writeCallback(Addr address, DataBlock& data,
3629773Snilay@cs.wisc.edu                         const bool externalHit, const MachineType mach,
3639773Snilay@cs.wisc.edu                         const Cycles initialRequestTime,
3649773Snilay@cs.wisc.edu                         const Cycles forwardRequestTime,
3659773Snilay@cs.wisc.edu                         const Cycles firstResponseTime)
3667565SBrad.Beckmann@amd.com{
36711025Snilay@cs.wisc.edu    assert(address == makeLineAddress(address));
36811025Snilay@cs.wisc.edu    assert(m_writeRequestTable.count(makeLineAddress(address)));
3696145Snate@binkert.org
3707455Snate@binkert.org    RequestTable::iterator i = m_writeRequestTable.find(address);
3717455Snate@binkert.org    assert(i != m_writeRequestTable.end());
3727455Snate@binkert.org    SequencerRequest* request = i->second;
3736145Snate@binkert.org
3747455Snate@binkert.org    m_writeRequestTable.erase(i);
3757455Snate@binkert.org    markRemoved();
3766846Spdudnik@cs.wisc.edu
3778615Snilay@cs.wisc.edu    assert((request->m_type == RubyRequestType_ST) ||
3788615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_ATOMIC) ||
3798615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_RMW_Read) ||
3808615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_RMW_Write) ||
3818615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Load_Linked) ||
3828615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Store_Conditional) ||
3838615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Locked_RMW_Read) ||
3848615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Locked_RMW_Write) ||
3858615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_FLUSH));
3868184Ssomayeh@cs.wisc.edu
3877550SBrad.Beckmann@amd.com    //
3887550SBrad.Beckmann@amd.com    // For Alpha, properly handle LL, SC, and write requests with respect to
3897550SBrad.Beckmann@amd.com    // locked cache blocks.
3907550SBrad.Beckmann@amd.com    //
39111660Stushar@ece.gatech.edu    // Not valid for Garnet_standalone protocl
3928171Stushar@csail.mit.edu    //
3938171Stushar@csail.mit.edu    bool success = true;
39411660Stushar@ece.gatech.edu    if (!m_runningGarnetStandalone)
3958171Stushar@csail.mit.edu        success = handleLlsc(address, request);
3967550SBrad.Beckmann@amd.com
39711448Sjthestness@gmail.com    // Handle SLICC block_on behavior for Locked_RMW accesses. NOTE: the
39811448Sjthestness@gmail.com    // address variable here is assumed to be a line address, so when
39911448Sjthestness@gmail.com    // blocking buffers, must check line addresses.
4008615Snilay@cs.wisc.edu    if (request->m_type == RubyRequestType_Locked_RMW_Read) {
40111448Sjthestness@gmail.com        // blockOnQueue blocks all first-level cache controller queues
40211448Sjthestness@gmail.com        // waiting on memory accesses for the specified address that go to
40311448Sjthestness@gmail.com        // the specified queue. In this case, a Locked_RMW_Write must go to
40411448Sjthestness@gmail.com        // the mandatory_q before unblocking the first-level controller.
40511448Sjthestness@gmail.com        // This will block standard loads, stores, ifetches, etc.
4067039Snate@binkert.org        m_controller->blockOnQueue(address, m_mandatory_q_ptr);
4078615Snilay@cs.wisc.edu    } else if (request->m_type == RubyRequestType_Locked_RMW_Write) {
4087039Snate@binkert.org        m_controller->unblock(address);
4097039Snate@binkert.org    }
4106863Sdrh5@cs.wisc.edu
4119773Snilay@cs.wisc.edu    hitCallback(request, data, success, mach, externalHit,
4127565SBrad.Beckmann@amd.com                initialRequestTime, forwardRequestTime, firstResponseTime);
4136145Snate@binkert.org}
4146145Snate@binkert.org
4157039Snate@binkert.orgvoid
41611025Snilay@cs.wisc.eduSequencer::readCallback(Addr address, DataBlock& data,
4179773Snilay@cs.wisc.edu                        bool externalHit, const MachineType mach,
4189507Snilay@cs.wisc.edu                        Cycles initialRequestTime,
4199507Snilay@cs.wisc.edu                        Cycles forwardRequestTime,
4209507Snilay@cs.wisc.edu                        Cycles firstResponseTime)
4217565SBrad.Beckmann@amd.com{
42211025Snilay@cs.wisc.edu    assert(address == makeLineAddress(address));
42311025Snilay@cs.wisc.edu    assert(m_readRequestTable.count(makeLineAddress(address)));
4246145Snate@binkert.org
4257455Snate@binkert.org    RequestTable::iterator i = m_readRequestTable.find(address);
4267455Snate@binkert.org    assert(i != m_readRequestTable.end());
4277455Snate@binkert.org    SequencerRequest* request = i->second;
4287455Snate@binkert.org
4297455Snate@binkert.org    m_readRequestTable.erase(i);
4307455Snate@binkert.org    markRemoved();
4316145Snate@binkert.org
4328615Snilay@cs.wisc.edu    assert((request->m_type == RubyRequestType_LD) ||
4338615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_IFETCH));
4346285Snate@binkert.org
4359773Snilay@cs.wisc.edu    hitCallback(request, data, true, mach, externalHit,
4367565SBrad.Beckmann@amd.com                initialRequestTime, forwardRequestTime, firstResponseTime);
4376145Snate@binkert.org}
4386145Snate@binkert.org
4397039Snate@binkert.orgvoid
4409773Snilay@cs.wisc.eduSequencer::hitCallback(SequencerRequest* srequest, DataBlock& data,
4419773Snilay@cs.wisc.edu                       bool llscSuccess,
4429773Snilay@cs.wisc.edu                       const MachineType mach, const bool externalHit,
4439773Snilay@cs.wisc.edu                       const Cycles initialRequestTime,
4449773Snilay@cs.wisc.edu                       const Cycles forwardRequestTime,
4459773Snilay@cs.wisc.edu                       const Cycles firstResponseTime)
4467039Snate@binkert.org{
44711087Snilay@cs.wisc.edu    warn_once("Replacement policy updates recently became the responsibility "
44811087Snilay@cs.wisc.edu              "of SLICC state machines. Make sure to setMRU() near callbacks "
44911087Snilay@cs.wisc.edu              "in .sm files!");
45011087Snilay@cs.wisc.edu
4518615Snilay@cs.wisc.edu    PacketPtr pkt = srequest->pkt;
45211025Snilay@cs.wisc.edu    Addr request_address(pkt->getAddr());
4538615Snilay@cs.wisc.edu    RubyRequestType type = srequest->m_type;
4549507Snilay@cs.wisc.edu    Cycles issued_time = srequest->issue_time;
4556145Snate@binkert.org
4569465Snilay@cs.wisc.edu    assert(curCycle() >= issued_time);
4579773Snilay@cs.wisc.edu    Cycles total_latency = curCycle() - issued_time;
4586145Snate@binkert.org
4599773Snilay@cs.wisc.edu    // Profile the latency for all demand accesses.
4609773Snilay@cs.wisc.edu    recordMissLatency(total_latency, type, mach, externalHit, issued_time,
4619773Snilay@cs.wisc.edu                      initialRequestTime, forwardRequestTime,
4629773Snilay@cs.wisc.edu                      firstResponseTime, curCycle());
4636285Snate@binkert.org
46411025Snilay@cs.wisc.edu    DPRINTFR(ProtocolTrace, "%15s %3s %10s%20s %6s>%-6s %#x %d cycles\n",
4659773Snilay@cs.wisc.edu             curTick(), m_version, "Seq",
4669773Snilay@cs.wisc.edu             llscSuccess ? "Done" : "SC_Failed", "", "",
46711118Snilay@cs.wisc.edu             printAddress(request_address), total_latency);
4686285Snate@binkert.org
46910562Sandreas.hansson@arm.com    // update the data unless it is a non-data-carrying flush
47010837Sjthestness@gmail.com    if (RubySystem::getWarmupEnabled()) {
47110563Sandreas.hansson@arm.com        data.setData(pkt->getConstPtr<uint8_t>(),
47211025Snilay@cs.wisc.edu                     getOffset(request_address), pkt->getSize());
47310562Sandreas.hansson@arm.com    } else if (!pkt->isFlush()) {
4747039Snate@binkert.org        if ((type == RubyRequestType_LD) ||
4757039Snate@binkert.org            (type == RubyRequestType_IFETCH) ||
4767039Snate@binkert.org            (type == RubyRequestType_RMW_Read) ||
4777908Shestness@cs.utexas.edu            (type == RubyRequestType_Locked_RMW_Read) ||
4787907Shestness@cs.utexas.edu            (type == RubyRequestType_Load_Linked)) {
47913399Sodanrc@yahoo.com.br            pkt->setData(
48013399Sodanrc@yahoo.com.br                data.getData(getOffset(request_address), pkt->getSize()));
48110954SBrad.Beckmann@amd.com            DPRINTF(RubySequencer, "read data %s\n", data);
48211519Smarco.elver@ed.ac.uk        } else if (pkt->req->isSwap()) {
48311519Smarco.elver@ed.ac.uk            std::vector<uint8_t> overwrite_val(pkt->getSize());
48413399Sodanrc@yahoo.com.br            pkt->writeData(&overwrite_val[0]);
48513399Sodanrc@yahoo.com.br            pkt->setData(
48613399Sodanrc@yahoo.com.br                data.getData(getOffset(request_address), pkt->getSize()));
48711519Smarco.elver@ed.ac.uk            data.setData(&overwrite_val[0],
48811519Smarco.elver@ed.ac.uk                         getOffset(request_address), pkt->getSize());
48911519Smarco.elver@ed.ac.uk            DPRINTF(RubySequencer, "swap data %s\n", data);
49012051Snikos.nikoleris@arm.com        } else if (type != RubyRequestType_Store_Conditional || llscSuccess) {
49112051Snikos.nikoleris@arm.com            // Types of stores set the actual data here, apart from
49212051Snikos.nikoleris@arm.com            // failed Store Conditional requests
49310563Sandreas.hansson@arm.com            data.setData(pkt->getConstPtr<uint8_t>(),
49411025Snilay@cs.wisc.edu                         getOffset(request_address), pkt->getSize());
49510954SBrad.Beckmann@amd.com            DPRINTF(RubySequencer, "set data %s\n", data);
4967039Snate@binkert.org        }
4977039Snate@binkert.org    }
4987023SBrad.Beckmann@amd.com
4997039Snate@binkert.org    // If using the RubyTester, update the RubyTester sender state's
5007039Snate@binkert.org    // subBlock with the recieved data.  The tester will later access
5017039Snate@binkert.org    // this state.
5027039Snate@binkert.org    if (m_usingRubyTester) {
50310657Sandreas.hansson@arm.com        DPRINTF(RubySequencer, "hitCallback %s 0x%x using RubyTester\n",
50410657Sandreas.hansson@arm.com                pkt->cmdString(), pkt->getAddr());
5057039Snate@binkert.org        RubyTester::SenderState* testerSenderState =
50610089Sandreas.hansson@arm.com            pkt->findNextSenderState<RubyTester::SenderState>();
50710089Sandreas.hansson@arm.com        assert(testerSenderState);
5089542Sandreas.hansson@arm.com        testerSenderState->subBlock.mergeFrom(data);
5097039Snate@binkert.org    }
5107023SBrad.Beckmann@amd.com
5117039Snate@binkert.org    delete srequest;
5128688Snilay@cs.wisc.edu
51310919Sbrandon.potter@amd.com    RubySystem *rs = m_ruby_system;
51410837Sjthestness@gmail.com    if (RubySystem::getWarmupEnabled()) {
5159632Sjthestness@gmail.com        assert(pkt->req);
5168688Snilay@cs.wisc.edu        delete pkt;
51710919Sbrandon.potter@amd.com        rs->m_cache_recorder->enqueueNextFetchRequest();
51810837Sjthestness@gmail.com    } else if (RubySystem::getCooldownEnabled()) {
5198688Snilay@cs.wisc.edu        delete pkt;
52010919Sbrandon.potter@amd.com        rs->m_cache_recorder->enqueueNextFlushRequest();
5218688Snilay@cs.wisc.edu    } else {
5228688Snilay@cs.wisc.edu        ruby_hit_callback(pkt);
52311266SBrad.Beckmann@amd.com        testDrainComplete();
5248688Snilay@cs.wisc.edu    }
5256285Snate@binkert.org}
5266285Snate@binkert.org
5277039Snate@binkert.orgbool
5287039Snate@binkert.orgSequencer::empty() const
5297039Snate@binkert.org{
5307455Snate@binkert.org    return m_writeRequestTable.empty() && m_readRequestTable.empty();
5316145Snate@binkert.org}
5326145Snate@binkert.org
5337039Snate@binkert.orgRequestStatus
5348615Snilay@cs.wisc.eduSequencer::makeRequest(PacketPtr pkt)
5357039Snate@binkert.org{
5368615Snilay@cs.wisc.edu    if (m_outstanding_count >= m_max_outstanding_requests) {
5378615Snilay@cs.wisc.edu        return RequestStatus_BufferFull;
5388615Snilay@cs.wisc.edu    }
5398615Snilay@cs.wisc.edu
5408615Snilay@cs.wisc.edu    RubyRequestType primary_type = RubyRequestType_NULL;
5418615Snilay@cs.wisc.edu    RubyRequestType secondary_type = RubyRequestType_NULL;
5428615Snilay@cs.wisc.edu
5438615Snilay@cs.wisc.edu    if (pkt->isLLSC()) {
5448615Snilay@cs.wisc.edu        //
5458615Snilay@cs.wisc.edu        // Alpha LL/SC instructions need to be handled carefully by the cache
5468615Snilay@cs.wisc.edu        // coherence protocol to ensure they follow the proper semantics. In
5478615Snilay@cs.wisc.edu        // particular, by identifying the operations as atomic, the protocol
5488615Snilay@cs.wisc.edu        // should understand that migratory sharing optimizations should not
5498615Snilay@cs.wisc.edu        // be performed (i.e. a load between the LL and SC should not steal
5508615Snilay@cs.wisc.edu        // away exclusive permission).
5518615Snilay@cs.wisc.edu        //
5528615Snilay@cs.wisc.edu        if (pkt->isWrite()) {
5538615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing SC\n");
5548615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Store_Conditional;
5558615Snilay@cs.wisc.edu        } else {
5568615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing LL\n");
5578615Snilay@cs.wisc.edu            assert(pkt->isRead());
5588615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Load_Linked;
5598615Snilay@cs.wisc.edu        }
5608615Snilay@cs.wisc.edu        secondary_type = RubyRequestType_ATOMIC;
56110760Ssteve.reinhardt@amd.com    } else if (pkt->req->isLockedRMW()) {
5628615Snilay@cs.wisc.edu        //
5638615Snilay@cs.wisc.edu        // x86 locked instructions are translated to store cache coherence
5648615Snilay@cs.wisc.edu        // requests because these requests should always be treated as read
5658615Snilay@cs.wisc.edu        // exclusive operations and should leverage any migratory sharing
5668615Snilay@cs.wisc.edu        // optimization built into the protocol.
5678615Snilay@cs.wisc.edu        //
5688615Snilay@cs.wisc.edu        if (pkt->isWrite()) {
5698615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing Locked RMW Write\n");
5708615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Locked_RMW_Write;
5718615Snilay@cs.wisc.edu        } else {
5728615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing Locked RMW Read\n");
5738615Snilay@cs.wisc.edu            assert(pkt->isRead());
5748615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Locked_RMW_Read;
5758615Snilay@cs.wisc.edu        }
5768615Snilay@cs.wisc.edu        secondary_type = RubyRequestType_ST;
5778615Snilay@cs.wisc.edu    } else {
57811519Smarco.elver@ed.ac.uk        //
57911519Smarco.elver@ed.ac.uk        // To support SwapReq, we need to check isWrite() first: a SwapReq
58011519Smarco.elver@ed.ac.uk        // should always be treated like a write, but since a SwapReq implies
58111519Smarco.elver@ed.ac.uk        // both isWrite() and isRead() are true, check isWrite() first here.
58211519Smarco.elver@ed.ac.uk        //
58311519Smarco.elver@ed.ac.uk        if (pkt->isWrite()) {
58411519Smarco.elver@ed.ac.uk            //
58511519Smarco.elver@ed.ac.uk            // Note: M5 packets do not differentiate ST from RMW_Write
58611519Smarco.elver@ed.ac.uk            //
58711519Smarco.elver@ed.ac.uk            primary_type = secondary_type = RubyRequestType_ST;
58811519Smarco.elver@ed.ac.uk        } else if (pkt->isRead()) {
5898615Snilay@cs.wisc.edu            if (pkt->req->isInstFetch()) {
5908615Snilay@cs.wisc.edu                primary_type = secondary_type = RubyRequestType_IFETCH;
5918615Snilay@cs.wisc.edu            } else {
5928615Snilay@cs.wisc.edu                bool storeCheck = false;
59310467Sandreas.hansson@arm.com                // only X86 need the store check
59410467Sandreas.hansson@arm.com                if (system->getArch() == Arch::X86ISA) {
59510467Sandreas.hansson@arm.com                    uint32_t flags = pkt->req->getFlags();
59610467Sandreas.hansson@arm.com                    storeCheck = flags &
59710467Sandreas.hansson@arm.com                        (X86ISA::StoreCheck << X86ISA::FlagShift);
59810467Sandreas.hansson@arm.com                }
5998615Snilay@cs.wisc.edu                if (storeCheck) {
6008615Snilay@cs.wisc.edu                    primary_type = RubyRequestType_RMW_Read;
6018615Snilay@cs.wisc.edu                    secondary_type = RubyRequestType_ST;
6028615Snilay@cs.wisc.edu                } else {
6038615Snilay@cs.wisc.edu                    primary_type = secondary_type = RubyRequestType_LD;
6048615Snilay@cs.wisc.edu                }
6058615Snilay@cs.wisc.edu            }
6068615Snilay@cs.wisc.edu        } else if (pkt->isFlush()) {
6078615Snilay@cs.wisc.edu          primary_type = secondary_type = RubyRequestType_FLUSH;
6088615Snilay@cs.wisc.edu        } else {
6098615Snilay@cs.wisc.edu            panic("Unsupported ruby packet type\n");
6108615Snilay@cs.wisc.edu        }
6118615Snilay@cs.wisc.edu    }
6128615Snilay@cs.wisc.edu
6138615Snilay@cs.wisc.edu    RequestStatus status = insertRequest(pkt, primary_type);
6147039Snate@binkert.org    if (status != RequestStatus_Ready)
6157039Snate@binkert.org        return status;
6166349Spdudnik@gmail.com
6178615Snilay@cs.wisc.edu    issueRequest(pkt, secondary_type);
6186145Snate@binkert.org
6197039Snate@binkert.org    // TODO: issue hardware prefetches here
6207039Snate@binkert.org    return RequestStatus_Issued;
6216145Snate@binkert.org}
6226145Snate@binkert.org
6237039Snate@binkert.orgvoid
6248615Snilay@cs.wisc.eduSequencer::issueRequest(PacketPtr pkt, RubyRequestType secondary_type)
6257039Snate@binkert.org{
6269216Sandreas.hansson@arm.com    assert(pkt != NULL);
62711005Sandreas.sandberg@arm.com    ContextID proc_id = pkt->req->hasContextId() ?
62811005Sandreas.sandberg@arm.com        pkt->req->contextId() : InvalidContextID;
6296285Snate@binkert.org
63011308Santhony.gutierrez@amd.com    ContextID core_id = coreId();
63111308Santhony.gutierrez@amd.com
6328615Snilay@cs.wisc.edu    // If valid, copy the pc to the ruby request
6338615Snilay@cs.wisc.edu    Addr pc = 0;
6348615Snilay@cs.wisc.edu    if (pkt->req->hasPC()) {
6358615Snilay@cs.wisc.edu        pc = pkt->req->getPC();
6367039Snate@binkert.org    }
6376285Snate@binkert.org
63810562Sandreas.hansson@arm.com    // check if the packet has data as for example prefetch and flush
63910562Sandreas.hansson@arm.com    // requests do not
64010472Sandreas.hansson@arm.com    std::shared_ptr<RubyRequest> msg =
64110472Sandreas.hansson@arm.com        std::make_shared<RubyRequest>(clockEdge(), pkt->getAddr(),
64210562Sandreas.hansson@arm.com                                      pkt->isFlush() ?
64310562Sandreas.hansson@arm.com                                      nullptr : pkt->getPtr<uint8_t>(),
64410472Sandreas.hansson@arm.com                                      pkt->getSize(), pc, secondary_type,
64510472Sandreas.hansson@arm.com                                      RubyAccessMode_Supervisor, pkt,
64611308Santhony.gutierrez@amd.com                                      PrefetchBit_No, proc_id, core_id);
6476285Snate@binkert.org
64811025Snilay@cs.wisc.edu    DPRINTFR(ProtocolTrace, "%15s %3s %10s%20s %6s>%-6s %#x %s\n",
6498266Sksewell@umich.edu            curTick(), m_version, "Seq", "Begin", "", "",
65011118Snilay@cs.wisc.edu            printAddress(msg->getPhysicalAddress()),
6518615Snilay@cs.wisc.edu            RubyRequestType_to_string(secondary_type));
6526285Snate@binkert.org
65311019Sjthestness@gmail.com    // The Sequencer currently assesses instruction and data cache hit latency
65411019Sjthestness@gmail.com    // for the top-level caches at the beginning of a memory access.
65511019Sjthestness@gmail.com    // TODO: Eventually, this latency should be moved to represent the actual
65611019Sjthestness@gmail.com    // cache access latency portion of the memory access. This will require
65711019Sjthestness@gmail.com    // changing cache controller protocol files to assess the latency on the
65811019Sjthestness@gmail.com    // access response path.
65911019Sjthestness@gmail.com    Cycles latency(0);  // Initialize to zero to catch misconfigured latency
6608615Snilay@cs.wisc.edu    if (secondary_type == RubyRequestType_IFETCH)
66111019Sjthestness@gmail.com        latency = m_inst_cache_hit_latency;
6627039Snate@binkert.org    else
66311019Sjthestness@gmail.com        latency = m_data_cache_hit_latency;
6646285Snate@binkert.org
6657039Snate@binkert.org    // Send the message to the cache controller
6667039Snate@binkert.org    assert(latency > 0);
6676145Snate@binkert.org
6687039Snate@binkert.org    assert(m_mandatory_q_ptr != NULL);
66911111Snilay@cs.wisc.edu    m_mandatory_q_ptr->enqueue(msg, clockEdge(), cyclesToTicks(latency));
6706145Snate@binkert.org}
6716145Snate@binkert.org
6727455Snate@binkert.orgtemplate <class KEY, class VALUE>
6737455Snate@binkert.orgstd::ostream &
67411168Sandreas.hansson@arm.comoperator<<(ostream &out, const std::unordered_map<KEY, VALUE> &map)
6757455Snate@binkert.org{
67611168Sandreas.hansson@arm.com    auto i = map.begin();
67711168Sandreas.hansson@arm.com    auto end = map.end();
6787455Snate@binkert.org
6797455Snate@binkert.org    out << "[";
6807455Snate@binkert.org    for (; i != end; ++i)
6817455Snate@binkert.org        out << " " << i->first << "=" << i->second;
6827455Snate@binkert.org    out << " ]";
6837455Snate@binkert.org
6847455Snate@binkert.org    return out;
6857455Snate@binkert.org}
6867455Snate@binkert.org
6877039Snate@binkert.orgvoid
6887039Snate@binkert.orgSequencer::print(ostream& out) const
6897039Snate@binkert.org{
6907039Snate@binkert.org    out << "[Sequencer: " << m_version
6917039Snate@binkert.org        << ", outstanding requests: " << m_outstanding_count
6927039Snate@binkert.org        << ", read request table: " << m_readRequestTable
6937039Snate@binkert.org        << ", write request table: " << m_writeRequestTable
6947039Snate@binkert.org        << "]";
6957039Snate@binkert.org}
6967039Snate@binkert.org
6977039Snate@binkert.org// this can be called from setState whenever coherence permissions are
6987039Snate@binkert.org// upgraded when invoked, coherence violations will be checked for the
6997039Snate@binkert.org// given block
7007039Snate@binkert.orgvoid
70111025Snilay@cs.wisc.eduSequencer::checkCoherence(Addr addr)
7027039Snate@binkert.org{
7036145Snate@binkert.org#ifdef CHECK_COHERENCE
70410919Sbrandon.potter@amd.com    m_ruby_system->checkGlobalCoherenceInvariant(addr);
7056145Snate@binkert.org#endif
7066145Snate@binkert.org}
7078717Snilay@cs.wisc.edu
7088717Snilay@cs.wisc.eduvoid
7099104Shestness@cs.utexas.eduSequencer::recordRequestType(SequencerRequestType requestType) {
7109104Shestness@cs.utexas.edu    DPRINTF(RubyStats, "Recorded statistic: %s\n",
7119104Shestness@cs.utexas.edu            SequencerRequestType_to_string(requestType));
7129104Shestness@cs.utexas.edu}
7139104Shestness@cs.utexas.edu
7149104Shestness@cs.utexas.edu
7159104Shestness@cs.utexas.eduvoid
71611025Snilay@cs.wisc.eduSequencer::evictionCallback(Addr address)
7178717Snilay@cs.wisc.edu{
7188717Snilay@cs.wisc.edu    ruby_eviction_callback(address);
7198717Snilay@cs.wisc.edu}
72010012Snilay@cs.wisc.edu
72110012Snilay@cs.wisc.eduvoid
72210012Snilay@cs.wisc.eduSequencer::regStats()
72310012Snilay@cs.wisc.edu{
72411523Sdavid.guillen@arm.com    RubyPort::regStats();
72511523Sdavid.guillen@arm.com
72610012Snilay@cs.wisc.edu    m_store_waiting_on_load
72710012Snilay@cs.wisc.edu        .name(name() + ".store_waiting_on_load")
72810012Snilay@cs.wisc.edu        .desc("Number of times a store aliased with a pending load")
72910012Snilay@cs.wisc.edu        .flags(Stats::nozero);
73010012Snilay@cs.wisc.edu    m_store_waiting_on_store
73110012Snilay@cs.wisc.edu        .name(name() + ".store_waiting_on_store")
73210012Snilay@cs.wisc.edu        .desc("Number of times a store aliased with a pending store")
73310012Snilay@cs.wisc.edu        .flags(Stats::nozero);
73410012Snilay@cs.wisc.edu    m_load_waiting_on_load
73510012Snilay@cs.wisc.edu        .name(name() + ".load_waiting_on_load")
73610012Snilay@cs.wisc.edu        .desc("Number of times a load aliased with a pending load")
73710012Snilay@cs.wisc.edu        .flags(Stats::nozero);
73810012Snilay@cs.wisc.edu    m_load_waiting_on_store
73910012Snilay@cs.wisc.edu        .name(name() + ".load_waiting_on_store")
74010012Snilay@cs.wisc.edu        .desc("Number of times a load aliased with a pending store")
74110012Snilay@cs.wisc.edu        .flags(Stats::nozero);
74210012Snilay@cs.wisc.edu
74310012Snilay@cs.wisc.edu    // These statistical variables are not for display.
74410012Snilay@cs.wisc.edu    // The profiler will collate these across different
74510012Snilay@cs.wisc.edu    // sequencers and display those collated statistics.
74610012Snilay@cs.wisc.edu    m_outstandReqHist.init(10);
74710012Snilay@cs.wisc.edu    m_latencyHist.init(10);
74810012Snilay@cs.wisc.edu    m_hitLatencyHist.init(10);
74910012Snilay@cs.wisc.edu    m_missLatencyHist.init(10);
75010012Snilay@cs.wisc.edu
75110012Snilay@cs.wisc.edu    for (int i = 0; i < RubyRequestType_NUM; i++) {
75210012Snilay@cs.wisc.edu        m_typeLatencyHist.push_back(new Stats::Histogram());
75310012Snilay@cs.wisc.edu        m_typeLatencyHist[i]->init(10);
75410012Snilay@cs.wisc.edu
75510012Snilay@cs.wisc.edu        m_hitTypeLatencyHist.push_back(new Stats::Histogram());
75610012Snilay@cs.wisc.edu        m_hitTypeLatencyHist[i]->init(10);
75710012Snilay@cs.wisc.edu
75810012Snilay@cs.wisc.edu        m_missTypeLatencyHist.push_back(new Stats::Histogram());
75910012Snilay@cs.wisc.edu        m_missTypeLatencyHist[i]->init(10);
76010012Snilay@cs.wisc.edu    }
76110012Snilay@cs.wisc.edu
76210012Snilay@cs.wisc.edu    for (int i = 0; i < MachineType_NUM; i++) {
76310012Snilay@cs.wisc.edu        m_hitMachLatencyHist.push_back(new Stats::Histogram());
76410012Snilay@cs.wisc.edu        m_hitMachLatencyHist[i]->init(10);
76510012Snilay@cs.wisc.edu
76610012Snilay@cs.wisc.edu        m_missMachLatencyHist.push_back(new Stats::Histogram());
76710012Snilay@cs.wisc.edu        m_missMachLatencyHist[i]->init(10);
76810012Snilay@cs.wisc.edu
76910012Snilay@cs.wisc.edu        m_IssueToInitialDelayHist.push_back(new Stats::Histogram());
77010012Snilay@cs.wisc.edu        m_IssueToInitialDelayHist[i]->init(10);
77110012Snilay@cs.wisc.edu
77210012Snilay@cs.wisc.edu        m_InitialToForwardDelayHist.push_back(new Stats::Histogram());
77310012Snilay@cs.wisc.edu        m_InitialToForwardDelayHist[i]->init(10);
77410012Snilay@cs.wisc.edu
77510012Snilay@cs.wisc.edu        m_ForwardToFirstResponseDelayHist.push_back(new Stats::Histogram());
77610012Snilay@cs.wisc.edu        m_ForwardToFirstResponseDelayHist[i]->init(10);
77710012Snilay@cs.wisc.edu
77810012Snilay@cs.wisc.edu        m_FirstResponseToCompletionDelayHist.push_back(new Stats::Histogram());
77910012Snilay@cs.wisc.edu        m_FirstResponseToCompletionDelayHist[i]->init(10);
78010012Snilay@cs.wisc.edu    }
78110012Snilay@cs.wisc.edu
78210012Snilay@cs.wisc.edu    for (int i = 0; i < RubyRequestType_NUM; i++) {
78310012Snilay@cs.wisc.edu        m_hitTypeMachLatencyHist.push_back(std::vector<Stats::Histogram *>());
78410012Snilay@cs.wisc.edu        m_missTypeMachLatencyHist.push_back(std::vector<Stats::Histogram *>());
78510012Snilay@cs.wisc.edu
78610012Snilay@cs.wisc.edu        for (int j = 0; j < MachineType_NUM; j++) {
78710012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[i].push_back(new Stats::Histogram());
78810012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[i][j]->init(10);
78910012Snilay@cs.wisc.edu
79010012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[i].push_back(new Stats::Histogram());
79110012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[i][j]->init(10);
79210012Snilay@cs.wisc.edu        }
79310012Snilay@cs.wisc.edu    }
79410012Snilay@cs.wisc.edu}
795