Sequencer.cc revision 11448
16145Snate@binkert.org/*
26145Snate@binkert.org * Copyright (c) 1999-2008 Mark D. Hill and David A. Wood
36145Snate@binkert.org * All rights reserved.
46145Snate@binkert.org *
56145Snate@binkert.org * Redistribution and use in source and binary forms, with or without
66145Snate@binkert.org * modification, are permitted provided that the following conditions are
76145Snate@binkert.org * met: redistributions of source code must retain the above copyright
86145Snate@binkert.org * notice, this list of conditions and the following disclaimer;
96145Snate@binkert.org * redistributions in binary form must reproduce the above copyright
106145Snate@binkert.org * notice, this list of conditions and the following disclaimer in the
116145Snate@binkert.org * documentation and/or other materials provided with the distribution;
126145Snate@binkert.org * neither the name of the copyright holders nor the names of its
136145Snate@binkert.org * contributors may be used to endorse or promote products derived from
146145Snate@binkert.org * this software without specific prior written permission.
156145Snate@binkert.org *
166145Snate@binkert.org * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176145Snate@binkert.org * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186145Snate@binkert.org * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196145Snate@binkert.org * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206145Snate@binkert.org * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216145Snate@binkert.org * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226145Snate@binkert.org * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236145Snate@binkert.org * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246145Snate@binkert.org * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256145Snate@binkert.org * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266145Snate@binkert.org * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276145Snate@binkert.org */
286145Snate@binkert.org
2910467Sandreas.hansson@arm.com#include "arch/x86/ldstflags.hh"
308229Snate@binkert.org#include "base/misc.hh"
317056Snate@binkert.org#include "base/str.hh"
327632SBrad.Beckmann@amd.com#include "cpu/testers/rubytest/RubyTester.hh"
338232Snate@binkert.org#include "debug/MemoryAccess.hh"
348232Snate@binkert.org#include "debug/ProtocolTrace.hh"
358615Snilay@cs.wisc.edu#include "debug/RubySequencer.hh"
369104Shestness@cs.utexas.edu#include "debug/RubyStats.hh"
378615Snilay@cs.wisc.edu#include "mem/protocol/PrefetchBit.hh"
388615Snilay@cs.wisc.edu#include "mem/protocol/RubyAccessMode.hh"
397039Snate@binkert.org#include "mem/ruby/profiler/Profiler.hh"
408229Snate@binkert.org#include "mem/ruby/slicc_interface/RubyRequest.hh"
4111108Sdavid.hashe@amd.com#include "mem/ruby/system/RubySystem.hh"
426154Snate@binkert.org#include "mem/ruby/system/Sequencer.hh"
437550SBrad.Beckmann@amd.com#include "mem/packet.hh"
4410467Sandreas.hansson@arm.com#include "sim/system.hh"
456876Ssteve.reinhardt@amd.com
467055Snate@binkert.orgusing namespace std;
477055Snate@binkert.org
486876Ssteve.reinhardt@amd.comSequencer *
496876Ssteve.reinhardt@amd.comRubySequencerParams::create()
506285Snate@binkert.org{
516876Ssteve.reinhardt@amd.com    return new Sequencer(this);
526285Snate@binkert.org}
537039Snate@binkert.org
546876Ssteve.reinhardt@amd.comSequencer::Sequencer(const Params *p)
5510012Snilay@cs.wisc.edu    : RubyPort(p), m_IncompleteTimes(MachineType_NUM), deadlockCheckEvent(this)
566876Ssteve.reinhardt@amd.com{
576876Ssteve.reinhardt@amd.com    m_outstanding_count = 0;
586285Snate@binkert.org
596876Ssteve.reinhardt@amd.com    m_instCache_ptr = p->icache;
606876Ssteve.reinhardt@amd.com    m_dataCache_ptr = p->dcache;
6111019Sjthestness@gmail.com    m_data_cache_hit_latency = p->dcache_hit_latency;
6211019Sjthestness@gmail.com    m_inst_cache_hit_latency = p->icache_hit_latency;
636876Ssteve.reinhardt@amd.com    m_max_outstanding_requests = p->max_outstanding_requests;
646876Ssteve.reinhardt@amd.com    m_deadlock_threshold = p->deadlock_threshold;
656899SBrad.Beckmann@amd.com
6611308Santhony.gutierrez@amd.com    m_coreId = p->coreid; // for tracking the two CorePair sequencers
676876Ssteve.reinhardt@amd.com    assert(m_max_outstanding_requests > 0);
686876Ssteve.reinhardt@amd.com    assert(m_deadlock_threshold > 0);
696876Ssteve.reinhardt@amd.com    assert(m_instCache_ptr != NULL);
706876Ssteve.reinhardt@amd.com    assert(m_dataCache_ptr != NULL);
7111019Sjthestness@gmail.com    assert(m_data_cache_hit_latency > 0);
7211019Sjthestness@gmail.com    assert(m_inst_cache_hit_latency > 0);
738171Stushar@csail.mit.edu
748171Stushar@csail.mit.edu    m_usingNetworkTester = p->using_network_tester;
756145Snate@binkert.org}
766145Snate@binkert.org
777039Snate@binkert.orgSequencer::~Sequencer()
787039Snate@binkert.org{
796145Snate@binkert.org}
806145Snate@binkert.org
817039Snate@binkert.orgvoid
827039Snate@binkert.orgSequencer::wakeup()
837039Snate@binkert.org{
8410913Sandreas.sandberg@arm.com    assert(drainState() != DrainState::Draining);
859245Shestness@cs.wisc.edu
867039Snate@binkert.org    // Check for deadlock of any of the requests
879501Snilay@cs.wisc.edu    Cycles current_time = curCycle();
886145Snate@binkert.org
897039Snate@binkert.org    // Check across all outstanding requests
907039Snate@binkert.org    int total_outstanding = 0;
916285Snate@binkert.org
927455Snate@binkert.org    RequestTable::iterator read = m_readRequestTable.begin();
937455Snate@binkert.org    RequestTable::iterator read_end = m_readRequestTable.end();
947455Snate@binkert.org    for (; read != read_end; ++read) {
957455Snate@binkert.org        SequencerRequest* request = read->second;
967455Snate@binkert.org        if (current_time - request->issue_time < m_deadlock_threshold)
977455Snate@binkert.org            continue;
987455Snate@binkert.org
997805Snilay@cs.wisc.edu        panic("Possible Deadlock detected. Aborting!\n"
10011025Snilay@cs.wisc.edu              "version: %d request.paddr: 0x%x m_readRequestTable: %d "
10111025Snilay@cs.wisc.edu              "current time: %u issue_time: %d difference: %d\n", m_version,
10211025Snilay@cs.wisc.edu              request->pkt->getAddr(), m_readRequestTable.size(),
1039467Smalek.musleh@gmail.com              current_time * clockPeriod(), request->issue_time * clockPeriod(),
1049467Smalek.musleh@gmail.com              (current_time * clockPeriod()) - (request->issue_time * clockPeriod()));
1056145Snate@binkert.org    }
1066145Snate@binkert.org
1077455Snate@binkert.org    RequestTable::iterator write = m_writeRequestTable.begin();
1087455Snate@binkert.org    RequestTable::iterator write_end = m_writeRequestTable.end();
1097455Snate@binkert.org    for (; write != write_end; ++write) {
1107455Snate@binkert.org        SequencerRequest* request = write->second;
1117455Snate@binkert.org        if (current_time - request->issue_time < m_deadlock_threshold)
1127455Snate@binkert.org            continue;
1137455Snate@binkert.org
1147805Snilay@cs.wisc.edu        panic("Possible Deadlock detected. Aborting!\n"
11511025Snilay@cs.wisc.edu              "version: %d request.paddr: 0x%x m_writeRequestTable: %d "
11611025Snilay@cs.wisc.edu              "current time: %u issue_time: %d difference: %d\n", m_version,
11711025Snilay@cs.wisc.edu              request->pkt->getAddr(), m_writeRequestTable.size(),
1189467Smalek.musleh@gmail.com              current_time * clockPeriod(), request->issue_time * clockPeriod(),
1199467Smalek.musleh@gmail.com              (current_time * clockPeriod()) - (request->issue_time * clockPeriod()));
1206145Snate@binkert.org    }
1216285Snate@binkert.org
1227039Snate@binkert.org    total_outstanding += m_writeRequestTable.size();
1237039Snate@binkert.org    total_outstanding += m_readRequestTable.size();
1246145Snate@binkert.org
1257039Snate@binkert.org    assert(m_outstanding_count == total_outstanding);
1267039Snate@binkert.org
1277039Snate@binkert.org    if (m_outstanding_count > 0) {
1287039Snate@binkert.org        // If there are still outstanding requests, keep checking
1299465Snilay@cs.wisc.edu        schedule(deadlockCheckEvent, clockEdge(m_deadlock_threshold));
1307039Snate@binkert.org    }
1316145Snate@binkert.org}
1326145Snate@binkert.org
13310012Snilay@cs.wisc.eduvoid Sequencer::resetStats()
1349598Snilay@cs.wisc.edu{
13510012Snilay@cs.wisc.edu    m_latencyHist.reset();
13610012Snilay@cs.wisc.edu    m_hitLatencyHist.reset();
13710012Snilay@cs.wisc.edu    m_missLatencyHist.reset();
1389773Snilay@cs.wisc.edu    for (int i = 0; i < RubyRequestType_NUM; i++) {
13910012Snilay@cs.wisc.edu        m_typeLatencyHist[i]->reset();
14010012Snilay@cs.wisc.edu        m_hitTypeLatencyHist[i]->reset();
14110012Snilay@cs.wisc.edu        m_missTypeLatencyHist[i]->reset();
1429773Snilay@cs.wisc.edu        for (int j = 0; j < MachineType_NUM; j++) {
14310012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[i][j]->reset();
14410012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[i][j]->reset();
1459773Snilay@cs.wisc.edu        }
1469773Snilay@cs.wisc.edu    }
1479773Snilay@cs.wisc.edu
14810012Snilay@cs.wisc.edu    for (int i = 0; i < MachineType_NUM; i++) {
14910012Snilay@cs.wisc.edu        m_missMachLatencyHist[i]->reset();
15010012Snilay@cs.wisc.edu        m_hitMachLatencyHist[i]->reset();
1519773Snilay@cs.wisc.edu
15210012Snilay@cs.wisc.edu        m_IssueToInitialDelayHist[i]->reset();
15310012Snilay@cs.wisc.edu        m_InitialToForwardDelayHist[i]->reset();
15410012Snilay@cs.wisc.edu        m_ForwardToFirstResponseDelayHist[i]->reset();
15510012Snilay@cs.wisc.edu        m_FirstResponseToCompletionDelayHist[i]->reset();
1569773Snilay@cs.wisc.edu
1579773Snilay@cs.wisc.edu        m_IncompleteTimes[i] = 0;
1589773Snilay@cs.wisc.edu    }
1599598Snilay@cs.wisc.edu}
1609598Snilay@cs.wisc.edu
1616145Snate@binkert.org// Insert the request on the correct request table.  Return true if
1626145Snate@binkert.org// the entry was already present.
1638615Snilay@cs.wisc.eduRequestStatus
1648615Snilay@cs.wisc.eduSequencer::insertRequest(PacketPtr pkt, RubyRequestType request_type)
1657039Snate@binkert.org{
1668641Snate@binkert.org    assert(m_outstanding_count ==
1678641Snate@binkert.org        (m_writeRequestTable.size() + m_readRequestTable.size()));
1686145Snate@binkert.org
1697039Snate@binkert.org    // See if we should schedule a deadlock check
1709342SAndreas.Sandberg@arm.com    if (!deadlockCheckEvent.scheduled() &&
17110913Sandreas.sandberg@arm.com        drainState() != DrainState::Draining) {
1729465Snilay@cs.wisc.edu        schedule(deadlockCheckEvent, clockEdge(m_deadlock_threshold));
1737039Snate@binkert.org    }
1746145Snate@binkert.org
17511025Snilay@cs.wisc.edu    Addr line_addr = makeLineAddress(pkt->getAddr());
17611448Sjthestness@gmail.com
17711448Sjthestness@gmail.com    // Check if the line is blocked for a Locked_RMW
17811448Sjthestness@gmail.com    if (m_controller->isBlocked(line_addr) &&
17911448Sjthestness@gmail.com        (request_type != RubyRequestType_Locked_RMW_Write)) {
18011448Sjthestness@gmail.com        // Return that this request's cache line address aliases with
18111448Sjthestness@gmail.com        // a prior request that locked the cache line. The request cannot
18211448Sjthestness@gmail.com        // proceed until the cache line is unlocked by a Locked_RMW_Write
18311448Sjthestness@gmail.com        return RequestStatus_Aliased;
18411448Sjthestness@gmail.com    }
18511448Sjthestness@gmail.com
1869224Sandreas.hansson@arm.com    // Create a default entry, mapping the address to NULL, the cast is
1879224Sandreas.hansson@arm.com    // there to make gcc 4.4 happy
1889224Sandreas.hansson@arm.com    RequestTable::value_type default_entry(line_addr,
1899224Sandreas.hansson@arm.com                                           (SequencerRequest*) NULL);
1909224Sandreas.hansson@arm.com
1918615Snilay@cs.wisc.edu    if ((request_type == RubyRequestType_ST) ||
1928615Snilay@cs.wisc.edu        (request_type == RubyRequestType_RMW_Read) ||
1938615Snilay@cs.wisc.edu        (request_type == RubyRequestType_RMW_Write) ||
1948615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Load_Linked) ||
1958615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Store_Conditional) ||
1968615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Locked_RMW_Read) ||
1978615Snilay@cs.wisc.edu        (request_type == RubyRequestType_Locked_RMW_Write) ||
1988615Snilay@cs.wisc.edu        (request_type == RubyRequestType_FLUSH)) {
1998615Snilay@cs.wisc.edu
2008615Snilay@cs.wisc.edu        // Check if there is any outstanding read request for the same
2018615Snilay@cs.wisc.edu        // cache line.
2028615Snilay@cs.wisc.edu        if (m_readRequestTable.count(line_addr) > 0) {
20310012Snilay@cs.wisc.edu            m_store_waiting_on_load++;
2048615Snilay@cs.wisc.edu            return RequestStatus_Aliased;
2058615Snilay@cs.wisc.edu        }
2068615Snilay@cs.wisc.edu
2077455Snate@binkert.org        pair<RequestTable::iterator, bool> r =
2089224Sandreas.hansson@arm.com            m_writeRequestTable.insert(default_entry);
2098615Snilay@cs.wisc.edu        if (r.second) {
2108615Snilay@cs.wisc.edu            RequestTable::iterator i = r.first;
2119465Snilay@cs.wisc.edu            i->second = new SequencerRequest(pkt, request_type, curCycle());
2128615Snilay@cs.wisc.edu            m_outstanding_count++;
2138615Snilay@cs.wisc.edu        } else {
2148615Snilay@cs.wisc.edu          // There is an outstanding write request for the cache line
21510012Snilay@cs.wisc.edu          m_store_waiting_on_store++;
2168615Snilay@cs.wisc.edu          return RequestStatus_Aliased;
2178615Snilay@cs.wisc.edu        }
2188615Snilay@cs.wisc.edu    } else {
2198615Snilay@cs.wisc.edu        // Check if there is any outstanding write request for the same
2208615Snilay@cs.wisc.edu        // cache line.
2218615Snilay@cs.wisc.edu        if (m_writeRequestTable.count(line_addr) > 0) {
22210012Snilay@cs.wisc.edu            m_load_waiting_on_store++;
2238615Snilay@cs.wisc.edu            return RequestStatus_Aliased;
2248615Snilay@cs.wisc.edu        }
2257039Snate@binkert.org
2267455Snate@binkert.org        pair<RequestTable::iterator, bool> r =
2279224Sandreas.hansson@arm.com            m_readRequestTable.insert(default_entry);
2287039Snate@binkert.org
2298615Snilay@cs.wisc.edu        if (r.second) {
2308615Snilay@cs.wisc.edu            RequestTable::iterator i = r.first;
2319465Snilay@cs.wisc.edu            i->second = new SequencerRequest(pkt, request_type, curCycle());
2328615Snilay@cs.wisc.edu            m_outstanding_count++;
2338615Snilay@cs.wisc.edu        } else {
2348615Snilay@cs.wisc.edu            // There is an outstanding read request for the cache line
23510012Snilay@cs.wisc.edu            m_load_waiting_on_load++;
2368615Snilay@cs.wisc.edu            return RequestStatus_Aliased;
2377039Snate@binkert.org        }
2386145Snate@binkert.org    }
2396145Snate@binkert.org
24010012Snilay@cs.wisc.edu    m_outstandReqHist.sample(m_outstanding_count);
2418641Snate@binkert.org    assert(m_outstanding_count ==
2428641Snate@binkert.org        (m_writeRequestTable.size() + m_readRequestTable.size()));
2436145Snate@binkert.org
2448615Snilay@cs.wisc.edu    return RequestStatus_Ready;
2456145Snate@binkert.org}
2466145Snate@binkert.org
2477039Snate@binkert.orgvoid
2487455Snate@binkert.orgSequencer::markRemoved()
2497455Snate@binkert.org{
2507455Snate@binkert.org    m_outstanding_count--;
2517455Snate@binkert.org    assert(m_outstanding_count ==
2527455Snate@binkert.org           m_writeRequestTable.size() + m_readRequestTable.size());
2537455Snate@binkert.org}
2547455Snate@binkert.org
2557455Snate@binkert.orgvoid
25611025Snilay@cs.wisc.eduSequencer::invalidateSC(Addr address)
2579563Sgope@wisc.edu{
25811059Snilay@cs.wisc.edu    AbstractCacheEntry *e = m_dataCache_ptr->lookup(address);
25911059Snilay@cs.wisc.edu    // The controller has lost the coherence permissions, hence the lock
26011059Snilay@cs.wisc.edu    // on the cache line maintained by the cache should be cleared.
26111059Snilay@cs.wisc.edu    if (e && e->isLocked(m_version)) {
26211059Snilay@cs.wisc.edu        e->clearLocked();
2639563Sgope@wisc.edu    }
2649563Sgope@wisc.edu}
2659563Sgope@wisc.edu
2667560SBrad.Beckmann@amd.combool
26711025Snilay@cs.wisc.eduSequencer::handleLlsc(Addr address, SequencerRequest* request)
2687550SBrad.Beckmann@amd.com{
26911059Snilay@cs.wisc.edu    AbstractCacheEntry *e = m_dataCache_ptr->lookup(address);
27011059Snilay@cs.wisc.edu    if (!e)
27111059Snilay@cs.wisc.edu        return true;
27211059Snilay@cs.wisc.edu
2737560SBrad.Beckmann@amd.com    // The success flag indicates whether the LLSC operation was successful.
2747560SBrad.Beckmann@amd.com    // LL ops will always succeed, but SC may fail if the cache line is no
2757560SBrad.Beckmann@amd.com    // longer locked.
2767560SBrad.Beckmann@amd.com    bool success = true;
2778615Snilay@cs.wisc.edu    if (request->m_type == RubyRequestType_Store_Conditional) {
27811059Snilay@cs.wisc.edu        if (!e->isLocked(m_version)) {
2797550SBrad.Beckmann@amd.com            //
2807550SBrad.Beckmann@amd.com            // For failed SC requests, indicate the failure to the cpu by
2817550SBrad.Beckmann@amd.com            // setting the extra data to zero.
2827550SBrad.Beckmann@amd.com            //
2838615Snilay@cs.wisc.edu            request->pkt->req->setExtraData(0);
2847560SBrad.Beckmann@amd.com            success = false;
2857550SBrad.Beckmann@amd.com        } else {
2867550SBrad.Beckmann@amd.com            //
2877550SBrad.Beckmann@amd.com            // For successful SC requests, indicate the success to the cpu by
28810917Sbrandon.potter@amd.com            // setting the extra data to one.
2897550SBrad.Beckmann@amd.com            //
2908615Snilay@cs.wisc.edu            request->pkt->req->setExtraData(1);
2917550SBrad.Beckmann@amd.com        }
2927560SBrad.Beckmann@amd.com        //
2937560SBrad.Beckmann@amd.com        // Independent of success, all SC operations must clear the lock
2947560SBrad.Beckmann@amd.com        //
29511059Snilay@cs.wisc.edu        e->clearLocked();
2968615Snilay@cs.wisc.edu    } else if (request->m_type == RubyRequestType_Load_Linked) {
2977550SBrad.Beckmann@amd.com        //
2987550SBrad.Beckmann@amd.com        // Note: To fully follow Alpha LLSC semantics, should the LL clear any
2997550SBrad.Beckmann@amd.com        // previously locked cache lines?
3007550SBrad.Beckmann@amd.com        //
30111059Snilay@cs.wisc.edu        e->setLocked(m_version);
30211059Snilay@cs.wisc.edu    } else if (e->isLocked(m_version)) {
3037550SBrad.Beckmann@amd.com        //
3047550SBrad.Beckmann@amd.com        // Normal writes should clear the locked address
3057550SBrad.Beckmann@amd.com        //
30611059Snilay@cs.wisc.edu        e->clearLocked();
3077550SBrad.Beckmann@amd.com    }
3087560SBrad.Beckmann@amd.com    return success;
3097550SBrad.Beckmann@amd.com}
3107550SBrad.Beckmann@amd.com
3117550SBrad.Beckmann@amd.comvoid
3129773Snilay@cs.wisc.eduSequencer::recordMissLatency(const Cycles cycles, const RubyRequestType type,
3139773Snilay@cs.wisc.edu                             const MachineType respondingMach,
3149773Snilay@cs.wisc.edu                             bool isExternalHit, Cycles issuedTime,
3159773Snilay@cs.wisc.edu                             Cycles initialRequestTime,
3169773Snilay@cs.wisc.edu                             Cycles forwardRequestTime,
3179773Snilay@cs.wisc.edu                             Cycles firstResponseTime, Cycles completionTime)
3187039Snate@binkert.org{
31910012Snilay@cs.wisc.edu    m_latencyHist.sample(cycles);
32010012Snilay@cs.wisc.edu    m_typeLatencyHist[type]->sample(cycles);
3219773Snilay@cs.wisc.edu
3229773Snilay@cs.wisc.edu    if (isExternalHit) {
32310012Snilay@cs.wisc.edu        m_missLatencyHist.sample(cycles);
32410012Snilay@cs.wisc.edu        m_missTypeLatencyHist[type]->sample(cycles);
3259773Snilay@cs.wisc.edu
3269773Snilay@cs.wisc.edu        if (respondingMach != MachineType_NUM) {
32710012Snilay@cs.wisc.edu            m_missMachLatencyHist[respondingMach]->sample(cycles);
32810012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[type][respondingMach]->sample(cycles);
3299773Snilay@cs.wisc.edu
3309773Snilay@cs.wisc.edu            if ((issuedTime <= initialRequestTime) &&
3319773Snilay@cs.wisc.edu                (initialRequestTime <= forwardRequestTime) &&
3329773Snilay@cs.wisc.edu                (forwardRequestTime <= firstResponseTime) &&
3339773Snilay@cs.wisc.edu                (firstResponseTime <= completionTime)) {
3349773Snilay@cs.wisc.edu
33510012Snilay@cs.wisc.edu                m_IssueToInitialDelayHist[respondingMach]->sample(
3369773Snilay@cs.wisc.edu                    initialRequestTime - issuedTime);
33710012Snilay@cs.wisc.edu                m_InitialToForwardDelayHist[respondingMach]->sample(
3389773Snilay@cs.wisc.edu                    forwardRequestTime - initialRequestTime);
33910012Snilay@cs.wisc.edu                m_ForwardToFirstResponseDelayHist[respondingMach]->sample(
3409773Snilay@cs.wisc.edu                    firstResponseTime - forwardRequestTime);
34110012Snilay@cs.wisc.edu                m_FirstResponseToCompletionDelayHist[respondingMach]->sample(
3429773Snilay@cs.wisc.edu                    completionTime - firstResponseTime);
3439773Snilay@cs.wisc.edu            } else {
3449773Snilay@cs.wisc.edu                m_IncompleteTimes[respondingMach]++;
3459773Snilay@cs.wisc.edu            }
3469773Snilay@cs.wisc.edu        }
3479773Snilay@cs.wisc.edu    } else {
34810012Snilay@cs.wisc.edu        m_hitLatencyHist.sample(cycles);
34910012Snilay@cs.wisc.edu        m_hitTypeLatencyHist[type]->sample(cycles);
3509773Snilay@cs.wisc.edu
3519773Snilay@cs.wisc.edu        if (respondingMach != MachineType_NUM) {
35210012Snilay@cs.wisc.edu            m_hitMachLatencyHist[respondingMach]->sample(cycles);
35310012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[type][respondingMach]->sample(cycles);
3549773Snilay@cs.wisc.edu        }
3559773Snilay@cs.wisc.edu    }
3567546SBrad.Beckmann@amd.com}
3577546SBrad.Beckmann@amd.com
3587546SBrad.Beckmann@amd.comvoid
35911025Snilay@cs.wisc.eduSequencer::writeCallback(Addr address, DataBlock& data,
3609773Snilay@cs.wisc.edu                         const bool externalHit, const MachineType mach,
3619773Snilay@cs.wisc.edu                         const Cycles initialRequestTime,
3629773Snilay@cs.wisc.edu                         const Cycles forwardRequestTime,
3639773Snilay@cs.wisc.edu                         const Cycles firstResponseTime)
3647565SBrad.Beckmann@amd.com{
36511025Snilay@cs.wisc.edu    assert(address == makeLineAddress(address));
36611025Snilay@cs.wisc.edu    assert(m_writeRequestTable.count(makeLineAddress(address)));
3676145Snate@binkert.org
3687455Snate@binkert.org    RequestTable::iterator i = m_writeRequestTable.find(address);
3697455Snate@binkert.org    assert(i != m_writeRequestTable.end());
3707455Snate@binkert.org    SequencerRequest* request = i->second;
3716145Snate@binkert.org
3727455Snate@binkert.org    m_writeRequestTable.erase(i);
3737455Snate@binkert.org    markRemoved();
3746846Spdudnik@cs.wisc.edu
3758615Snilay@cs.wisc.edu    assert((request->m_type == RubyRequestType_ST) ||
3768615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_ATOMIC) ||
3778615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_RMW_Read) ||
3788615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_RMW_Write) ||
3798615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Load_Linked) ||
3808615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Store_Conditional) ||
3818615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Locked_RMW_Read) ||
3828615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_Locked_RMW_Write) ||
3838615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_FLUSH));
3848184Ssomayeh@cs.wisc.edu
3857550SBrad.Beckmann@amd.com    //
3867550SBrad.Beckmann@amd.com    // For Alpha, properly handle LL, SC, and write requests with respect to
3877550SBrad.Beckmann@amd.com    // locked cache blocks.
3887550SBrad.Beckmann@amd.com    //
3898171Stushar@csail.mit.edu    // Not valid for Network_test protocl
3908171Stushar@csail.mit.edu    //
3918171Stushar@csail.mit.edu    bool success = true;
39211321Ssteve.reinhardt@amd.com    if (!m_usingNetworkTester)
3938171Stushar@csail.mit.edu        success = handleLlsc(address, request);
3947550SBrad.Beckmann@amd.com
39511448Sjthestness@gmail.com    // Handle SLICC block_on behavior for Locked_RMW accesses. NOTE: the
39611448Sjthestness@gmail.com    // address variable here is assumed to be a line address, so when
39711448Sjthestness@gmail.com    // blocking buffers, must check line addresses.
3988615Snilay@cs.wisc.edu    if (request->m_type == RubyRequestType_Locked_RMW_Read) {
39911448Sjthestness@gmail.com        // blockOnQueue blocks all first-level cache controller queues
40011448Sjthestness@gmail.com        // waiting on memory accesses for the specified address that go to
40111448Sjthestness@gmail.com        // the specified queue. In this case, a Locked_RMW_Write must go to
40211448Sjthestness@gmail.com        // the mandatory_q before unblocking the first-level controller.
40311448Sjthestness@gmail.com        // This will block standard loads, stores, ifetches, etc.
4047039Snate@binkert.org        m_controller->blockOnQueue(address, m_mandatory_q_ptr);
4058615Snilay@cs.wisc.edu    } else if (request->m_type == RubyRequestType_Locked_RMW_Write) {
4067039Snate@binkert.org        m_controller->unblock(address);
4077039Snate@binkert.org    }
4086863Sdrh5@cs.wisc.edu
4099773Snilay@cs.wisc.edu    hitCallback(request, data, success, mach, externalHit,
4107565SBrad.Beckmann@amd.com                initialRequestTime, forwardRequestTime, firstResponseTime);
4116145Snate@binkert.org}
4126145Snate@binkert.org
4137039Snate@binkert.orgvoid
41411025Snilay@cs.wisc.eduSequencer::readCallback(Addr address, DataBlock& data,
4159773Snilay@cs.wisc.edu                        bool externalHit, const MachineType mach,
4169507Snilay@cs.wisc.edu                        Cycles initialRequestTime,
4179507Snilay@cs.wisc.edu                        Cycles forwardRequestTime,
4189507Snilay@cs.wisc.edu                        Cycles firstResponseTime)
4197565SBrad.Beckmann@amd.com{
42011025Snilay@cs.wisc.edu    assert(address == makeLineAddress(address));
42111025Snilay@cs.wisc.edu    assert(m_readRequestTable.count(makeLineAddress(address)));
4226145Snate@binkert.org
4237455Snate@binkert.org    RequestTable::iterator i = m_readRequestTable.find(address);
4247455Snate@binkert.org    assert(i != m_readRequestTable.end());
4257455Snate@binkert.org    SequencerRequest* request = i->second;
4267455Snate@binkert.org
4277455Snate@binkert.org    m_readRequestTable.erase(i);
4287455Snate@binkert.org    markRemoved();
4296145Snate@binkert.org
4308615Snilay@cs.wisc.edu    assert((request->m_type == RubyRequestType_LD) ||
4318615Snilay@cs.wisc.edu           (request->m_type == RubyRequestType_IFETCH));
4326285Snate@binkert.org
4339773Snilay@cs.wisc.edu    hitCallback(request, data, true, mach, externalHit,
4347565SBrad.Beckmann@amd.com                initialRequestTime, forwardRequestTime, firstResponseTime);
4356145Snate@binkert.org}
4366145Snate@binkert.org
4377039Snate@binkert.orgvoid
4389773Snilay@cs.wisc.eduSequencer::hitCallback(SequencerRequest* srequest, DataBlock& data,
4399773Snilay@cs.wisc.edu                       bool llscSuccess,
4409773Snilay@cs.wisc.edu                       const MachineType mach, const bool externalHit,
4419773Snilay@cs.wisc.edu                       const Cycles initialRequestTime,
4429773Snilay@cs.wisc.edu                       const Cycles forwardRequestTime,
4439773Snilay@cs.wisc.edu                       const Cycles firstResponseTime)
4447039Snate@binkert.org{
44511087Snilay@cs.wisc.edu    warn_once("Replacement policy updates recently became the responsibility "
44611087Snilay@cs.wisc.edu              "of SLICC state machines. Make sure to setMRU() near callbacks "
44711087Snilay@cs.wisc.edu              "in .sm files!");
44811087Snilay@cs.wisc.edu
4498615Snilay@cs.wisc.edu    PacketPtr pkt = srequest->pkt;
45011025Snilay@cs.wisc.edu    Addr request_address(pkt->getAddr());
4518615Snilay@cs.wisc.edu    RubyRequestType type = srequest->m_type;
4529507Snilay@cs.wisc.edu    Cycles issued_time = srequest->issue_time;
4536145Snate@binkert.org
4549465Snilay@cs.wisc.edu    assert(curCycle() >= issued_time);
4559773Snilay@cs.wisc.edu    Cycles total_latency = curCycle() - issued_time;
4566145Snate@binkert.org
4579773Snilay@cs.wisc.edu    // Profile the latency for all demand accesses.
4589773Snilay@cs.wisc.edu    recordMissLatency(total_latency, type, mach, externalHit, issued_time,
4599773Snilay@cs.wisc.edu                      initialRequestTime, forwardRequestTime,
4609773Snilay@cs.wisc.edu                      firstResponseTime, curCycle());
4616285Snate@binkert.org
46211025Snilay@cs.wisc.edu    DPRINTFR(ProtocolTrace, "%15s %3s %10s%20s %6s>%-6s %#x %d cycles\n",
4639773Snilay@cs.wisc.edu             curTick(), m_version, "Seq",
4649773Snilay@cs.wisc.edu             llscSuccess ? "Done" : "SC_Failed", "", "",
46511118Snilay@cs.wisc.edu             printAddress(request_address), total_latency);
4666285Snate@binkert.org
46710562Sandreas.hansson@arm.com    // update the data unless it is a non-data-carrying flush
46810837Sjthestness@gmail.com    if (RubySystem::getWarmupEnabled()) {
46910563Sandreas.hansson@arm.com        data.setData(pkt->getConstPtr<uint8_t>(),
47011025Snilay@cs.wisc.edu                     getOffset(request_address), pkt->getSize());
47110562Sandreas.hansson@arm.com    } else if (!pkt->isFlush()) {
4727039Snate@binkert.org        if ((type == RubyRequestType_LD) ||
4737039Snate@binkert.org            (type == RubyRequestType_IFETCH) ||
4747039Snate@binkert.org            (type == RubyRequestType_RMW_Read) ||
4757908Shestness@cs.utexas.edu            (type == RubyRequestType_Locked_RMW_Read) ||
4767907Shestness@cs.utexas.edu            (type == RubyRequestType_Load_Linked)) {
47710562Sandreas.hansson@arm.com            memcpy(pkt->getPtr<uint8_t>(),
47811025Snilay@cs.wisc.edu                   data.getData(getOffset(request_address), pkt->getSize()),
4798615Snilay@cs.wisc.edu                   pkt->getSize());
48010954SBrad.Beckmann@amd.com            DPRINTF(RubySequencer, "read data %s\n", data);
4817039Snate@binkert.org        } else {
48210563Sandreas.hansson@arm.com            data.setData(pkt->getConstPtr<uint8_t>(),
48311025Snilay@cs.wisc.edu                         getOffset(request_address), pkt->getSize());
48410954SBrad.Beckmann@amd.com            DPRINTF(RubySequencer, "set data %s\n", data);
4857039Snate@binkert.org        }
4867039Snate@binkert.org    }
4877023SBrad.Beckmann@amd.com
4887039Snate@binkert.org    // If using the RubyTester, update the RubyTester sender state's
4897039Snate@binkert.org    // subBlock with the recieved data.  The tester will later access
4907039Snate@binkert.org    // this state.
4917039Snate@binkert.org    if (m_usingRubyTester) {
49210657Sandreas.hansson@arm.com        DPRINTF(RubySequencer, "hitCallback %s 0x%x using RubyTester\n",
49310657Sandreas.hansson@arm.com                pkt->cmdString(), pkt->getAddr());
4947039Snate@binkert.org        RubyTester::SenderState* testerSenderState =
49510089Sandreas.hansson@arm.com            pkt->findNextSenderState<RubyTester::SenderState>();
49610089Sandreas.hansson@arm.com        assert(testerSenderState);
4979542Sandreas.hansson@arm.com        testerSenderState->subBlock.mergeFrom(data);
4987039Snate@binkert.org    }
4997023SBrad.Beckmann@amd.com
5007039Snate@binkert.org    delete srequest;
5018688Snilay@cs.wisc.edu
50210919Sbrandon.potter@amd.com    RubySystem *rs = m_ruby_system;
50310837Sjthestness@gmail.com    if (RubySystem::getWarmupEnabled()) {
5049632Sjthestness@gmail.com        assert(pkt->req);
5059632Sjthestness@gmail.com        delete pkt->req;
5068688Snilay@cs.wisc.edu        delete pkt;
50710919Sbrandon.potter@amd.com        rs->m_cache_recorder->enqueueNextFetchRequest();
50810837Sjthestness@gmail.com    } else if (RubySystem::getCooldownEnabled()) {
5098688Snilay@cs.wisc.edu        delete pkt;
51010919Sbrandon.potter@amd.com        rs->m_cache_recorder->enqueueNextFlushRequest();
5118688Snilay@cs.wisc.edu    } else {
5128688Snilay@cs.wisc.edu        ruby_hit_callback(pkt);
51311266SBrad.Beckmann@amd.com        testDrainComplete();
5148688Snilay@cs.wisc.edu    }
5156285Snate@binkert.org}
5166285Snate@binkert.org
5177039Snate@binkert.orgbool
5187039Snate@binkert.orgSequencer::empty() const
5197039Snate@binkert.org{
5207455Snate@binkert.org    return m_writeRequestTable.empty() && m_readRequestTable.empty();
5216145Snate@binkert.org}
5226145Snate@binkert.org
5237039Snate@binkert.orgRequestStatus
5248615Snilay@cs.wisc.eduSequencer::makeRequest(PacketPtr pkt)
5257039Snate@binkert.org{
5268615Snilay@cs.wisc.edu    if (m_outstanding_count >= m_max_outstanding_requests) {
5278615Snilay@cs.wisc.edu        return RequestStatus_BufferFull;
5288615Snilay@cs.wisc.edu    }
5298615Snilay@cs.wisc.edu
5308615Snilay@cs.wisc.edu    RubyRequestType primary_type = RubyRequestType_NULL;
5318615Snilay@cs.wisc.edu    RubyRequestType secondary_type = RubyRequestType_NULL;
5328615Snilay@cs.wisc.edu
5338615Snilay@cs.wisc.edu    if (pkt->isLLSC()) {
5348615Snilay@cs.wisc.edu        //
5358615Snilay@cs.wisc.edu        // Alpha LL/SC instructions need to be handled carefully by the cache
5368615Snilay@cs.wisc.edu        // coherence protocol to ensure they follow the proper semantics. In
5378615Snilay@cs.wisc.edu        // particular, by identifying the operations as atomic, the protocol
5388615Snilay@cs.wisc.edu        // should understand that migratory sharing optimizations should not
5398615Snilay@cs.wisc.edu        // be performed (i.e. a load between the LL and SC should not steal
5408615Snilay@cs.wisc.edu        // away exclusive permission).
5418615Snilay@cs.wisc.edu        //
5428615Snilay@cs.wisc.edu        if (pkt->isWrite()) {
5438615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing SC\n");
5448615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Store_Conditional;
5458615Snilay@cs.wisc.edu        } else {
5468615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing LL\n");
5478615Snilay@cs.wisc.edu            assert(pkt->isRead());
5488615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Load_Linked;
5498615Snilay@cs.wisc.edu        }
5508615Snilay@cs.wisc.edu        secondary_type = RubyRequestType_ATOMIC;
55110760Ssteve.reinhardt@amd.com    } else if (pkt->req->isLockedRMW()) {
5528615Snilay@cs.wisc.edu        //
5538615Snilay@cs.wisc.edu        // x86 locked instructions are translated to store cache coherence
5548615Snilay@cs.wisc.edu        // requests because these requests should always be treated as read
5558615Snilay@cs.wisc.edu        // exclusive operations and should leverage any migratory sharing
5568615Snilay@cs.wisc.edu        // optimization built into the protocol.
5578615Snilay@cs.wisc.edu        //
5588615Snilay@cs.wisc.edu        if (pkt->isWrite()) {
5598615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing Locked RMW Write\n");
5608615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Locked_RMW_Write;
5618615Snilay@cs.wisc.edu        } else {
5628615Snilay@cs.wisc.edu            DPRINTF(RubySequencer, "Issuing Locked RMW Read\n");
5638615Snilay@cs.wisc.edu            assert(pkt->isRead());
5648615Snilay@cs.wisc.edu            primary_type = RubyRequestType_Locked_RMW_Read;
5658615Snilay@cs.wisc.edu        }
5668615Snilay@cs.wisc.edu        secondary_type = RubyRequestType_ST;
5678615Snilay@cs.wisc.edu    } else {
5688615Snilay@cs.wisc.edu        if (pkt->isRead()) {
5698615Snilay@cs.wisc.edu            if (pkt->req->isInstFetch()) {
5708615Snilay@cs.wisc.edu                primary_type = secondary_type = RubyRequestType_IFETCH;
5718615Snilay@cs.wisc.edu            } else {
5728615Snilay@cs.wisc.edu                bool storeCheck = false;
57310467Sandreas.hansson@arm.com                // only X86 need the store check
57410467Sandreas.hansson@arm.com                if (system->getArch() == Arch::X86ISA) {
57510467Sandreas.hansson@arm.com                    uint32_t flags = pkt->req->getFlags();
57610467Sandreas.hansson@arm.com                    storeCheck = flags &
57710467Sandreas.hansson@arm.com                        (X86ISA::StoreCheck << X86ISA::FlagShift);
57810467Sandreas.hansson@arm.com                }
5798615Snilay@cs.wisc.edu                if (storeCheck) {
5808615Snilay@cs.wisc.edu                    primary_type = RubyRequestType_RMW_Read;
5818615Snilay@cs.wisc.edu                    secondary_type = RubyRequestType_ST;
5828615Snilay@cs.wisc.edu                } else {
5838615Snilay@cs.wisc.edu                    primary_type = secondary_type = RubyRequestType_LD;
5848615Snilay@cs.wisc.edu                }
5858615Snilay@cs.wisc.edu            }
5868615Snilay@cs.wisc.edu        } else if (pkt->isWrite()) {
5878615Snilay@cs.wisc.edu            //
5888615Snilay@cs.wisc.edu            // Note: M5 packets do not differentiate ST from RMW_Write
5898615Snilay@cs.wisc.edu            //
5908615Snilay@cs.wisc.edu            primary_type = secondary_type = RubyRequestType_ST;
5918615Snilay@cs.wisc.edu        } else if (pkt->isFlush()) {
5928615Snilay@cs.wisc.edu          primary_type = secondary_type = RubyRequestType_FLUSH;
5938615Snilay@cs.wisc.edu        } else {
5948615Snilay@cs.wisc.edu            panic("Unsupported ruby packet type\n");
5958615Snilay@cs.wisc.edu        }
5968615Snilay@cs.wisc.edu    }
5978615Snilay@cs.wisc.edu
5988615Snilay@cs.wisc.edu    RequestStatus status = insertRequest(pkt, primary_type);
5997039Snate@binkert.org    if (status != RequestStatus_Ready)
6007039Snate@binkert.org        return status;
6016349Spdudnik@gmail.com
6028615Snilay@cs.wisc.edu    issueRequest(pkt, secondary_type);
6036145Snate@binkert.org
6047039Snate@binkert.org    // TODO: issue hardware prefetches here
6057039Snate@binkert.org    return RequestStatus_Issued;
6066145Snate@binkert.org}
6076145Snate@binkert.org
6087039Snate@binkert.orgvoid
6098615Snilay@cs.wisc.eduSequencer::issueRequest(PacketPtr pkt, RubyRequestType secondary_type)
6107039Snate@binkert.org{
6119216Sandreas.hansson@arm.com    assert(pkt != NULL);
61211005Sandreas.sandberg@arm.com    ContextID proc_id = pkt->req->hasContextId() ?
61311005Sandreas.sandberg@arm.com        pkt->req->contextId() : InvalidContextID;
6146285Snate@binkert.org
61511308Santhony.gutierrez@amd.com    ContextID core_id = coreId();
61611308Santhony.gutierrez@amd.com
6178615Snilay@cs.wisc.edu    // If valid, copy the pc to the ruby request
6188615Snilay@cs.wisc.edu    Addr pc = 0;
6198615Snilay@cs.wisc.edu    if (pkt->req->hasPC()) {
6208615Snilay@cs.wisc.edu        pc = pkt->req->getPC();
6217039Snate@binkert.org    }
6226285Snate@binkert.org
62310562Sandreas.hansson@arm.com    // check if the packet has data as for example prefetch and flush
62410562Sandreas.hansson@arm.com    // requests do not
62510472Sandreas.hansson@arm.com    std::shared_ptr<RubyRequest> msg =
62610472Sandreas.hansson@arm.com        std::make_shared<RubyRequest>(clockEdge(), pkt->getAddr(),
62710562Sandreas.hansson@arm.com                                      pkt->isFlush() ?
62810562Sandreas.hansson@arm.com                                      nullptr : pkt->getPtr<uint8_t>(),
62910472Sandreas.hansson@arm.com                                      pkt->getSize(), pc, secondary_type,
63010472Sandreas.hansson@arm.com                                      RubyAccessMode_Supervisor, pkt,
63111308Santhony.gutierrez@amd.com                                      PrefetchBit_No, proc_id, core_id);
6326285Snate@binkert.org
63311025Snilay@cs.wisc.edu    DPRINTFR(ProtocolTrace, "%15s %3s %10s%20s %6s>%-6s %#x %s\n",
6348266Sksewell@umich.edu            curTick(), m_version, "Seq", "Begin", "", "",
63511118Snilay@cs.wisc.edu            printAddress(msg->getPhysicalAddress()),
6368615Snilay@cs.wisc.edu            RubyRequestType_to_string(secondary_type));
6376285Snate@binkert.org
63811019Sjthestness@gmail.com    // The Sequencer currently assesses instruction and data cache hit latency
63911019Sjthestness@gmail.com    // for the top-level caches at the beginning of a memory access.
64011019Sjthestness@gmail.com    // TODO: Eventually, this latency should be moved to represent the actual
64111019Sjthestness@gmail.com    // cache access latency portion of the memory access. This will require
64211019Sjthestness@gmail.com    // changing cache controller protocol files to assess the latency on the
64311019Sjthestness@gmail.com    // access response path.
64411019Sjthestness@gmail.com    Cycles latency(0);  // Initialize to zero to catch misconfigured latency
6458615Snilay@cs.wisc.edu    if (secondary_type == RubyRequestType_IFETCH)
64611019Sjthestness@gmail.com        latency = m_inst_cache_hit_latency;
6477039Snate@binkert.org    else
64811019Sjthestness@gmail.com        latency = m_data_cache_hit_latency;
6496285Snate@binkert.org
6507039Snate@binkert.org    // Send the message to the cache controller
6517039Snate@binkert.org    assert(latency > 0);
6526145Snate@binkert.org
6537039Snate@binkert.org    assert(m_mandatory_q_ptr != NULL);
65411111Snilay@cs.wisc.edu    m_mandatory_q_ptr->enqueue(msg, clockEdge(), cyclesToTicks(latency));
6556145Snate@binkert.org}
6566145Snate@binkert.org
6577455Snate@binkert.orgtemplate <class KEY, class VALUE>
6587455Snate@binkert.orgstd::ostream &
65911168Sandreas.hansson@arm.comoperator<<(ostream &out, const std::unordered_map<KEY, VALUE> &map)
6607455Snate@binkert.org{
66111168Sandreas.hansson@arm.com    auto i = map.begin();
66211168Sandreas.hansson@arm.com    auto end = map.end();
6637455Snate@binkert.org
6647455Snate@binkert.org    out << "[";
6657455Snate@binkert.org    for (; i != end; ++i)
6667455Snate@binkert.org        out << " " << i->first << "=" << i->second;
6677455Snate@binkert.org    out << " ]";
6687455Snate@binkert.org
6697455Snate@binkert.org    return out;
6707455Snate@binkert.org}
6717455Snate@binkert.org
6727039Snate@binkert.orgvoid
6737039Snate@binkert.orgSequencer::print(ostream& out) const
6747039Snate@binkert.org{
6757039Snate@binkert.org    out << "[Sequencer: " << m_version
6767039Snate@binkert.org        << ", outstanding requests: " << m_outstanding_count
6777039Snate@binkert.org        << ", read request table: " << m_readRequestTable
6787039Snate@binkert.org        << ", write request table: " << m_writeRequestTable
6797039Snate@binkert.org        << "]";
6807039Snate@binkert.org}
6817039Snate@binkert.org
6827039Snate@binkert.org// this can be called from setState whenever coherence permissions are
6837039Snate@binkert.org// upgraded when invoked, coherence violations will be checked for the
6847039Snate@binkert.org// given block
6857039Snate@binkert.orgvoid
68611025Snilay@cs.wisc.eduSequencer::checkCoherence(Addr addr)
6877039Snate@binkert.org{
6886145Snate@binkert.org#ifdef CHECK_COHERENCE
68910919Sbrandon.potter@amd.com    m_ruby_system->checkGlobalCoherenceInvariant(addr);
6906145Snate@binkert.org#endif
6916145Snate@binkert.org}
6928717Snilay@cs.wisc.edu
6938717Snilay@cs.wisc.eduvoid
6949104Shestness@cs.utexas.eduSequencer::recordRequestType(SequencerRequestType requestType) {
6959104Shestness@cs.utexas.edu    DPRINTF(RubyStats, "Recorded statistic: %s\n",
6969104Shestness@cs.utexas.edu            SequencerRequestType_to_string(requestType));
6979104Shestness@cs.utexas.edu}
6989104Shestness@cs.utexas.edu
6999104Shestness@cs.utexas.edu
7009104Shestness@cs.utexas.eduvoid
70111025Snilay@cs.wisc.eduSequencer::evictionCallback(Addr address)
7028717Snilay@cs.wisc.edu{
7038717Snilay@cs.wisc.edu    ruby_eviction_callback(address);
7048717Snilay@cs.wisc.edu}
70510012Snilay@cs.wisc.edu
70610012Snilay@cs.wisc.eduvoid
70710012Snilay@cs.wisc.eduSequencer::regStats()
70810012Snilay@cs.wisc.edu{
70910012Snilay@cs.wisc.edu    m_store_waiting_on_load
71010012Snilay@cs.wisc.edu        .name(name() + ".store_waiting_on_load")
71110012Snilay@cs.wisc.edu        .desc("Number of times a store aliased with a pending load")
71210012Snilay@cs.wisc.edu        .flags(Stats::nozero);
71310012Snilay@cs.wisc.edu    m_store_waiting_on_store
71410012Snilay@cs.wisc.edu        .name(name() + ".store_waiting_on_store")
71510012Snilay@cs.wisc.edu        .desc("Number of times a store aliased with a pending store")
71610012Snilay@cs.wisc.edu        .flags(Stats::nozero);
71710012Snilay@cs.wisc.edu    m_load_waiting_on_load
71810012Snilay@cs.wisc.edu        .name(name() + ".load_waiting_on_load")
71910012Snilay@cs.wisc.edu        .desc("Number of times a load aliased with a pending load")
72010012Snilay@cs.wisc.edu        .flags(Stats::nozero);
72110012Snilay@cs.wisc.edu    m_load_waiting_on_store
72210012Snilay@cs.wisc.edu        .name(name() + ".load_waiting_on_store")
72310012Snilay@cs.wisc.edu        .desc("Number of times a load aliased with a pending store")
72410012Snilay@cs.wisc.edu        .flags(Stats::nozero);
72510012Snilay@cs.wisc.edu
72610012Snilay@cs.wisc.edu    // These statistical variables are not for display.
72710012Snilay@cs.wisc.edu    // The profiler will collate these across different
72810012Snilay@cs.wisc.edu    // sequencers and display those collated statistics.
72910012Snilay@cs.wisc.edu    m_outstandReqHist.init(10);
73010012Snilay@cs.wisc.edu    m_latencyHist.init(10);
73110012Snilay@cs.wisc.edu    m_hitLatencyHist.init(10);
73210012Snilay@cs.wisc.edu    m_missLatencyHist.init(10);
73310012Snilay@cs.wisc.edu
73410012Snilay@cs.wisc.edu    for (int i = 0; i < RubyRequestType_NUM; i++) {
73510012Snilay@cs.wisc.edu        m_typeLatencyHist.push_back(new Stats::Histogram());
73610012Snilay@cs.wisc.edu        m_typeLatencyHist[i]->init(10);
73710012Snilay@cs.wisc.edu
73810012Snilay@cs.wisc.edu        m_hitTypeLatencyHist.push_back(new Stats::Histogram());
73910012Snilay@cs.wisc.edu        m_hitTypeLatencyHist[i]->init(10);
74010012Snilay@cs.wisc.edu
74110012Snilay@cs.wisc.edu        m_missTypeLatencyHist.push_back(new Stats::Histogram());
74210012Snilay@cs.wisc.edu        m_missTypeLatencyHist[i]->init(10);
74310012Snilay@cs.wisc.edu    }
74410012Snilay@cs.wisc.edu
74510012Snilay@cs.wisc.edu    for (int i = 0; i < MachineType_NUM; i++) {
74610012Snilay@cs.wisc.edu        m_hitMachLatencyHist.push_back(new Stats::Histogram());
74710012Snilay@cs.wisc.edu        m_hitMachLatencyHist[i]->init(10);
74810012Snilay@cs.wisc.edu
74910012Snilay@cs.wisc.edu        m_missMachLatencyHist.push_back(new Stats::Histogram());
75010012Snilay@cs.wisc.edu        m_missMachLatencyHist[i]->init(10);
75110012Snilay@cs.wisc.edu
75210012Snilay@cs.wisc.edu        m_IssueToInitialDelayHist.push_back(new Stats::Histogram());
75310012Snilay@cs.wisc.edu        m_IssueToInitialDelayHist[i]->init(10);
75410012Snilay@cs.wisc.edu
75510012Snilay@cs.wisc.edu        m_InitialToForwardDelayHist.push_back(new Stats::Histogram());
75610012Snilay@cs.wisc.edu        m_InitialToForwardDelayHist[i]->init(10);
75710012Snilay@cs.wisc.edu
75810012Snilay@cs.wisc.edu        m_ForwardToFirstResponseDelayHist.push_back(new Stats::Histogram());
75910012Snilay@cs.wisc.edu        m_ForwardToFirstResponseDelayHist[i]->init(10);
76010012Snilay@cs.wisc.edu
76110012Snilay@cs.wisc.edu        m_FirstResponseToCompletionDelayHist.push_back(new Stats::Histogram());
76210012Snilay@cs.wisc.edu        m_FirstResponseToCompletionDelayHist[i]->init(10);
76310012Snilay@cs.wisc.edu    }
76410012Snilay@cs.wisc.edu
76510012Snilay@cs.wisc.edu    for (int i = 0; i < RubyRequestType_NUM; i++) {
76610012Snilay@cs.wisc.edu        m_hitTypeMachLatencyHist.push_back(std::vector<Stats::Histogram *>());
76710012Snilay@cs.wisc.edu        m_missTypeMachLatencyHist.push_back(std::vector<Stats::Histogram *>());
76810012Snilay@cs.wisc.edu
76910012Snilay@cs.wisc.edu        for (int j = 0; j < MachineType_NUM; j++) {
77010012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[i].push_back(new Stats::Histogram());
77110012Snilay@cs.wisc.edu            m_hitTypeMachLatencyHist[i][j]->init(10);
77210012Snilay@cs.wisc.edu
77310012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[i].push_back(new Stats::Histogram());
77410012Snilay@cs.wisc.edu            m_missTypeMachLatencyHist[i][j]->init(10);
77510012Snilay@cs.wisc.edu        }
77610012Snilay@cs.wisc.edu    }
77710012Snilay@cs.wisc.edu}
778