BankedArray.cc revision 9155
13534Sgblack@eecs.umich.edu/* 23534Sgblack@eecs.umich.edu * Copyright (c) 2012 Advanced Micro Devices, Inc. 33534Sgblack@eecs.umich.edu * All rights reserved. 43534Sgblack@eecs.umich.edu * 53534Sgblack@eecs.umich.edu * Redistribution and use in source and binary forms, with or without 63534Sgblack@eecs.umich.edu * modification, are permitted provided that the following conditions are 73534Sgblack@eecs.umich.edu * met: redistributions of source code must retain the above copyright 83534Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer; 93534Sgblack@eecs.umich.edu * redistributions in binary form must reproduce the above copyright 103534Sgblack@eecs.umich.edu * notice, this list of conditions and the following disclaimer in the 113534Sgblack@eecs.umich.edu * documentation and/or other materials provided with the distribution; 123534Sgblack@eecs.umich.edu * neither the name of the copyright holders nor the names of its 133534Sgblack@eecs.umich.edu * contributors may be used to endorse or promote products derived from 143534Sgblack@eecs.umich.edu * this software without specific prior written permission. 153534Sgblack@eecs.umich.edu * 163534Sgblack@eecs.umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 173534Sgblack@eecs.umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 183534Sgblack@eecs.umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 193534Sgblack@eecs.umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 203534Sgblack@eecs.umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 213534Sgblack@eecs.umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 223534Sgblack@eecs.umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 233534Sgblack@eecs.umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 243534Sgblack@eecs.umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 253534Sgblack@eecs.umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 263534Sgblack@eecs.umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 273534Sgblack@eecs.umich.edu * 283534Sgblack@eecs.umich.edu * Author: Brad Beckmann 293534Sgblack@eecs.umich.edu * 303534Sgblack@eecs.umich.edu */ 313534Sgblack@eecs.umich.edu 324202Sbinkertn@umich.edu#include <vector> 333534Sgblack@eecs.umich.edu 347768SAli.Saidi@ARM.com#include "base/intmath.hh" 357768SAli.Saidi@ARM.com#include "mem/ruby/common/TypeDefines.hh" 367768SAli.Saidi@ARM.com#include "mem/ruby/system/BankedArray.hh" 378739Sgblack@eecs.umich.edu#include "sim/eventq.hh" 388739Sgblack@eecs.umich.edu 398739Sgblack@eecs.umich.eduBankedArray::BankedArray(unsigned int banks, unsigned int accessLatency, unsigned int startIndexBit) : 408739Sgblack@eecs.umich.edu EventManager(&mainEventQueue) 418739Sgblack@eecs.umich.edu{ 428739Sgblack@eecs.umich.edu this->banks = banks; 438739Sgblack@eecs.umich.edu this->accessLatency = accessLatency; 448739Sgblack@eecs.umich.edu this->startIndexBit = startIndexBit; 458739Sgblack@eecs.umich.edu 468739Sgblack@eecs.umich.edu if (banks != 0) { 478739Sgblack@eecs.umich.edu bankBits = floorLog2(banks); 484486Sbinkertn@umich.edu } 498739Sgblack@eecs.umich.edu 508739Sgblack@eecs.umich.edu busyBanks.resize(banks); 518739Sgblack@eecs.umich.edu} 529016Sandreas.hansson@arm.com 538739Sgblack@eecs.umich.edubool 548739Sgblack@eecs.umich.eduBankedArray::tryAccess(Index idx) 558739Sgblack@eecs.umich.edu{ 568739Sgblack@eecs.umich.edu if (accessLatency == 0) 578739Sgblack@eecs.umich.edu return true; 588739Sgblack@eecs.umich.edu 598739Sgblack@eecs.umich.edu unsigned int bank = mapIndexToBank(idx); 608739Sgblack@eecs.umich.edu assert(bank < banks); 618739Sgblack@eecs.umich.edu 628739Sgblack@eecs.umich.edu if (busyBanks[bank].scheduled()) { 638739Sgblack@eecs.umich.edu if (!(busyBanks[bank].startAccess == curTick() && busyBanks[bank].idx == idx)) { 648739Sgblack@eecs.umich.edu return false; 658739Sgblack@eecs.umich.edu } else { 668739Sgblack@eecs.umich.edu return true; // We tried to allocate resources twice in the same cycle for the same addr 678739Sgblack@eecs.umich.edu } 688739Sgblack@eecs.umich.edu } 698739Sgblack@eecs.umich.edu 708739Sgblack@eecs.umich.edu busyBanks[bank].idx = idx; 718739Sgblack@eecs.umich.edu busyBanks[bank].startAccess = curTick(); 728739Sgblack@eecs.umich.edu 738739Sgblack@eecs.umich.edu // substract 1 so that next cycle the resource available 748739Sgblack@eecs.umich.edu schedule(busyBanks[bank], curTick()+accessLatency-1); 758739Sgblack@eecs.umich.edu 768739Sgblack@eecs.umich.edu return true; 778739Sgblack@eecs.umich.edu} 785192Ssaidi@eecs.umich.edu 798739Sgblack@eecs.umich.eduunsigned int 808739Sgblack@eecs.umich.eduBankedArray::mapIndexToBank(Index idx) 818739Sgblack@eecs.umich.edu{ 828739Sgblack@eecs.umich.edu if (banks == 1) { 838739Sgblack@eecs.umich.edu return 0; 848739Sgblack@eecs.umich.edu } 858739Sgblack@eecs.umich.edu return idx % banks; 868739Sgblack@eecs.umich.edu} 878739Sgblack@eecs.umich.edu