dram_ctrl.cc revision 10618
19243SN/A/*
210206Sandreas.hansson@arm.com * Copyright (c) 2010-2014 ARM Limited
39243SN/A * All rights reserved
49243SN/A *
59243SN/A * The license below extends only to copyright in the software and shall
69243SN/A * not be construed as granting a license to any other intellectual
79243SN/A * property including but not limited to intellectual property relating
89243SN/A * to a hardware implementation of the functionality of the software
99243SN/A * licensed hereunder.  You may use the software subject to the license
109243SN/A * terms below provided that you ensure that this notice is replicated
119243SN/A * unmodified and in its entirety in all distributions of the software,
129243SN/A * modified or unmodified, in source code or in binary form.
139243SN/A *
149831SN/A * Copyright (c) 2013 Amin Farmahini-Farahani
159831SN/A * All rights reserved.
169831SN/A *
179243SN/A * Redistribution and use in source and binary forms, with or without
189243SN/A * modification, are permitted provided that the following conditions are
199243SN/A * met: redistributions of source code must retain the above copyright
209243SN/A * notice, this list of conditions and the following disclaimer;
219243SN/A * redistributions in binary form must reproduce the above copyright
229243SN/A * notice, this list of conditions and the following disclaimer in the
239243SN/A * documentation and/or other materials provided with the distribution;
249243SN/A * neither the name of the copyright holders nor the names of its
259243SN/A * contributors may be used to endorse or promote products derived from
269243SN/A * this software without specific prior written permission.
279243SN/A *
289243SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
299243SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
309243SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
319243SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
329243SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
339243SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
349243SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
359243SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
369243SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
379243SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
389243SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
399243SN/A *
409243SN/A * Authors: Andreas Hansson
419243SN/A *          Ani Udipi
429967SN/A *          Neha Agarwal
4310618SOmar.Naji@arm.com *          Omar Naji
449243SN/A */
459243SN/A
4610146Sandreas.hansson@arm.com#include "base/bitfield.hh"
479356SN/A#include "base/trace.hh"
4810146Sandreas.hansson@arm.com#include "debug/DRAM.hh"
4910247Sandreas.hansson@arm.com#include "debug/DRAMPower.hh"
5010208Sandreas.hansson@arm.com#include "debug/DRAMState.hh"
519352SN/A#include "debug/Drain.hh"
5210146Sandreas.hansson@arm.com#include "mem/dram_ctrl.hh"
539814SN/A#include "sim/system.hh"
549243SN/A
559243SN/Ausing namespace std;
5610432SOmar.Naji@arm.comusing namespace Data;
579243SN/A
5810146Sandreas.hansson@arm.comDRAMCtrl::DRAMCtrl(const DRAMCtrlParams* p) :
599243SN/A    AbstractMemory(p),
609243SN/A    port(name() + ".port", *this),
619243SN/A    retryRdReq(false), retryWrReq(false),
6210211Sandreas.hansson@arm.com    busState(READ),
6310618SOmar.Naji@arm.com    nextReqEvent(this), respondEvent(this),
6410208Sandreas.hansson@arm.com    drainManager(NULL),
6510489SOmar.Naji@arm.com    deviceSize(p->device_size),
669831SN/A    deviceBusWidth(p->device_bus_width), burstLength(p->burst_length),
679831SN/A    deviceRowBufferSize(p->device_rowbuffer_size),
689831SN/A    devicesPerRank(p->devices_per_rank),
699831SN/A    burstSize((devicesPerRank * burstLength * deviceBusWidth) / 8),
709831SN/A    rowBufferSize(devicesPerRank * deviceRowBufferSize),
7110140SN/A    columnsPerRowBuffer(rowBufferSize / burstSize),
7210286Sandreas.hansson@arm.com    columnsPerStripe(range.granularity() / burstSize),
739243SN/A    ranksPerChannel(p->ranks_per_channel),
7410394Swendy.elsasser@arm.com    bankGroupsPerRank(p->bank_groups_per_rank),
7510394Swendy.elsasser@arm.com    bankGroupArch(p->bank_groups_per_rank > 0),
769566SN/A    banksPerRank(p->banks_per_rank), channels(p->channels), rowsPerBank(0),
779243SN/A    readBufferSize(p->read_buffer_size),
789243SN/A    writeBufferSize(p->write_buffer_size),
7910140SN/A    writeHighThreshold(writeBufferSize * p->write_high_thresh_perc / 100.0),
8010140SN/A    writeLowThreshold(writeBufferSize * p->write_low_thresh_perc / 100.0),
8110147Sandreas.hansson@arm.com    minWritesPerSwitch(p->min_writes_per_switch),
8210147Sandreas.hansson@arm.com    writesThisTime(0), readsThisTime(0),
8310393Swendy.elsasser@arm.com    tCK(p->tCK), tWTR(p->tWTR), tRTW(p->tRTW), tCS(p->tCS), tBURST(p->tBURST),
8410394Swendy.elsasser@arm.com    tCCD_L(p->tCCD_L), tRCD(p->tRCD), tCL(p->tCL), tRP(p->tRP), tRAS(p->tRAS),
8510394Swendy.elsasser@arm.com    tWR(p->tWR), tRTP(p->tRTP), tRFC(p->tRFC), tREFI(p->tREFI), tRRD(p->tRRD),
8610394Swendy.elsasser@arm.com    tRRD_L(p->tRRD_L), tXAW(p->tXAW), activationLimit(p->activation_limit),
879243SN/A    memSchedPolicy(p->mem_sched_policy), addrMapping(p->addr_mapping),
889243SN/A    pageMgmt(p->page_policy),
8910141SN/A    maxAccessesPerRow(p->max_accesses_per_row),
909726SN/A    frontendLatency(p->static_frontend_latency),
919726SN/A    backendLatency(p->static_backend_latency),
9210618SOmar.Naji@arm.com    busBusyUntil(0), prevArrival(0),
9310618SOmar.Naji@arm.com    nextReqTime(0), activeRank(0), timeStampOffset(0)
949243SN/A{
9510618SOmar.Naji@arm.com    for (int i = 0; i < ranksPerChannel; i++) {
9610618SOmar.Naji@arm.com        Rank* rank = new Rank(*this, p);
9710618SOmar.Naji@arm.com        ranks.push_back(rank);
9810432SOmar.Naji@arm.com
9910618SOmar.Naji@arm.com        rank->actTicks.resize(activationLimit, 0);
10010618SOmar.Naji@arm.com        rank->banks.resize(banksPerRank);
10110618SOmar.Naji@arm.com        rank->rank = i;
10210432SOmar.Naji@arm.com
10310246Sandreas.hansson@arm.com        for (int b = 0; b < banksPerRank; b++) {
10410618SOmar.Naji@arm.com            rank->banks[b].bank = b;
10510561SOmar.Naji@arm.com            // GDDR addressing of banks to BG is linear.
10610561SOmar.Naji@arm.com            // Here we assume that all DRAM generations address bank groups as
10710561SOmar.Naji@arm.com            // follows:
10810394Swendy.elsasser@arm.com            if (bankGroupArch) {
10910394Swendy.elsasser@arm.com                // Simply assign lower bits to bank group in order to
11010394Swendy.elsasser@arm.com                // rotate across bank groups as banks are incremented
11110394Swendy.elsasser@arm.com                // e.g. with 4 banks per bank group and 16 banks total:
11210394Swendy.elsasser@arm.com                //    banks 0,4,8,12  are in bank group 0
11310394Swendy.elsasser@arm.com                //    banks 1,5,9,13  are in bank group 1
11410394Swendy.elsasser@arm.com                //    banks 2,6,10,14 are in bank group 2
11510394Swendy.elsasser@arm.com                //    banks 3,7,11,15 are in bank group 3
11610618SOmar.Naji@arm.com                rank->banks[b].bankgr = b % bankGroupsPerRank;
11710394Swendy.elsasser@arm.com            } else {
11810394Swendy.elsasser@arm.com                // No bank groups; simply assign to bank number
11910618SOmar.Naji@arm.com                rank->banks[b].bankgr = b;
12010394Swendy.elsasser@arm.com            }
12110246Sandreas.hansson@arm.com        }
12210246Sandreas.hansson@arm.com    }
12310246Sandreas.hansson@arm.com
12410140SN/A    // perform a basic check of the write thresholds
12510140SN/A    if (p->write_low_thresh_perc >= p->write_high_thresh_perc)
12610140SN/A        fatal("Write buffer low threshold %d must be smaller than the "
12710140SN/A              "high threshold %d\n", p->write_low_thresh_perc,
12810140SN/A              p->write_high_thresh_perc);
1299243SN/A
1309243SN/A    // determine the rows per bank by looking at the total capacity
1319567SN/A    uint64_t capacity = ULL(1) << ceilLog2(AbstractMemory::size());
1329243SN/A
13310489SOmar.Naji@arm.com    // determine the dram actual capacity from the DRAM config in Mbytes
13410489SOmar.Naji@arm.com    uint64_t deviceCapacity = deviceSize / (1024 * 1024) * devicesPerRank *
13510489SOmar.Naji@arm.com        ranksPerChannel;
13610489SOmar.Naji@arm.com
13710489SOmar.Naji@arm.com    // if actual DRAM size does not match memory capacity in system warn!
13810489SOmar.Naji@arm.com    if (deviceCapacity != capacity / (1024 * 1024))
13910489SOmar.Naji@arm.com        warn("DRAM device capacity (%d Mbytes) does not match the "
14010489SOmar.Naji@arm.com             "address range assigned (%d Mbytes)\n", deviceCapacity,
14110489SOmar.Naji@arm.com             capacity / (1024 * 1024));
14210489SOmar.Naji@arm.com
1439243SN/A    DPRINTF(DRAM, "Memory capacity %lld (%lld) bytes\n", capacity,
1449243SN/A            AbstractMemory::size());
1459831SN/A
1469831SN/A    DPRINTF(DRAM, "Row buffer size %d bytes with %d columns per row buffer\n",
1479831SN/A            rowBufferSize, columnsPerRowBuffer);
1489831SN/A
1499831SN/A    rowsPerBank = capacity / (rowBufferSize * banksPerRank * ranksPerChannel);
1509243SN/A
15110286Sandreas.hansson@arm.com    // a bit of sanity checks on the interleaving
1529566SN/A    if (range.interleaved()) {
1539566SN/A        if (channels != range.stripes())
15410143SN/A            fatal("%s has %d interleaved address stripes but %d channel(s)\n",
1559566SN/A                  name(), range.stripes(), channels);
1569566SN/A
15710136SN/A        if (addrMapping == Enums::RoRaBaChCo) {
1589831SN/A            if (rowBufferSize != range.granularity()) {
15910286Sandreas.hansson@arm.com                fatal("Channel interleaving of %s doesn't match RoRaBaChCo "
16010136SN/A                      "address map\n", name());
1619566SN/A            }
16210286Sandreas.hansson@arm.com        } else if (addrMapping == Enums::RoRaBaCoCh ||
16310286Sandreas.hansson@arm.com                   addrMapping == Enums::RoCoRaBaCh) {
16410286Sandreas.hansson@arm.com            // for the interleavings with channel bits in the bottom,
16510286Sandreas.hansson@arm.com            // if the system uses a channel striping granularity that
16610286Sandreas.hansson@arm.com            // is larger than the DRAM burst size, then map the
16710286Sandreas.hansson@arm.com            // sequential accesses within a stripe to a number of
16810286Sandreas.hansson@arm.com            // columns in the DRAM, effectively placing some of the
16910286Sandreas.hansson@arm.com            // lower-order column bits as the least-significant bits
17010286Sandreas.hansson@arm.com            // of the address (above the ones denoting the burst size)
17110286Sandreas.hansson@arm.com            assert(columnsPerStripe >= 1);
17210286Sandreas.hansson@arm.com
17310286Sandreas.hansson@arm.com            // channel striping has to be done at a granularity that
17410286Sandreas.hansson@arm.com            // is equal or larger to a cache line
17510286Sandreas.hansson@arm.com            if (system()->cacheLineSize() > range.granularity()) {
17610286Sandreas.hansson@arm.com                fatal("Channel interleaving of %s must be at least as large "
17710286Sandreas.hansson@arm.com                      "as the cache line size\n", name());
1789669SN/A            }
17910286Sandreas.hansson@arm.com
18010286Sandreas.hansson@arm.com            // ...and equal or smaller than the row-buffer size
18110286Sandreas.hansson@arm.com            if (rowBufferSize < range.granularity()) {
18210286Sandreas.hansson@arm.com                fatal("Channel interleaving of %s must be at most as large "
18310286Sandreas.hansson@arm.com                      "as the row-buffer size\n", name());
18410286Sandreas.hansson@arm.com            }
18510286Sandreas.hansson@arm.com            // this is essentially the check above, so just to be sure
18610286Sandreas.hansson@arm.com            assert(columnsPerStripe <= columnsPerRowBuffer);
1879566SN/A        }
1889566SN/A    }
18910207Sandreas.hansson@arm.com
19010207Sandreas.hansson@arm.com    // some basic sanity checks
19110207Sandreas.hansson@arm.com    if (tREFI <= tRP || tREFI <= tRFC) {
19210207Sandreas.hansson@arm.com        fatal("tREFI (%d) must be larger than tRP (%d) and tRFC (%d)\n",
19310207Sandreas.hansson@arm.com              tREFI, tRP, tRFC);
19410207Sandreas.hansson@arm.com    }
19510394Swendy.elsasser@arm.com
19610394Swendy.elsasser@arm.com    // basic bank group architecture checks ->
19710394Swendy.elsasser@arm.com    if (bankGroupArch) {
19810394Swendy.elsasser@arm.com        // must have at least one bank per bank group
19910394Swendy.elsasser@arm.com        if (bankGroupsPerRank > banksPerRank) {
20010394Swendy.elsasser@arm.com            fatal("banks per rank (%d) must be equal to or larger than "
20110394Swendy.elsasser@arm.com                  "banks groups per rank (%d)\n",
20210394Swendy.elsasser@arm.com                  banksPerRank, bankGroupsPerRank);
20310394Swendy.elsasser@arm.com        }
20410394Swendy.elsasser@arm.com        // must have same number of banks in each bank group
20510394Swendy.elsasser@arm.com        if ((banksPerRank % bankGroupsPerRank) != 0) {
20610394Swendy.elsasser@arm.com            fatal("Banks per rank (%d) must be evenly divisible by bank groups "
20710394Swendy.elsasser@arm.com                  "per rank (%d) for equal banks per bank group\n",
20810394Swendy.elsasser@arm.com                  banksPerRank, bankGroupsPerRank);
20910394Swendy.elsasser@arm.com        }
21010394Swendy.elsasser@arm.com        // tCCD_L should be greater than minimal, back-to-back burst delay
21110394Swendy.elsasser@arm.com        if (tCCD_L <= tBURST) {
21210394Swendy.elsasser@arm.com            fatal("tCCD_L (%d) should be larger than tBURST (%d) when "
21310394Swendy.elsasser@arm.com                  "bank groups per rank (%d) is greater than 1\n",
21410394Swendy.elsasser@arm.com                  tCCD_L, tBURST, bankGroupsPerRank);
21510394Swendy.elsasser@arm.com        }
21610394Swendy.elsasser@arm.com        // tRRD_L is greater than minimal, same bank group ACT-to-ACT delay
21710561SOmar.Naji@arm.com        // some datasheets might specify it equal to tRRD
21810561SOmar.Naji@arm.com        if (tRRD_L < tRRD) {
21910394Swendy.elsasser@arm.com            fatal("tRRD_L (%d) should be larger than tRRD (%d) when "
22010394Swendy.elsasser@arm.com                  "bank groups per rank (%d) is greater than 1\n",
22110394Swendy.elsasser@arm.com                  tRRD_L, tRRD, bankGroupsPerRank);
22210394Swendy.elsasser@arm.com        }
22310394Swendy.elsasser@arm.com    }
22410394Swendy.elsasser@arm.com
2259243SN/A}
2269243SN/A
2279243SN/Avoid
22810146Sandreas.hansson@arm.comDRAMCtrl::init()
22910140SN/A{
23010466Sandreas.hansson@arm.com    AbstractMemory::init();
23110466Sandreas.hansson@arm.com
23210466Sandreas.hansson@arm.com   if (!port.isConnected()) {
23310146Sandreas.hansson@arm.com        fatal("DRAMCtrl %s is unconnected!\n", name());
23410140SN/A    } else {
23510140SN/A        port.sendRangeChange();
23610140SN/A    }
23710140SN/A}
23810140SN/A
23910140SN/Avoid
24010146Sandreas.hansson@arm.comDRAMCtrl::startup()
2419243SN/A{
24210432SOmar.Naji@arm.com    // timestamp offset should be in clock cycles for DRAMPower
24310432SOmar.Naji@arm.com    timeStampOffset = divCeil(curTick(), tCK);
24410618SOmar.Naji@arm.com
24510143SN/A    // update the start tick for the precharge accounting to the
24610143SN/A    // current tick
24710618SOmar.Naji@arm.com    for (auto r : ranks) {
24810618SOmar.Naji@arm.com        r->startup(curTick() + tREFI - tRP);
24910618SOmar.Naji@arm.com    }
25010143SN/A
25110206Sandreas.hansson@arm.com    // shift the bus busy time sufficiently far ahead that we never
25210206Sandreas.hansson@arm.com    // have to worry about negative values when computing the time for
25310206Sandreas.hansson@arm.com    // the next request, this will add an insignificant bubble at the
25410206Sandreas.hansson@arm.com    // start of simulation
25510206Sandreas.hansson@arm.com    busBusyUntil = curTick() + tRP + tRCD + tCL;
2569243SN/A}
2579243SN/A
2589243SN/ATick
25910146Sandreas.hansson@arm.comDRAMCtrl::recvAtomic(PacketPtr pkt)
2609243SN/A{
2619243SN/A    DPRINTF(DRAM, "recvAtomic: %s 0x%x\n", pkt->cmdString(), pkt->getAddr());
2629243SN/A
2639243SN/A    // do the actual memory access and turn the packet into a response
2649243SN/A    access(pkt);
2659243SN/A
2669243SN/A    Tick latency = 0;
2679243SN/A    if (!pkt->memInhibitAsserted() && pkt->hasData()) {
2689243SN/A        // this value is not supposed to be accurate, just enough to
2699243SN/A        // keep things going, mimic a closed page
2709243SN/A        latency = tRP + tRCD + tCL;
2719243SN/A    }
2729243SN/A    return latency;
2739243SN/A}
2749243SN/A
2759243SN/Abool
27610146Sandreas.hansson@arm.comDRAMCtrl::readQueueFull(unsigned int neededEntries) const
2779243SN/A{
2789831SN/A    DPRINTF(DRAM, "Read queue limit %d, current size %d, entries needed %d\n",
2799831SN/A            readBufferSize, readQueue.size() + respQueue.size(),
2809831SN/A            neededEntries);
2819243SN/A
2829831SN/A    return
2839831SN/A        (readQueue.size() + respQueue.size() + neededEntries) > readBufferSize;
2849243SN/A}
2859243SN/A
2869243SN/Abool
28710146Sandreas.hansson@arm.comDRAMCtrl::writeQueueFull(unsigned int neededEntries) const
2889243SN/A{
2899831SN/A    DPRINTF(DRAM, "Write queue limit %d, current size %d, entries needed %d\n",
2909831SN/A            writeBufferSize, writeQueue.size(), neededEntries);
2919831SN/A    return (writeQueue.size() + neededEntries) > writeBufferSize;
2929243SN/A}
2939243SN/A
29410146Sandreas.hansson@arm.comDRAMCtrl::DRAMPacket*
29510146Sandreas.hansson@arm.comDRAMCtrl::decodeAddr(PacketPtr pkt, Addr dramPktAddr, unsigned size,
29610143SN/A                       bool isRead)
2979243SN/A{
2989669SN/A    // decode the address based on the address mapping scheme, with
29910136SN/A    // Ro, Ra, Co, Ba and Ch denoting row, rank, column, bank and
30010136SN/A    // channel, respectively
3019243SN/A    uint8_t rank;
3029967SN/A    uint8_t bank;
30310245Sandreas.hansson@arm.com    // use a 64-bit unsigned during the computations as the row is
30410245Sandreas.hansson@arm.com    // always the top bits, and check before creating the DRAMPacket
30510245Sandreas.hansson@arm.com    uint64_t row;
3069243SN/A
30710286Sandreas.hansson@arm.com    // truncate the address to a DRAM burst, which makes it unique to
30810286Sandreas.hansson@arm.com    // a specific column, row, bank, rank and channel
3099831SN/A    Addr addr = dramPktAddr / burstSize;
3109243SN/A
3119491SN/A    // we have removed the lowest order address bits that denote the
3129831SN/A    // position within the column
31310136SN/A    if (addrMapping == Enums::RoRaBaChCo) {
3149491SN/A        // the lowest order bits denote the column to ensure that
3159491SN/A        // sequential cache lines occupy the same row
3169831SN/A        addr = addr / columnsPerRowBuffer;
3179243SN/A
3189669SN/A        // take out the channel part of the address
3199566SN/A        addr = addr / channels;
3209566SN/A
3219669SN/A        // after the channel bits, get the bank bits to interleave
3229669SN/A        // over the banks
3239669SN/A        bank = addr % banksPerRank;
3249669SN/A        addr = addr / banksPerRank;
3259669SN/A
3269669SN/A        // after the bank, we get the rank bits which thus interleaves
3279669SN/A        // over the ranks
3289669SN/A        rank = addr % ranksPerChannel;
3299669SN/A        addr = addr / ranksPerChannel;
3309669SN/A
3319669SN/A        // lastly, get the row bits
3329669SN/A        row = addr % rowsPerBank;
3339669SN/A        addr = addr / rowsPerBank;
33410136SN/A    } else if (addrMapping == Enums::RoRaBaCoCh) {
33510286Sandreas.hansson@arm.com        // take out the lower-order column bits
33610286Sandreas.hansson@arm.com        addr = addr / columnsPerStripe;
33710286Sandreas.hansson@arm.com
3389669SN/A        // take out the channel part of the address
3399669SN/A        addr = addr / channels;
3409669SN/A
34110286Sandreas.hansson@arm.com        // next, the higher-order column bites
34210286Sandreas.hansson@arm.com        addr = addr / (columnsPerRowBuffer / columnsPerStripe);
3439669SN/A
3449669SN/A        // after the column bits, we get the bank bits to interleave
3459491SN/A        // over the banks
3469243SN/A        bank = addr % banksPerRank;
3479243SN/A        addr = addr / banksPerRank;
3489243SN/A
3499491SN/A        // after the bank, we get the rank bits which thus interleaves
3509491SN/A        // over the ranks
3519243SN/A        rank = addr % ranksPerChannel;
3529243SN/A        addr = addr / ranksPerChannel;
3539243SN/A
3549491SN/A        // lastly, get the row bits
3559243SN/A        row = addr % rowsPerBank;
3569243SN/A        addr = addr / rowsPerBank;
35710136SN/A    } else if (addrMapping == Enums::RoCoRaBaCh) {
3589491SN/A        // optimise for closed page mode and utilise maximum
3599491SN/A        // parallelism of the DRAM (at the cost of power)
3609491SN/A
36110286Sandreas.hansson@arm.com        // take out the lower-order column bits
36210286Sandreas.hansson@arm.com        addr = addr / columnsPerStripe;
36310286Sandreas.hansson@arm.com
3649566SN/A        // take out the channel part of the address, not that this has
3659566SN/A        // to match with how accesses are interleaved between the
3669566SN/A        // controllers in the address mapping
3679566SN/A        addr = addr / channels;
3689566SN/A
3699491SN/A        // start with the bank bits, as this provides the maximum
3709491SN/A        // opportunity for parallelism between requests
3719243SN/A        bank = addr % banksPerRank;
3729243SN/A        addr = addr / banksPerRank;
3739243SN/A
3749491SN/A        // next get the rank bits
3759243SN/A        rank = addr % ranksPerChannel;
3769243SN/A        addr = addr / ranksPerChannel;
3779243SN/A
37810286Sandreas.hansson@arm.com        // next, the higher-order column bites
37910286Sandreas.hansson@arm.com        addr = addr / (columnsPerRowBuffer / columnsPerStripe);
3809243SN/A
3819491SN/A        // lastly, get the row bits
3829243SN/A        row = addr % rowsPerBank;
3839243SN/A        addr = addr / rowsPerBank;
3849243SN/A    } else
3859243SN/A        panic("Unknown address mapping policy chosen!");
3869243SN/A
3879243SN/A    assert(rank < ranksPerChannel);
3889243SN/A    assert(bank < banksPerRank);
3899243SN/A    assert(row < rowsPerBank);
39010245Sandreas.hansson@arm.com    assert(row < Bank::NO_ROW);
3919243SN/A
3929243SN/A    DPRINTF(DRAM, "Address: %lld Rank %d Bank %d Row %d\n",
3939831SN/A            dramPktAddr, rank, bank, row);
3949243SN/A
3959243SN/A    // create the corresponding DRAM packet with the entry time and
3969567SN/A    // ready time set to the current tick, the latter will be updated
3979567SN/A    // later
3989967SN/A    uint16_t bank_id = banksPerRank * rank + bank;
3999967SN/A    return new DRAMPacket(pkt, isRead, rank, bank, row, bank_id, dramPktAddr,
40010618SOmar.Naji@arm.com                          size, ranks[rank]->banks[bank], *ranks[rank]);
4019243SN/A}
4029243SN/A
4039243SN/Avoid
40410146Sandreas.hansson@arm.comDRAMCtrl::addToReadQueue(PacketPtr pkt, unsigned int pktCount)
4059243SN/A{
4069243SN/A    // only add to the read queue here. whenever the request is
4079243SN/A    // eventually done, set the readyTime, and call schedule()
4089243SN/A    assert(!pkt->isWrite());
4099243SN/A
4109831SN/A    assert(pktCount != 0);
4119831SN/A
4129831SN/A    // if the request size is larger than burst size, the pkt is split into
4139831SN/A    // multiple DRAM packets
4149831SN/A    // Note if the pkt starting address is not aligened to burst size, the
4159831SN/A    // address of first DRAM packet is kept unaliged. Subsequent DRAM packets
4169831SN/A    // are aligned to burst size boundaries. This is to ensure we accurately
4179831SN/A    // check read packets against packets in write queue.
4189243SN/A    Addr addr = pkt->getAddr();
4199831SN/A    unsigned pktsServicedByWrQ = 0;
4209831SN/A    BurstHelper* burst_helper = NULL;
4219831SN/A    for (int cnt = 0; cnt < pktCount; ++cnt) {
4229831SN/A        unsigned size = std::min((addr | (burstSize - 1)) + 1,
4239831SN/A                        pkt->getAddr() + pkt->getSize()) - addr;
4249831SN/A        readPktSize[ceilLog2(size)]++;
4259831SN/A        readBursts++;
4269243SN/A
4279831SN/A        // First check write buffer to see if the data is already at
4289831SN/A        // the controller
4299831SN/A        bool foundInWrQ = false;
4309833SN/A        for (auto i = writeQueue.begin(); i != writeQueue.end(); ++i) {
4319832SN/A            // check if the read is subsumed in the write entry we are
4329832SN/A            // looking at
4339832SN/A            if ((*i)->addr <= addr &&
4349832SN/A                (addr + size) <= ((*i)->addr + (*i)->size)) {
4359831SN/A                foundInWrQ = true;
4369831SN/A                servicedByWrQ++;
4379831SN/A                pktsServicedByWrQ++;
4389831SN/A                DPRINTF(DRAM, "Read to addr %lld with size %d serviced by "
4399831SN/A                        "write queue\n", addr, size);
4409975SN/A                bytesReadWrQ += burstSize;
4419831SN/A                break;
4429831SN/A            }
4439243SN/A        }
4449831SN/A
4459831SN/A        // If not found in the write q, make a DRAM packet and
4469831SN/A        // push it onto the read queue
4479831SN/A        if (!foundInWrQ) {
4489831SN/A
4499831SN/A            // Make the burst helper for split packets
4509831SN/A            if (pktCount > 1 && burst_helper == NULL) {
4519831SN/A                DPRINTF(DRAM, "Read to addr %lld translates to %d "
4529831SN/A                        "dram requests\n", pkt->getAddr(), pktCount);
4539831SN/A                burst_helper = new BurstHelper(pktCount);
4549831SN/A            }
4559831SN/A
4569966SN/A            DRAMPacket* dram_pkt = decodeAddr(pkt, addr, size, true);
4579831SN/A            dram_pkt->burstHelper = burst_helper;
4589831SN/A
4599831SN/A            assert(!readQueueFull(1));
4609831SN/A            rdQLenPdf[readQueue.size() + respQueue.size()]++;
4619831SN/A
4629831SN/A            DPRINTF(DRAM, "Adding to read queue\n");
4639831SN/A
4649831SN/A            readQueue.push_back(dram_pkt);
4659831SN/A
4669831SN/A            // Update stats
4679831SN/A            avgRdQLen = readQueue.size() + respQueue.size();
4689831SN/A        }
4699831SN/A
4709831SN/A        // Starting address of next dram pkt (aligend to burstSize boundary)
4719831SN/A        addr = (addr | (burstSize - 1)) + 1;
4729243SN/A    }
4739243SN/A
4749831SN/A    // If all packets are serviced by write queue, we send the repsonse back
4759831SN/A    if (pktsServicedByWrQ == pktCount) {
4769831SN/A        accessAndRespond(pkt, frontendLatency);
4779831SN/A        return;
4789831SN/A    }
4799243SN/A
4809831SN/A    // Update how many split packets are serviced by write queue
4819831SN/A    if (burst_helper != NULL)
4829831SN/A        burst_helper->burstsServiced = pktsServicedByWrQ;
4839243SN/A
48410206Sandreas.hansson@arm.com    // If we are not already scheduled to get a request out of the
48510206Sandreas.hansson@arm.com    // queue, do so now
48610206Sandreas.hansson@arm.com    if (!nextReqEvent.scheduled()) {
4879567SN/A        DPRINTF(DRAM, "Request scheduled immediately\n");
4889567SN/A        schedule(nextReqEvent, curTick());
4899243SN/A    }
4909243SN/A}
4919243SN/A
4929243SN/Avoid
49310146Sandreas.hansson@arm.comDRAMCtrl::addToWriteQueue(PacketPtr pkt, unsigned int pktCount)
4949243SN/A{
4959243SN/A    // only add to the write queue here. whenever the request is
4969243SN/A    // eventually done, set the readyTime, and call schedule()
4979243SN/A    assert(pkt->isWrite());
4989243SN/A
4999831SN/A    // if the request size is larger than burst size, the pkt is split into
5009831SN/A    // multiple DRAM packets
5019831SN/A    Addr addr = pkt->getAddr();
5029831SN/A    for (int cnt = 0; cnt < pktCount; ++cnt) {
5039831SN/A        unsigned size = std::min((addr | (burstSize - 1)) + 1,
5049831SN/A                        pkt->getAddr() + pkt->getSize()) - addr;
5059831SN/A        writePktSize[ceilLog2(size)]++;
5069831SN/A        writeBursts++;
5079243SN/A
5089832SN/A        // see if we can merge with an existing item in the write
5099838SN/A        // queue and keep track of whether we have merged or not so we
5109838SN/A        // can stop at that point and also avoid enqueueing a new
5119838SN/A        // request
5129832SN/A        bool merged = false;
5139832SN/A        auto w = writeQueue.begin();
5149243SN/A
5159832SN/A        while(!merged && w != writeQueue.end()) {
5169832SN/A            // either of the two could be first, if they are the same
5179832SN/A            // it does not matter which way we go
5189832SN/A            if ((*w)->addr >= addr) {
5199838SN/A                // the existing one starts after the new one, figure
5209838SN/A                // out where the new one ends with respect to the
5219838SN/A                // existing one
5229832SN/A                if ((addr + size) >= ((*w)->addr + (*w)->size)) {
5239832SN/A                    // check if the existing one is completely
5249832SN/A                    // subsumed in the new one
5259832SN/A                    DPRINTF(DRAM, "Merging write covering existing burst\n");
5269832SN/A                    merged = true;
5279832SN/A                    // update both the address and the size
5289832SN/A                    (*w)->addr = addr;
5299832SN/A                    (*w)->size = size;
5309832SN/A                } else if ((addr + size) >= (*w)->addr &&
5319832SN/A                           ((*w)->addr + (*w)->size - addr) <= burstSize) {
5329832SN/A                    // the new one is just before or partially
5339832SN/A                    // overlapping with the existing one, and together
5349832SN/A                    // they fit within a burst
5359832SN/A                    DPRINTF(DRAM, "Merging write before existing burst\n");
5369832SN/A                    merged = true;
5379832SN/A                    // the existing queue item needs to be adjusted with
5389832SN/A                    // respect to both address and size
53910047SN/A                    (*w)->size = (*w)->addr + (*w)->size - addr;
5409832SN/A                    (*w)->addr = addr;
5419832SN/A                }
5429832SN/A            } else {
5439838SN/A                // the new one starts after the current one, figure
5449838SN/A                // out where the existing one ends with respect to the
5459838SN/A                // new one
5469832SN/A                if (((*w)->addr + (*w)->size) >= (addr + size)) {
5479832SN/A                    // check if the new one is completely subsumed in the
5489832SN/A                    // existing one
5499832SN/A                    DPRINTF(DRAM, "Merging write into existing burst\n");
5509832SN/A                    merged = true;
5519832SN/A                    // no adjustments necessary
5529832SN/A                } else if (((*w)->addr + (*w)->size) >= addr &&
5539832SN/A                           (addr + size - (*w)->addr) <= burstSize) {
5549832SN/A                    // the existing one is just before or partially
5559832SN/A                    // overlapping with the new one, and together
5569832SN/A                    // they fit within a burst
5579832SN/A                    DPRINTF(DRAM, "Merging write after existing burst\n");
5589832SN/A                    merged = true;
5599832SN/A                    // the address is right, and only the size has
5609832SN/A                    // to be adjusted
5619832SN/A                    (*w)->size = addr + size - (*w)->addr;
5629832SN/A                }
5639832SN/A            }
5649832SN/A            ++w;
5659832SN/A        }
5669243SN/A
5679832SN/A        // if the item was not merged we need to create a new write
5689832SN/A        // and enqueue it
5699832SN/A        if (!merged) {
5709966SN/A            DRAMPacket* dram_pkt = decodeAddr(pkt, addr, size, false);
5719243SN/A
5729832SN/A            assert(writeQueue.size() < writeBufferSize);
5739832SN/A            wrQLenPdf[writeQueue.size()]++;
5749243SN/A
5759832SN/A            DPRINTF(DRAM, "Adding to write queue\n");
5769831SN/A
5779832SN/A            writeQueue.push_back(dram_pkt);
5789831SN/A
5799832SN/A            // Update stats
5809832SN/A            avgWrQLen = writeQueue.size();
5819977SN/A        } else {
5829977SN/A            // keep track of the fact that this burst effectively
5839977SN/A            // disappeared as it was merged with an existing one
5849977SN/A            mergedWrBursts++;
5859832SN/A        }
5869832SN/A
5879831SN/A        // Starting address of next dram pkt (aligend to burstSize boundary)
5889831SN/A        addr = (addr | (burstSize - 1)) + 1;
5899831SN/A    }
5909243SN/A
5919243SN/A    // we do not wait for the writes to be send to the actual memory,
5929243SN/A    // but instead take responsibility for the consistency here and
5939243SN/A    // snoop the write queue for any upcoming reads
5949831SN/A    // @todo, if a pkt size is larger than burst size, we might need a
5959831SN/A    // different front end latency
5969726SN/A    accessAndRespond(pkt, frontendLatency);
5979243SN/A
59810206Sandreas.hansson@arm.com    // If we are not already scheduled to get a request out of the
59910206Sandreas.hansson@arm.com    // queue, do so now
60010206Sandreas.hansson@arm.com    if (!nextReqEvent.scheduled()) {
60110206Sandreas.hansson@arm.com        DPRINTF(DRAM, "Request scheduled immediately\n");
60210206Sandreas.hansson@arm.com        schedule(nextReqEvent, curTick());
6039243SN/A    }
6049243SN/A}
6059243SN/A
6069243SN/Avoid
60710146Sandreas.hansson@arm.comDRAMCtrl::printQs() const {
6089243SN/A    DPRINTF(DRAM, "===READ QUEUE===\n\n");
6099833SN/A    for (auto i = readQueue.begin() ;  i != readQueue.end() ; ++i) {
6109243SN/A        DPRINTF(DRAM, "Read %lu\n", (*i)->addr);
6119243SN/A    }
6129243SN/A    DPRINTF(DRAM, "\n===RESP QUEUE===\n\n");
6139833SN/A    for (auto i = respQueue.begin() ;  i != respQueue.end() ; ++i) {
6149243SN/A        DPRINTF(DRAM, "Response %lu\n", (*i)->addr);
6159243SN/A    }
6169243SN/A    DPRINTF(DRAM, "\n===WRITE QUEUE===\n\n");
6179833SN/A    for (auto i = writeQueue.begin() ;  i != writeQueue.end() ; ++i) {
6189243SN/A        DPRINTF(DRAM, "Write %lu\n", (*i)->addr);
6199243SN/A    }
6209243SN/A}
6219243SN/A
6229243SN/Abool
62310146Sandreas.hansson@arm.comDRAMCtrl::recvTimingReq(PacketPtr pkt)
6249243SN/A{
6259349SN/A    /// @todo temporary hack to deal with memory corruption issues until
6269349SN/A    /// 4-phase transactions are complete
6279349SN/A    for (int x = 0; x < pendingDelete.size(); x++)
6289349SN/A        delete pendingDelete[x];
6299349SN/A    pendingDelete.clear();
6309349SN/A
6319243SN/A    // This is where we enter from the outside world
6329567SN/A    DPRINTF(DRAM, "recvTimingReq: request %s addr %lld size %d\n",
6339831SN/A            pkt->cmdString(), pkt->getAddr(), pkt->getSize());
6349243SN/A
6359567SN/A    // simply drop inhibited packets for now
6369567SN/A    if (pkt->memInhibitAsserted()) {
63710143SN/A        DPRINTF(DRAM, "Inhibited packet -- Dropping it now\n");
6389567SN/A        pendingDelete.push_back(pkt);
6399567SN/A        return true;
6409567SN/A    }
6419243SN/A
6429243SN/A    // Calc avg gap between requests
6439243SN/A    if (prevArrival != 0) {
6449243SN/A        totGap += curTick() - prevArrival;
6459243SN/A    }
6469243SN/A    prevArrival = curTick();
6479243SN/A
6489831SN/A
6499831SN/A    // Find out how many dram packets a pkt translates to
6509831SN/A    // If the burst size is equal or larger than the pkt size, then a pkt
6519831SN/A    // translates to only one dram packet. Otherwise, a pkt translates to
6529831SN/A    // multiple dram packets
6539243SN/A    unsigned size = pkt->getSize();
6549831SN/A    unsigned offset = pkt->getAddr() & (burstSize - 1);
6559831SN/A    unsigned int dram_pkt_count = divCeil(offset + size, burstSize);
6569243SN/A
6579243SN/A    // check local buffers and do not accept if full
6589243SN/A    if (pkt->isRead()) {
6599567SN/A        assert(size != 0);
6609831SN/A        if (readQueueFull(dram_pkt_count)) {
6619567SN/A            DPRINTF(DRAM, "Read queue full, not accepting\n");
6629243SN/A            // remember that we have to retry this port
6639243SN/A            retryRdReq = true;
6649243SN/A            numRdRetry++;
6659243SN/A            return false;
6669243SN/A        } else {
6679831SN/A            addToReadQueue(pkt, dram_pkt_count);
6689243SN/A            readReqs++;
6699977SN/A            bytesReadSys += size;
6709243SN/A        }
6719243SN/A    } else if (pkt->isWrite()) {
6729567SN/A        assert(size != 0);
6739831SN/A        if (writeQueueFull(dram_pkt_count)) {
6749567SN/A            DPRINTF(DRAM, "Write queue full, not accepting\n");
6759243SN/A            // remember that we have to retry this port
6769243SN/A            retryWrReq = true;
6779243SN/A            numWrRetry++;
6789243SN/A            return false;
6799243SN/A        } else {
6809831SN/A            addToWriteQueue(pkt, dram_pkt_count);
6819243SN/A            writeReqs++;
6829977SN/A            bytesWrittenSys += size;
6839243SN/A        }
6849243SN/A    } else {
6859243SN/A        DPRINTF(DRAM,"Neither read nor write, ignore timing\n");
6869243SN/A        neitherReadNorWrite++;
6879726SN/A        accessAndRespond(pkt, 1);
6889243SN/A    }
6899243SN/A
6909243SN/A    return true;
6919243SN/A}
6929243SN/A
6939243SN/Avoid
69410146Sandreas.hansson@arm.comDRAMCtrl::processRespondEvent()
6959243SN/A{
6969243SN/A    DPRINTF(DRAM,
6979243SN/A            "processRespondEvent(): Some req has reached its readyTime\n");
6989243SN/A
6999831SN/A    DRAMPacket* dram_pkt = respQueue.front();
7009243SN/A
7019831SN/A    if (dram_pkt->burstHelper) {
7029831SN/A        // it is a split packet
7039831SN/A        dram_pkt->burstHelper->burstsServiced++;
7049831SN/A        if (dram_pkt->burstHelper->burstsServiced ==
70510143SN/A            dram_pkt->burstHelper->burstCount) {
7069831SN/A            // we have now serviced all children packets of a system packet
7079831SN/A            // so we can now respond to the requester
7089831SN/A            // @todo we probably want to have a different front end and back
7099831SN/A            // end latency for split packets
7109831SN/A            accessAndRespond(dram_pkt->pkt, frontendLatency + backendLatency);
7119831SN/A            delete dram_pkt->burstHelper;
7129831SN/A            dram_pkt->burstHelper = NULL;
7139831SN/A        }
7149831SN/A    } else {
7159831SN/A        // it is not a split packet
7169831SN/A        accessAndRespond(dram_pkt->pkt, frontendLatency + backendLatency);
7179831SN/A    }
7189243SN/A
7199831SN/A    delete respQueue.front();
7209831SN/A    respQueue.pop_front();
7219243SN/A
7229831SN/A    if (!respQueue.empty()) {
7239831SN/A        assert(respQueue.front()->readyTime >= curTick());
7249831SN/A        assert(!respondEvent.scheduled());
7259831SN/A        schedule(respondEvent, respQueue.front()->readyTime);
7269831SN/A    } else {
7279831SN/A        // if there is nothing left in any queue, signal a drain
7289831SN/A        if (writeQueue.empty() && readQueue.empty() &&
7299831SN/A            drainManager) {
73010509SAli.Saidi@ARM.com            DPRINTF(Drain, "DRAM controller done draining\n");
7319831SN/A            drainManager->signalDrainDone();
7329831SN/A            drainManager = NULL;
7339831SN/A        }
7349831SN/A    }
7359567SN/A
7369831SN/A    // We have made a location in the queue available at this point,
7379831SN/A    // so if there is a read that was forced to wait, retry now
7389831SN/A    if (retryRdReq) {
7399831SN/A        retryRdReq = false;
7409831SN/A        port.sendRetry();
7419831SN/A    }
7429243SN/A}
7439243SN/A
74410618SOmar.Naji@arm.combool
74510393Swendy.elsasser@arm.comDRAMCtrl::chooseNext(std::deque<DRAMPacket*>& queue, bool switched_cmd_type)
7469243SN/A{
74710206Sandreas.hansson@arm.com    // This method does the arbitration between requests. The chosen
74810206Sandreas.hansson@arm.com    // packet is simply moved to the head of the queue. The other
74910206Sandreas.hansson@arm.com    // methods know that this is the place to look. For example, with
75010206Sandreas.hansson@arm.com    // FCFS, this method does nothing
75110206Sandreas.hansson@arm.com    assert(!queue.empty());
7529243SN/A
75310618SOmar.Naji@arm.com    // bool to indicate if a packet to an available rank is found
75410618SOmar.Naji@arm.com    bool found_packet = false;
75510206Sandreas.hansson@arm.com    if (queue.size() == 1) {
75610618SOmar.Naji@arm.com        DRAMPacket* dram_pkt = queue.front();
75710618SOmar.Naji@arm.com        // available rank corresponds to state refresh idle
75810618SOmar.Naji@arm.com        if (ranks[dram_pkt->rank]->isAvailable()) {
75910618SOmar.Naji@arm.com            found_packet = true;
76010618SOmar.Naji@arm.com            DPRINTF(DRAM, "Single request, going to a free rank\n");
76110618SOmar.Naji@arm.com        } else {
76210618SOmar.Naji@arm.com            DPRINTF(DRAM, "Single request, going to a busy rank\n");
76310618SOmar.Naji@arm.com        }
76410618SOmar.Naji@arm.com        return found_packet;
7659243SN/A    }
7669243SN/A
7679243SN/A    if (memSchedPolicy == Enums::fcfs) {
76810618SOmar.Naji@arm.com        // check if there is a packet going to a free rank
76910618SOmar.Naji@arm.com        for(auto i = queue.begin(); i != queue.end() ; ++i) {
77010618SOmar.Naji@arm.com            DRAMPacket* dram_pkt = *i;
77110618SOmar.Naji@arm.com            if (ranks[dram_pkt->rank]->isAvailable()) {
77210618SOmar.Naji@arm.com                queue.erase(i);
77310618SOmar.Naji@arm.com                queue.push_front(dram_pkt);
77410618SOmar.Naji@arm.com                found_packet = true;
77510618SOmar.Naji@arm.com                break;
77610618SOmar.Naji@arm.com            }
77710618SOmar.Naji@arm.com        }
7789243SN/A    } else if (memSchedPolicy == Enums::frfcfs) {
77910618SOmar.Naji@arm.com        found_packet = reorderQueue(queue, switched_cmd_type);
7809243SN/A    } else
7819243SN/A        panic("No scheduling policy chosen\n");
78210618SOmar.Naji@arm.com    return found_packet;
7839243SN/A}
7849243SN/A
78510618SOmar.Naji@arm.combool
78610393Swendy.elsasser@arm.comDRAMCtrl::reorderQueue(std::deque<DRAMPacket*>& queue, bool switched_cmd_type)
7879974SN/A{
7889974SN/A    // Only determine this when needed
7899974SN/A    uint64_t earliest_banks = 0;
7909974SN/A
7919974SN/A    // Search for row hits first, if no row hit is found then schedule the
7929974SN/A    // packet to one of the earliest banks available
79310618SOmar.Naji@arm.com    bool found_packet = false;
7949974SN/A    bool found_earliest_pkt = false;
79510393Swendy.elsasser@arm.com    bool found_prepped_diff_rank_pkt = false;
79610618SOmar.Naji@arm.com    auto selected_pkt_it = queue.end();
7979974SN/A
7989974SN/A    for (auto i = queue.begin(); i != queue.end() ; ++i) {
7999974SN/A        DRAMPacket* dram_pkt = *i;
8009974SN/A        const Bank& bank = dram_pkt->bankRef;
80110618SOmar.Naji@arm.com        // check if rank is busy. If this is the case jump to the next packet
8029974SN/A        // Check if it is a row hit
80310618SOmar.Naji@arm.com        if (dram_pkt->rankRef.isAvailable()) {
80410618SOmar.Naji@arm.com            if (bank.openRow == dram_pkt->row) {
80510618SOmar.Naji@arm.com                if (dram_pkt->rank == activeRank || switched_cmd_type) {
80610618SOmar.Naji@arm.com                    // FCFS within the hits, giving priority to commands
80710618SOmar.Naji@arm.com                    // that access the same rank as the previous burst
80810618SOmar.Naji@arm.com                    // to minimize bus turnaround delays
80910618SOmar.Naji@arm.com                    // Only give rank prioity when command type is
81010618SOmar.Naji@arm.com                    // not changing
81110618SOmar.Naji@arm.com                    DPRINTF(DRAM, "Row buffer hit\n");
81210618SOmar.Naji@arm.com                    selected_pkt_it = i;
81310618SOmar.Naji@arm.com                    break;
81410618SOmar.Naji@arm.com                } else if (!found_prepped_diff_rank_pkt) {
81510618SOmar.Naji@arm.com                    // found row hit for command on different rank
81610618SOmar.Naji@arm.com                    // than prev burst
81710618SOmar.Naji@arm.com                    selected_pkt_it = i;
81810618SOmar.Naji@arm.com                    found_prepped_diff_rank_pkt = true;
81910618SOmar.Naji@arm.com                }
82010618SOmar.Naji@arm.com            } else if (!found_earliest_pkt & !found_prepped_diff_rank_pkt) {
82110618SOmar.Naji@arm.com                // packet going to a rank which is currently not waiting for a
82210618SOmar.Naji@arm.com                // refresh, No row hit and
82310618SOmar.Naji@arm.com                // haven't found an entry with a row hit to a new rank
82410618SOmar.Naji@arm.com                if (earliest_banks == 0)
82510618SOmar.Naji@arm.com                    // Determine entries with earliest bank prep delay
82610618SOmar.Naji@arm.com                    // Function will give priority to commands that access the
82710618SOmar.Naji@arm.com                    // same rank as previous burst and can prep
82810618SOmar.Naji@arm.com                    // the bank seamlessly
82910618SOmar.Naji@arm.com                    earliest_banks = minBankPrep(queue, switched_cmd_type);
83010211Sandreas.hansson@arm.com
83110618SOmar.Naji@arm.com                // FCFS - Bank is first available bank
83210618SOmar.Naji@arm.com                if (bits(earliest_banks, dram_pkt->bankId,
83310618SOmar.Naji@arm.com                    dram_pkt->bankId)) {
83410618SOmar.Naji@arm.com                    // Remember the packet to be scheduled to one of
83510618SOmar.Naji@arm.com                    // the earliest banks available, FCFS amongst the
83610618SOmar.Naji@arm.com                    // earliest banks
83710618SOmar.Naji@arm.com                    selected_pkt_it = i;
83810618SOmar.Naji@arm.com                    //if the packet found is going to a rank that is currently
83910618SOmar.Naji@arm.com                    //not busy then update the found_packet to true
84010618SOmar.Naji@arm.com                    found_earliest_pkt = true;
84110618SOmar.Naji@arm.com                }
8429974SN/A            }
8439974SN/A        }
8449974SN/A    }
8459974SN/A
84610618SOmar.Naji@arm.com    if (selected_pkt_it != queue.end()) {
84710618SOmar.Naji@arm.com        DRAMPacket* selected_pkt = *selected_pkt_it;
84810618SOmar.Naji@arm.com        queue.erase(selected_pkt_it);
84910618SOmar.Naji@arm.com        queue.push_front(selected_pkt);
85010618SOmar.Naji@arm.com        found_packet = true;
85110618SOmar.Naji@arm.com    }
85210618SOmar.Naji@arm.com    return found_packet;
8539974SN/A}
8549974SN/A
8559974SN/Avoid
85610146Sandreas.hansson@arm.comDRAMCtrl::accessAndRespond(PacketPtr pkt, Tick static_latency)
8579243SN/A{
8589243SN/A    DPRINTF(DRAM, "Responding to Address %lld.. ",pkt->getAddr());
8599243SN/A
8609243SN/A    bool needsResponse = pkt->needsResponse();
8619243SN/A    // do the actual memory access which also turns the packet into a
8629243SN/A    // response
8639243SN/A    access(pkt);
8649243SN/A
8659243SN/A    // turn packet around to go back to requester if response expected
8669243SN/A    if (needsResponse) {
8679243SN/A        // access already turned the packet into a response
8689243SN/A        assert(pkt->isResponse());
8699243SN/A
8709549SN/A        // @todo someone should pay for this
87110405Sandreas.hansson@arm.com        pkt->firstWordDelay = pkt->lastWordDelay = 0;
8729549SN/A
8739726SN/A        // queue the packet in the response queue to be sent out after
8749726SN/A        // the static latency has passed
8759726SN/A        port.schedTimingResp(pkt, curTick() + static_latency);
8769243SN/A    } else {
8779587SN/A        // @todo the packet is going to be deleted, and the DRAMPacket
8789587SN/A        // is still having a pointer to it
8799587SN/A        pendingDelete.push_back(pkt);
8809243SN/A    }
8819243SN/A
8829243SN/A    DPRINTF(DRAM, "Done\n");
8839243SN/A
8849243SN/A    return;
8859243SN/A}
8869243SN/A
8879243SN/Avoid
88810618SOmar.Naji@arm.comDRAMCtrl::activateBank(Rank& rank_ref, Bank& bank_ref,
88910618SOmar.Naji@arm.com                       Tick act_tick, uint32_t row)
8909488SN/A{
89110618SOmar.Naji@arm.com    assert(rank_ref.actTicks.size() == activationLimit);
8929488SN/A
8939488SN/A    DPRINTF(DRAM, "Activate at tick %d\n", act_tick);
8949488SN/A
89510207Sandreas.hansson@arm.com    // update the open row
89610618SOmar.Naji@arm.com    assert(bank_ref.openRow == Bank::NO_ROW);
89710618SOmar.Naji@arm.com    bank_ref.openRow = row;
89810207Sandreas.hansson@arm.com
89910207Sandreas.hansson@arm.com    // start counting anew, this covers both the case when we
90010207Sandreas.hansson@arm.com    // auto-precharged, and when this access is forced to
90110207Sandreas.hansson@arm.com    // precharge
90210618SOmar.Naji@arm.com    bank_ref.bytesAccessed = 0;
90310618SOmar.Naji@arm.com    bank_ref.rowAccesses = 0;
90410207Sandreas.hansson@arm.com
90510618SOmar.Naji@arm.com    ++rank_ref.numBanksActive;
90610618SOmar.Naji@arm.com    assert(rank_ref.numBanksActive <= banksPerRank);
90710207Sandreas.hansson@arm.com
90810247Sandreas.hansson@arm.com    DPRINTF(DRAM, "Activate bank %d, rank %d at tick %lld, now got %d active\n",
90910618SOmar.Naji@arm.com            bank_ref.bank, rank_ref.rank, act_tick,
91010618SOmar.Naji@arm.com            ranks[rank_ref.rank]->numBanksActive);
91110247Sandreas.hansson@arm.com
91210618SOmar.Naji@arm.com    rank_ref.power.powerlib.doCommand(MemCommand::ACT, bank_ref.bank,
91310618SOmar.Naji@arm.com                                      divCeil(act_tick, tCK) -
91410618SOmar.Naji@arm.com                                      timeStampOffset);
91510432SOmar.Naji@arm.com
91610432SOmar.Naji@arm.com    DPRINTF(DRAMPower, "%llu,ACT,%d,%d\n", divCeil(act_tick, tCK) -
91710618SOmar.Naji@arm.com            timeStampOffset, bank_ref.bank, rank_ref.rank);
9189975SN/A
91910211Sandreas.hansson@arm.com    // The next access has to respect tRAS for this bank
92010618SOmar.Naji@arm.com    bank_ref.preAllowedAt = act_tick + tRAS;
92110211Sandreas.hansson@arm.com
92210211Sandreas.hansson@arm.com    // Respect the row-to-column command delay
92310618SOmar.Naji@arm.com    bank_ref.colAllowedAt = std::max(act_tick + tRCD, bank_ref.colAllowedAt);
92410211Sandreas.hansson@arm.com
9259971SN/A    // start by enforcing tRRD
9269971SN/A    for(int i = 0; i < banksPerRank; i++) {
92710210Sandreas.hansson@arm.com        // next activate to any bank in this rank must not happen
92810210Sandreas.hansson@arm.com        // before tRRD
92910618SOmar.Naji@arm.com        if (bankGroupArch && (bank_ref.bankgr == rank_ref.banks[i].bankgr)) {
93010394Swendy.elsasser@arm.com            // bank group architecture requires longer delays between
93110394Swendy.elsasser@arm.com            // ACT commands within the same bank group.  Use tRRD_L
93210394Swendy.elsasser@arm.com            // in this case
93310618SOmar.Naji@arm.com            rank_ref.banks[i].actAllowedAt = std::max(act_tick + tRRD_L,
93410618SOmar.Naji@arm.com                                             rank_ref.banks[i].actAllowedAt);
93510394Swendy.elsasser@arm.com        } else {
93610394Swendy.elsasser@arm.com            // use shorter tRRD value when either
93710394Swendy.elsasser@arm.com            // 1) bank group architecture is not supportted
93810394Swendy.elsasser@arm.com            // 2) bank is in a different bank group
93910618SOmar.Naji@arm.com            rank_ref.banks[i].actAllowedAt = std::max(act_tick + tRRD,
94010618SOmar.Naji@arm.com                                             rank_ref.banks[i].actAllowedAt);
94110394Swendy.elsasser@arm.com        }
9429971SN/A    }
94310208Sandreas.hansson@arm.com
9449971SN/A    // next, we deal with tXAW, if the activation limit is disabled
94510492SOmar.Naji@arm.com    // then we directly schedule an activate power event
94610618SOmar.Naji@arm.com    if (!rank_ref.actTicks.empty()) {
94710492SOmar.Naji@arm.com        // sanity check
94810618SOmar.Naji@arm.com        if (rank_ref.actTicks.back() &&
94910618SOmar.Naji@arm.com           (act_tick - rank_ref.actTicks.back()) < tXAW) {
95010492SOmar.Naji@arm.com            panic("Got %d activates in window %d (%llu - %llu) which "
95110492SOmar.Naji@arm.com                  "is smaller than %llu\n", activationLimit, act_tick -
95210618SOmar.Naji@arm.com                  rank_ref.actTicks.back(), act_tick,
95310618SOmar.Naji@arm.com                  rank_ref.actTicks.back(), tXAW);
95410492SOmar.Naji@arm.com        }
9559824SN/A
95610492SOmar.Naji@arm.com        // shift the times used for the book keeping, the last element
95710492SOmar.Naji@arm.com        // (highest index) is the oldest one and hence the lowest value
95810618SOmar.Naji@arm.com        rank_ref.actTicks.pop_back();
9599488SN/A
96010492SOmar.Naji@arm.com        // record an new activation (in the future)
96110618SOmar.Naji@arm.com        rank_ref.actTicks.push_front(act_tick);
9629488SN/A
96310492SOmar.Naji@arm.com        // cannot activate more than X times in time window tXAW, push the
96410492SOmar.Naji@arm.com        // next one (the X + 1'st activate) to be tXAW away from the
96510492SOmar.Naji@arm.com        // oldest in our window of X
96610618SOmar.Naji@arm.com        if (rank_ref.actTicks.back() &&
96710618SOmar.Naji@arm.com           (act_tick - rank_ref.actTicks.back()) < tXAW) {
96810492SOmar.Naji@arm.com            DPRINTF(DRAM, "Enforcing tXAW with X = %d, next activate "
96910492SOmar.Naji@arm.com                    "no earlier than %llu\n", activationLimit,
97010618SOmar.Naji@arm.com                    rank_ref.actTicks.back() + tXAW);
9719488SN/A            for(int j = 0; j < banksPerRank; j++)
9729488SN/A                // next activate must not happen before end of window
97310618SOmar.Naji@arm.com                rank_ref.banks[j].actAllowedAt =
97410618SOmar.Naji@arm.com                    std::max(rank_ref.actTicks.back() + tXAW,
97510618SOmar.Naji@arm.com                             rank_ref.banks[j].actAllowedAt);
97610492SOmar.Naji@arm.com        }
9779488SN/A    }
97810208Sandreas.hansson@arm.com
97910208Sandreas.hansson@arm.com    // at the point when this activate takes place, make sure we
98010208Sandreas.hansson@arm.com    // transition to the active power state
98110618SOmar.Naji@arm.com    if (!rank_ref.activateEvent.scheduled())
98210618SOmar.Naji@arm.com        schedule(rank_ref.activateEvent, act_tick);
98310618SOmar.Naji@arm.com    else if (rank_ref.activateEvent.when() > act_tick)
98410208Sandreas.hansson@arm.com        // move it sooner in time
98510618SOmar.Naji@arm.com        reschedule(rank_ref.activateEvent, act_tick);
98610208Sandreas.hansson@arm.com}
98710208Sandreas.hansson@arm.com
98810208Sandreas.hansson@arm.comvoid
98910618SOmar.Naji@arm.comDRAMCtrl::prechargeBank(Rank& rank_ref, Bank& bank, Tick pre_at, bool trace)
99010207Sandreas.hansson@arm.com{
99110207Sandreas.hansson@arm.com    // make sure the bank has an open row
99210207Sandreas.hansson@arm.com    assert(bank.openRow != Bank::NO_ROW);
99310207Sandreas.hansson@arm.com
99410207Sandreas.hansson@arm.com    // sample the bytes per activate here since we are closing
99510207Sandreas.hansson@arm.com    // the page
99610207Sandreas.hansson@arm.com    bytesPerActivate.sample(bank.bytesAccessed);
99710207Sandreas.hansson@arm.com
99810207Sandreas.hansson@arm.com    bank.openRow = Bank::NO_ROW;
99910207Sandreas.hansson@arm.com
100010214Sandreas.hansson@arm.com    // no precharge allowed before this one
100110214Sandreas.hansson@arm.com    bank.preAllowedAt = pre_at;
100210214Sandreas.hansson@arm.com
100310211Sandreas.hansson@arm.com    Tick pre_done_at = pre_at + tRP;
100410211Sandreas.hansson@arm.com
100510211Sandreas.hansson@arm.com    bank.actAllowedAt = std::max(bank.actAllowedAt, pre_done_at);
100610207Sandreas.hansson@arm.com
100710618SOmar.Naji@arm.com    assert(rank_ref.numBanksActive != 0);
100810618SOmar.Naji@arm.com    --rank_ref.numBanksActive;
100910207Sandreas.hansson@arm.com
101010247Sandreas.hansson@arm.com    DPRINTF(DRAM, "Precharging bank %d, rank %d at tick %lld, now got "
101110618SOmar.Naji@arm.com            "%d active\n", bank.bank, rank_ref.rank, pre_at,
101210618SOmar.Naji@arm.com            rank_ref.numBanksActive);
101310247Sandreas.hansson@arm.com
101410432SOmar.Naji@arm.com    if (trace) {
101510207Sandreas.hansson@arm.com
101610618SOmar.Naji@arm.com        rank_ref.power.powerlib.doCommand(MemCommand::PRE, bank.bank,
101710432SOmar.Naji@arm.com                                                divCeil(pre_at, tCK) -
101810432SOmar.Naji@arm.com                                                timeStampOffset);
101910432SOmar.Naji@arm.com        DPRINTF(DRAMPower, "%llu,PRE,%d,%d\n", divCeil(pre_at, tCK) -
102010618SOmar.Naji@arm.com                timeStampOffset, bank.bank, rank_ref.rank);
102110432SOmar.Naji@arm.com    }
102210208Sandreas.hansson@arm.com    // if we look at the current number of active banks we might be
102310208Sandreas.hansson@arm.com    // tempted to think the DRAM is now idle, however this can be
102410208Sandreas.hansson@arm.com    // undone by an activate that is scheduled to happen before we
102510208Sandreas.hansson@arm.com    // would have reached the idle state, so schedule an event and
102610208Sandreas.hansson@arm.com    // rather check once we actually make it to the point in time when
102710208Sandreas.hansson@arm.com    // the (last) precharge takes place
102810618SOmar.Naji@arm.com    if (!rank_ref.prechargeEvent.scheduled())
102910618SOmar.Naji@arm.com        schedule(rank_ref.prechargeEvent, pre_done_at);
103010618SOmar.Naji@arm.com    else if (rank_ref.prechargeEvent.when() < pre_done_at)
103110618SOmar.Naji@arm.com        reschedule(rank_ref.prechargeEvent, pre_done_at);
103210207Sandreas.hansson@arm.com}
103310207Sandreas.hansson@arm.com
103410207Sandreas.hansson@arm.comvoid
103510146Sandreas.hansson@arm.comDRAMCtrl::doDRAMAccess(DRAMPacket* dram_pkt)
10369243SN/A{
10379243SN/A    DPRINTF(DRAM, "Timing access to addr %lld, rank/bank/row %d %d %d\n",
10389243SN/A            dram_pkt->addr, dram_pkt->rank, dram_pkt->bank, dram_pkt->row);
10399243SN/A
104010618SOmar.Naji@arm.com    // get the rank
104110618SOmar.Naji@arm.com    Rank& rank = dram_pkt->rankRef;
104210618SOmar.Naji@arm.com
104310211Sandreas.hansson@arm.com    // get the bank
10449967SN/A    Bank& bank = dram_pkt->bankRef;
10459243SN/A
104610211Sandreas.hansson@arm.com    // for the state we need to track if it is a row hit or not
104710211Sandreas.hansson@arm.com    bool row_hit = true;
104810211Sandreas.hansson@arm.com
104910211Sandreas.hansson@arm.com    // respect any constraints on the command (e.g. tRCD or tCCD)
105010211Sandreas.hansson@arm.com    Tick cmd_at = std::max(bank.colAllowedAt, curTick());
105110211Sandreas.hansson@arm.com
105210211Sandreas.hansson@arm.com    // Determine the access latency and update the bank state
105310211Sandreas.hansson@arm.com    if (bank.openRow == dram_pkt->row) {
105410211Sandreas.hansson@arm.com        // nothing to do
105510209Sandreas.hansson@arm.com    } else {
105610211Sandreas.hansson@arm.com        row_hit = false;
105710211Sandreas.hansson@arm.com
105810209Sandreas.hansson@arm.com        // If there is a page open, precharge it.
105910209Sandreas.hansson@arm.com        if (bank.openRow != Bank::NO_ROW) {
106010618SOmar.Naji@arm.com            prechargeBank(rank, bank, std::max(bank.preAllowedAt, curTick()));
10619488SN/A        }
10629973SN/A
106310211Sandreas.hansson@arm.com        // next we need to account for the delay in activating the
106410211Sandreas.hansson@arm.com        // page
106510211Sandreas.hansson@arm.com        Tick act_tick = std::max(bank.actAllowedAt, curTick());
10669973SN/A
106710210Sandreas.hansson@arm.com        // Record the activation and deal with all the global timing
106810210Sandreas.hansson@arm.com        // constraints caused be a new activation (tRRD and tXAW)
106910618SOmar.Naji@arm.com        activateBank(rank, bank, act_tick, dram_pkt->row);
107010210Sandreas.hansson@arm.com
107110211Sandreas.hansson@arm.com        // issue the command as early as possible
107210211Sandreas.hansson@arm.com        cmd_at = bank.colAllowedAt;
107310209Sandreas.hansson@arm.com    }
107410209Sandreas.hansson@arm.com
107510211Sandreas.hansson@arm.com    // we need to wait until the bus is available before we can issue
107610211Sandreas.hansson@arm.com    // the command
107710211Sandreas.hansson@arm.com    cmd_at = std::max(cmd_at, busBusyUntil - tCL);
107810211Sandreas.hansson@arm.com
107910211Sandreas.hansson@arm.com    // update the packet ready time
108010211Sandreas.hansson@arm.com    dram_pkt->readyTime = cmd_at + tCL + tBURST;
108110211Sandreas.hansson@arm.com
108210211Sandreas.hansson@arm.com    // only one burst can use the bus at any one point in time
108310211Sandreas.hansson@arm.com    assert(dram_pkt->readyTime - busBusyUntil >= tBURST);
108410211Sandreas.hansson@arm.com
108510394Swendy.elsasser@arm.com    // update the time for the next read/write burst for each
108610394Swendy.elsasser@arm.com    // bank (add a max with tCCD/tCCD_L here)
108710394Swendy.elsasser@arm.com    Tick cmd_dly;
108810394Swendy.elsasser@arm.com    for(int j = 0; j < ranksPerChannel; j++) {
108910394Swendy.elsasser@arm.com        for(int i = 0; i < banksPerRank; i++) {
109010394Swendy.elsasser@arm.com            // next burst to same bank group in this rank must not happen
109110394Swendy.elsasser@arm.com            // before tCCD_L.  Different bank group timing requirement is
109210394Swendy.elsasser@arm.com            // tBURST; Add tCS for different ranks
109310394Swendy.elsasser@arm.com            if (dram_pkt->rank == j) {
109410618SOmar.Naji@arm.com                if (bankGroupArch &&
109510618SOmar.Naji@arm.com                   (bank.bankgr == ranks[j]->banks[i].bankgr)) {
109610394Swendy.elsasser@arm.com                    // bank group architecture requires longer delays between
109710394Swendy.elsasser@arm.com                    // RD/WR burst commands to the same bank group.
109810394Swendy.elsasser@arm.com                    // Use tCCD_L in this case
109910394Swendy.elsasser@arm.com                    cmd_dly = tCCD_L;
110010394Swendy.elsasser@arm.com                } else {
110110394Swendy.elsasser@arm.com                    // use tBURST (equivalent to tCCD_S), the shorter
110210394Swendy.elsasser@arm.com                    // cas-to-cas delay value, when either:
110310394Swendy.elsasser@arm.com                    // 1) bank group architecture is not supportted
110410394Swendy.elsasser@arm.com                    // 2) bank is in a different bank group
110510394Swendy.elsasser@arm.com                    cmd_dly = tBURST;
110610394Swendy.elsasser@arm.com                }
110710394Swendy.elsasser@arm.com            } else {
110810394Swendy.elsasser@arm.com                // different rank is by default in a different bank group
110910394Swendy.elsasser@arm.com                // use tBURST (equivalent to tCCD_S), which is the shorter
111010394Swendy.elsasser@arm.com                // cas-to-cas delay in this case
111110394Swendy.elsasser@arm.com                // Add tCS to account for rank-to-rank bus delay requirements
111210394Swendy.elsasser@arm.com                cmd_dly = tBURST + tCS;
111310394Swendy.elsasser@arm.com            }
111410618SOmar.Naji@arm.com            ranks[j]->banks[i].colAllowedAt = std::max(cmd_at + cmd_dly,
111510618SOmar.Naji@arm.com                                             ranks[j]->banks[i].colAllowedAt);
111610394Swendy.elsasser@arm.com        }
111710394Swendy.elsasser@arm.com    }
111810211Sandreas.hansson@arm.com
111910393Swendy.elsasser@arm.com    // Save rank of current access
112010393Swendy.elsasser@arm.com    activeRank = dram_pkt->rank;
112110393Swendy.elsasser@arm.com
112210212Sandreas.hansson@arm.com    // If this is a write, we also need to respect the write recovery
112310212Sandreas.hansson@arm.com    // time before a precharge, in the case of a read, respect the
112410212Sandreas.hansson@arm.com    // read to precharge constraint
112510212Sandreas.hansson@arm.com    bank.preAllowedAt = std::max(bank.preAllowedAt,
112610212Sandreas.hansson@arm.com                                 dram_pkt->isRead ? cmd_at + tRTP :
112710212Sandreas.hansson@arm.com                                 dram_pkt->readyTime + tWR);
112810210Sandreas.hansson@arm.com
112910209Sandreas.hansson@arm.com    // increment the bytes accessed and the accesses per row
113010209Sandreas.hansson@arm.com    bank.bytesAccessed += burstSize;
113110209Sandreas.hansson@arm.com    ++bank.rowAccesses;
113210209Sandreas.hansson@arm.com
113310209Sandreas.hansson@arm.com    // if we reached the max, then issue with an auto-precharge
113410209Sandreas.hansson@arm.com    bool auto_precharge = pageMgmt == Enums::close ||
113510209Sandreas.hansson@arm.com        bank.rowAccesses == maxAccessesPerRow;
113610209Sandreas.hansson@arm.com
113710209Sandreas.hansson@arm.com    // if we did not hit the limit, we might still want to
113810209Sandreas.hansson@arm.com    // auto-precharge
113910209Sandreas.hansson@arm.com    if (!auto_precharge &&
114010209Sandreas.hansson@arm.com        (pageMgmt == Enums::open_adaptive ||
114110209Sandreas.hansson@arm.com         pageMgmt == Enums::close_adaptive)) {
114210209Sandreas.hansson@arm.com        // a twist on the open and close page policies:
114310209Sandreas.hansson@arm.com        // 1) open_adaptive page policy does not blindly keep the
114410209Sandreas.hansson@arm.com        // page open, but close it if there are no row hits, and there
114510209Sandreas.hansson@arm.com        // are bank conflicts in the queue
114610209Sandreas.hansson@arm.com        // 2) close_adaptive page policy does not blindly close the
114710209Sandreas.hansson@arm.com        // page, but closes it only if there are no row hits in the queue.
114810209Sandreas.hansson@arm.com        // In this case, only force an auto precharge when there
114910209Sandreas.hansson@arm.com        // are no same page hits in the queue
115010209Sandreas.hansson@arm.com        bool got_more_hits = false;
115110209Sandreas.hansson@arm.com        bool got_bank_conflict = false;
115210209Sandreas.hansson@arm.com
115310209Sandreas.hansson@arm.com        // either look at the read queue or write queue
115410209Sandreas.hansson@arm.com        const deque<DRAMPacket*>& queue = dram_pkt->isRead ? readQueue :
115510209Sandreas.hansson@arm.com            writeQueue;
115610209Sandreas.hansson@arm.com        auto p = queue.begin();
115710209Sandreas.hansson@arm.com        // make sure we are not considering the packet that we are
115810209Sandreas.hansson@arm.com        // currently dealing with (which is the head of the queue)
115910209Sandreas.hansson@arm.com        ++p;
116010209Sandreas.hansson@arm.com
116110209Sandreas.hansson@arm.com        // keep on looking until we have found required condition or
116210209Sandreas.hansson@arm.com        // reached the end
116310209Sandreas.hansson@arm.com        while (!(got_more_hits &&
116410209Sandreas.hansson@arm.com                 (got_bank_conflict || pageMgmt == Enums::close_adaptive)) &&
116510209Sandreas.hansson@arm.com               p != queue.end()) {
116610209Sandreas.hansson@arm.com            bool same_rank_bank = (dram_pkt->rank == (*p)->rank) &&
116710209Sandreas.hansson@arm.com                (dram_pkt->bank == (*p)->bank);
116810209Sandreas.hansson@arm.com            bool same_row = dram_pkt->row == (*p)->row;
116910209Sandreas.hansson@arm.com            got_more_hits |= same_rank_bank && same_row;
117010209Sandreas.hansson@arm.com            got_bank_conflict |= same_rank_bank && !same_row;
11719973SN/A            ++p;
117210141SN/A        }
117310141SN/A
117410209Sandreas.hansson@arm.com        // auto pre-charge when either
117510209Sandreas.hansson@arm.com        // 1) open_adaptive policy, we have not got any more hits, and
117610209Sandreas.hansson@arm.com        //    have a bank conflict
117710209Sandreas.hansson@arm.com        // 2) close_adaptive policy and we have not got any more hits
117810209Sandreas.hansson@arm.com        auto_precharge = !got_more_hits &&
117910209Sandreas.hansson@arm.com            (got_bank_conflict || pageMgmt == Enums::close_adaptive);
118010209Sandreas.hansson@arm.com    }
118110142SN/A
118210247Sandreas.hansson@arm.com    // DRAMPower trace command to be written
118310247Sandreas.hansson@arm.com    std::string mem_cmd = dram_pkt->isRead ? "RD" : "WR";
118410247Sandreas.hansson@arm.com
118510432SOmar.Naji@arm.com    // MemCommand required for DRAMPower library
118610432SOmar.Naji@arm.com    MemCommand::cmds command = (mem_cmd == "RD") ? MemCommand::RD :
118710432SOmar.Naji@arm.com                                                   MemCommand::WR;
118810432SOmar.Naji@arm.com
118910209Sandreas.hansson@arm.com    // if this access should use auto-precharge, then we are
119010209Sandreas.hansson@arm.com    // closing the row
119110209Sandreas.hansson@arm.com    if (auto_precharge) {
119210432SOmar.Naji@arm.com        // if auto-precharge push a PRE command at the correct tick to the
119310432SOmar.Naji@arm.com        // list used by DRAMPower library to calculate power
119410618SOmar.Naji@arm.com        prechargeBank(rank, bank, std::max(curTick(), bank.preAllowedAt));
11959973SN/A
119610209Sandreas.hansson@arm.com        DPRINTF(DRAM, "Auto-precharged bank: %d\n", dram_pkt->bankId);
119710209Sandreas.hansson@arm.com    }
11989963SN/A
11999243SN/A    // Update bus state
12009243SN/A    busBusyUntil = dram_pkt->readyTime;
12019243SN/A
120210211Sandreas.hansson@arm.com    DPRINTF(DRAM, "Access to %lld, ready at %lld bus busy until %lld.\n",
120310211Sandreas.hansson@arm.com            dram_pkt->addr, dram_pkt->readyTime, busBusyUntil);
12049243SN/A
120510618SOmar.Naji@arm.com    dram_pkt->rankRef.power.powerlib.doCommand(command, dram_pkt->bank,
120610432SOmar.Naji@arm.com                                                 divCeil(cmd_at, tCK) -
120710432SOmar.Naji@arm.com                                                 timeStampOffset);
120810432SOmar.Naji@arm.com
120910432SOmar.Naji@arm.com    DPRINTF(DRAMPower, "%llu,%s,%d,%d\n", divCeil(cmd_at, tCK) -
121010432SOmar.Naji@arm.com            timeStampOffset, mem_cmd, dram_pkt->bank, dram_pkt->rank);
121110247Sandreas.hansson@arm.com
121210206Sandreas.hansson@arm.com    // Update the minimum timing between the requests, this is a
121310206Sandreas.hansson@arm.com    // conservative estimate of when we have to schedule the next
121410206Sandreas.hansson@arm.com    // request to not introduce any unecessary bubbles. In most cases
121510206Sandreas.hansson@arm.com    // we will wake up sooner than we have to.
121610206Sandreas.hansson@arm.com    nextReqTime = busBusyUntil - (tRP + tRCD + tCL);
12179972SN/A
121810206Sandreas.hansson@arm.com    // Update the stats and schedule the next request
12199977SN/A    if (dram_pkt->isRead) {
122010147Sandreas.hansson@arm.com        ++readsThisTime;
122110211Sandreas.hansson@arm.com        if (row_hit)
12229977SN/A            readRowHits++;
12239977SN/A        bytesReadDRAM += burstSize;
12249977SN/A        perBankRdBursts[dram_pkt->bankId]++;
122510206Sandreas.hansson@arm.com
122610206Sandreas.hansson@arm.com        // Update latency stats
122710206Sandreas.hansson@arm.com        totMemAccLat += dram_pkt->readyTime - dram_pkt->entryTime;
122810206Sandreas.hansson@arm.com        totBusLat += tBURST;
122910211Sandreas.hansson@arm.com        totQLat += cmd_at - dram_pkt->entryTime;
12309977SN/A    } else {
123110147Sandreas.hansson@arm.com        ++writesThisTime;
123210211Sandreas.hansson@arm.com        if (row_hit)
12339977SN/A            writeRowHits++;
12349977SN/A        bytesWritten += burstSize;
12359977SN/A        perBankWrBursts[dram_pkt->bankId]++;
12369243SN/A    }
12379243SN/A}
12389243SN/A
12399243SN/Avoid
124010206Sandreas.hansson@arm.comDRAMCtrl::processNextReqEvent()
12419243SN/A{
124210618SOmar.Naji@arm.com    int busyRanks = 0;
124310618SOmar.Naji@arm.com    for (auto r : ranks) {
124410618SOmar.Naji@arm.com        if (!r->isAvailable()) {
124510618SOmar.Naji@arm.com            // rank is busy refreshing
124610618SOmar.Naji@arm.com            busyRanks++;
124710618SOmar.Naji@arm.com
124810618SOmar.Naji@arm.com            // let the rank know that if it was waiting to drain, it
124910618SOmar.Naji@arm.com            // is now done and ready to proceed
125010618SOmar.Naji@arm.com            r->checkDrainDone();
125110618SOmar.Naji@arm.com        }
125210618SOmar.Naji@arm.com    }
125310618SOmar.Naji@arm.com
125410618SOmar.Naji@arm.com    if (busyRanks == ranksPerChannel) {
125510618SOmar.Naji@arm.com        // if all ranks are refreshing wait for them to finish
125610618SOmar.Naji@arm.com        // and stall this state machine without taking any further
125710618SOmar.Naji@arm.com        // action, and do not schedule a new nextReqEvent
125810618SOmar.Naji@arm.com        return;
125910618SOmar.Naji@arm.com    }
126010618SOmar.Naji@arm.com
126110393Swendy.elsasser@arm.com    // pre-emptively set to false.  Overwrite if in READ_TO_WRITE
126210393Swendy.elsasser@arm.com    // or WRITE_TO_READ state
126310393Swendy.elsasser@arm.com    bool switched_cmd_type = false;
126410206Sandreas.hansson@arm.com    if (busState == READ_TO_WRITE) {
126510206Sandreas.hansson@arm.com        DPRINTF(DRAM, "Switching to writes after %d reads with %d reads "
126610206Sandreas.hansson@arm.com                "waiting\n", readsThisTime, readQueue.size());
12679243SN/A
126810206Sandreas.hansson@arm.com        // sample and reset the read-related stats as we are now
126910206Sandreas.hansson@arm.com        // transitioning to writes, and all reads are done
127010206Sandreas.hansson@arm.com        rdPerTurnAround.sample(readsThisTime);
127110206Sandreas.hansson@arm.com        readsThisTime = 0;
127210206Sandreas.hansson@arm.com
127310206Sandreas.hansson@arm.com        // now proceed to do the actual writes
127410206Sandreas.hansson@arm.com        busState = WRITE;
127510393Swendy.elsasser@arm.com        switched_cmd_type = true;
127610206Sandreas.hansson@arm.com    } else if (busState == WRITE_TO_READ) {
127710206Sandreas.hansson@arm.com        DPRINTF(DRAM, "Switching to reads after %d writes with %d writes "
127810206Sandreas.hansson@arm.com                "waiting\n", writesThisTime, writeQueue.size());
127910206Sandreas.hansson@arm.com
128010206Sandreas.hansson@arm.com        wrPerTurnAround.sample(writesThisTime);
128110206Sandreas.hansson@arm.com        writesThisTime = 0;
128210206Sandreas.hansson@arm.com
128310206Sandreas.hansson@arm.com        busState = READ;
128410393Swendy.elsasser@arm.com        switched_cmd_type = true;
128510206Sandreas.hansson@arm.com    }
128610206Sandreas.hansson@arm.com
128710206Sandreas.hansson@arm.com    // when we get here it is either a read or a write
128810206Sandreas.hansson@arm.com    if (busState == READ) {
128910206Sandreas.hansson@arm.com
129010206Sandreas.hansson@arm.com        // track if we should switch or not
129110206Sandreas.hansson@arm.com        bool switch_to_writes = false;
129210206Sandreas.hansson@arm.com
129310206Sandreas.hansson@arm.com        if (readQueue.empty()) {
129410206Sandreas.hansson@arm.com            // In the case there is no read request to go next,
129510206Sandreas.hansson@arm.com            // trigger writes if we have passed the low threshold (or
129610206Sandreas.hansson@arm.com            // if we are draining)
129710206Sandreas.hansson@arm.com            if (!writeQueue.empty() &&
129810206Sandreas.hansson@arm.com                (drainManager || writeQueue.size() > writeLowThreshold)) {
129910206Sandreas.hansson@arm.com
130010206Sandreas.hansson@arm.com                switch_to_writes = true;
130110206Sandreas.hansson@arm.com            } else {
130210206Sandreas.hansson@arm.com                // check if we are drained
130310206Sandreas.hansson@arm.com                if (respQueue.empty () && drainManager) {
130410509SAli.Saidi@ARM.com                    DPRINTF(Drain, "DRAM controller done draining\n");
130510206Sandreas.hansson@arm.com                    drainManager->signalDrainDone();
130610206Sandreas.hansson@arm.com                    drainManager = NULL;
130710206Sandreas.hansson@arm.com                }
130810206Sandreas.hansson@arm.com
130910206Sandreas.hansson@arm.com                // nothing to do, not even any point in scheduling an
131010206Sandreas.hansson@arm.com                // event for the next request
131110206Sandreas.hansson@arm.com                return;
131210206Sandreas.hansson@arm.com            }
131310206Sandreas.hansson@arm.com        } else {
131410618SOmar.Naji@arm.com            // bool to check if there is a read to a free rank
131510618SOmar.Naji@arm.com            bool found_read = false;
131610618SOmar.Naji@arm.com
131710206Sandreas.hansson@arm.com            // Figure out which read request goes next, and move it to the
131810206Sandreas.hansson@arm.com            // front of the read queue
131910618SOmar.Naji@arm.com            found_read = chooseNext(readQueue, switched_cmd_type);
132010618SOmar.Naji@arm.com
132110618SOmar.Naji@arm.com            // if no read to an available rank is found then return
132210618SOmar.Naji@arm.com            // at this point. There could be writes to the available ranks
132310618SOmar.Naji@arm.com            // which are above the required threshold. However, to
132410618SOmar.Naji@arm.com            // avoid adding more complexity to the code, return and wait
132510618SOmar.Naji@arm.com            // for a refresh event to kick things into action again.
132610618SOmar.Naji@arm.com            if (!found_read)
132710618SOmar.Naji@arm.com                return;
132810206Sandreas.hansson@arm.com
132910215Sandreas.hansson@arm.com            DRAMPacket* dram_pkt = readQueue.front();
133010618SOmar.Naji@arm.com            assert(dram_pkt->rankRef.isAvailable());
133110393Swendy.elsasser@arm.com            // here we get a bit creative and shift the bus busy time not
133210393Swendy.elsasser@arm.com            // just the tWTR, but also a CAS latency to capture the fact
133310393Swendy.elsasser@arm.com            // that we are allowed to prepare a new bank, but not issue a
133410393Swendy.elsasser@arm.com            // read command until after tWTR, in essence we capture a
133510393Swendy.elsasser@arm.com            // bubble on the data bus that is tWTR + tCL
133610394Swendy.elsasser@arm.com            if (switched_cmd_type && dram_pkt->rank == activeRank) {
133710394Swendy.elsasser@arm.com                busBusyUntil += tWTR + tCL;
133810393Swendy.elsasser@arm.com            }
133910393Swendy.elsasser@arm.com
134010215Sandreas.hansson@arm.com            doDRAMAccess(dram_pkt);
134110206Sandreas.hansson@arm.com
134210206Sandreas.hansson@arm.com            // At this point we're done dealing with the request
134310215Sandreas.hansson@arm.com            readQueue.pop_front();
134410215Sandreas.hansson@arm.com
134510215Sandreas.hansson@arm.com            // sanity check
134610215Sandreas.hansson@arm.com            assert(dram_pkt->size <= burstSize);
134710215Sandreas.hansson@arm.com            assert(dram_pkt->readyTime >= curTick());
134810215Sandreas.hansson@arm.com
134910215Sandreas.hansson@arm.com            // Insert into response queue. It will be sent back to the
135010215Sandreas.hansson@arm.com            // requestor at its readyTime
135110215Sandreas.hansson@arm.com            if (respQueue.empty()) {
135210215Sandreas.hansson@arm.com                assert(!respondEvent.scheduled());
135310215Sandreas.hansson@arm.com                schedule(respondEvent, dram_pkt->readyTime);
135410215Sandreas.hansson@arm.com            } else {
135510215Sandreas.hansson@arm.com                assert(respQueue.back()->readyTime <= dram_pkt->readyTime);
135610215Sandreas.hansson@arm.com                assert(respondEvent.scheduled());
135710215Sandreas.hansson@arm.com            }
135810215Sandreas.hansson@arm.com
135910215Sandreas.hansson@arm.com            respQueue.push_back(dram_pkt);
136010206Sandreas.hansson@arm.com
136110206Sandreas.hansson@arm.com            // we have so many writes that we have to transition
136210206Sandreas.hansson@arm.com            if (writeQueue.size() > writeHighThreshold) {
136310206Sandreas.hansson@arm.com                switch_to_writes = true;
136410206Sandreas.hansson@arm.com            }
136510206Sandreas.hansson@arm.com        }
136610206Sandreas.hansson@arm.com
136710206Sandreas.hansson@arm.com        // switching to writes, either because the read queue is empty
136810206Sandreas.hansson@arm.com        // and the writes have passed the low threshold (or we are
136910206Sandreas.hansson@arm.com        // draining), or because the writes hit the hight threshold
137010206Sandreas.hansson@arm.com        if (switch_to_writes) {
137110206Sandreas.hansson@arm.com            // transition to writing
137210206Sandreas.hansson@arm.com            busState = READ_TO_WRITE;
137310206Sandreas.hansson@arm.com        }
13749352SN/A    } else {
137510618SOmar.Naji@arm.com        // bool to check if write to free rank is found
137610618SOmar.Naji@arm.com        bool found_write = false;
137710618SOmar.Naji@arm.com
137810618SOmar.Naji@arm.com        found_write = chooseNext(writeQueue, switched_cmd_type);
137910618SOmar.Naji@arm.com
138010618SOmar.Naji@arm.com        // if no writes to an available rank are found then return.
138110618SOmar.Naji@arm.com        // There could be reads to the available ranks. However, to avoid
138210618SOmar.Naji@arm.com        // adding more complexity to the code, return at this point and wait
138310618SOmar.Naji@arm.com        // for a refresh event to kick things into action again.
138410618SOmar.Naji@arm.com        if (!found_write)
138510618SOmar.Naji@arm.com            return;
138610618SOmar.Naji@arm.com
138710206Sandreas.hansson@arm.com        DRAMPacket* dram_pkt = writeQueue.front();
138810618SOmar.Naji@arm.com        assert(dram_pkt->rankRef.isAvailable());
138910206Sandreas.hansson@arm.com        // sanity check
139010206Sandreas.hansson@arm.com        assert(dram_pkt->size <= burstSize);
139110393Swendy.elsasser@arm.com
139210394Swendy.elsasser@arm.com        // add a bubble to the data bus, as defined by the
139310394Swendy.elsasser@arm.com        // tRTW when access is to the same rank as previous burst
139410394Swendy.elsasser@arm.com        // Different rank timing is handled with tCS, which is
139510394Swendy.elsasser@arm.com        // applied to colAllowedAt
139610394Swendy.elsasser@arm.com        if (switched_cmd_type && dram_pkt->rank == activeRank) {
139710394Swendy.elsasser@arm.com            busBusyUntil += tRTW;
139810393Swendy.elsasser@arm.com        }
139910393Swendy.elsasser@arm.com
140010206Sandreas.hansson@arm.com        doDRAMAccess(dram_pkt);
140110206Sandreas.hansson@arm.com
140210206Sandreas.hansson@arm.com        writeQueue.pop_front();
140310206Sandreas.hansson@arm.com        delete dram_pkt;
140410206Sandreas.hansson@arm.com
140510206Sandreas.hansson@arm.com        // If we emptied the write queue, or got sufficiently below the
140610206Sandreas.hansson@arm.com        // threshold (using the minWritesPerSwitch as the hysteresis) and
140710206Sandreas.hansson@arm.com        // are not draining, or we have reads waiting and have done enough
140810206Sandreas.hansson@arm.com        // writes, then switch to reads.
140910206Sandreas.hansson@arm.com        if (writeQueue.empty() ||
141010206Sandreas.hansson@arm.com            (writeQueue.size() + minWritesPerSwitch < writeLowThreshold &&
141110206Sandreas.hansson@arm.com             !drainManager) ||
141210206Sandreas.hansson@arm.com            (!readQueue.empty() && writesThisTime >= minWritesPerSwitch)) {
141310206Sandreas.hansson@arm.com            // turn the bus back around for reads again
141410206Sandreas.hansson@arm.com            busState = WRITE_TO_READ;
141510206Sandreas.hansson@arm.com
141610206Sandreas.hansson@arm.com            // note that the we switch back to reads also in the idle
141710206Sandreas.hansson@arm.com            // case, which eventually will check for any draining and
141810206Sandreas.hansson@arm.com            // also pause any further scheduling if there is really
141910206Sandreas.hansson@arm.com            // nothing to do
142010206Sandreas.hansson@arm.com        }
142110206Sandreas.hansson@arm.com    }
142210618SOmar.Naji@arm.com    // It is possible that a refresh to another rank kicks things back into
142310618SOmar.Naji@arm.com    // action before reaching this point.
142410618SOmar.Naji@arm.com    if (!nextReqEvent.scheduled())
142510618SOmar.Naji@arm.com        schedule(nextReqEvent, std::max(nextReqTime, curTick()));
142610206Sandreas.hansson@arm.com
142710206Sandreas.hansson@arm.com    // If there is space available and we have writes waiting then let
142810206Sandreas.hansson@arm.com    // them retry. This is done here to ensure that the retry does not
142910206Sandreas.hansson@arm.com    // cause a nextReqEvent to be scheduled before we do so as part of
143010206Sandreas.hansson@arm.com    // the next request processing
143110206Sandreas.hansson@arm.com    if (retryWrReq && writeQueue.size() < writeBufferSize) {
143210206Sandreas.hansson@arm.com        retryWrReq = false;
143310206Sandreas.hansson@arm.com        port.sendRetry();
14349352SN/A    }
14359243SN/A}
14369243SN/A
14379967SN/Auint64_t
143810393Swendy.elsasser@arm.comDRAMCtrl::minBankPrep(const deque<DRAMPacket*>& queue,
143910393Swendy.elsasser@arm.com                      bool switched_cmd_type) const
14409967SN/A{
14419967SN/A    uint64_t bank_mask = 0;
144210211Sandreas.hansson@arm.com    Tick min_act_at = MaxTick;
14439967SN/A
144410393Swendy.elsasser@arm.com    uint64_t bank_mask_same_rank = 0;
144510393Swendy.elsasser@arm.com    Tick min_act_at_same_rank = MaxTick;
144610393Swendy.elsasser@arm.com
144710393Swendy.elsasser@arm.com    // Give precedence to commands that access same rank as previous command
144810393Swendy.elsasser@arm.com    bool same_rank_match = false;
144910393Swendy.elsasser@arm.com
145010393Swendy.elsasser@arm.com    // determine if we have queued transactions targetting the
14519967SN/A    // bank in question
14529967SN/A    vector<bool> got_waiting(ranksPerChannel * banksPerRank, false);
145310618SOmar.Naji@arm.com    for (const auto& p : queue) {
145410618SOmar.Naji@arm.com        if(p->rankRef.isAvailable())
145510618SOmar.Naji@arm.com            got_waiting[p->bankId] = true;
14569967SN/A    }
14579967SN/A
14589967SN/A    for (int i = 0; i < ranksPerChannel; i++) {
14599967SN/A        for (int j = 0; j < banksPerRank; j++) {
146010618SOmar.Naji@arm.com            uint16_t bank_id = i * banksPerRank + j;
146110211Sandreas.hansson@arm.com
14629967SN/A            // if we have waiting requests for the bank, and it is
14639967SN/A            // amongst the first available, update the mask
146410211Sandreas.hansson@arm.com            if (got_waiting[bank_id]) {
146510618SOmar.Naji@arm.com                // make sure this rank is not currently refreshing.
146610618SOmar.Naji@arm.com                assert(ranks[i]->isAvailable());
146710211Sandreas.hansson@arm.com                // simplistic approximation of when the bank can issue
146810211Sandreas.hansson@arm.com                // an activate, ignoring any rank-to-rank switching
146910393Swendy.elsasser@arm.com                // cost in this calculation
147010618SOmar.Naji@arm.com                Tick act_at = ranks[i]->banks[j].openRow == Bank::NO_ROW ?
147110618SOmar.Naji@arm.com                    ranks[i]->banks[j].actAllowedAt :
147210618SOmar.Naji@arm.com                    std::max(ranks[i]->banks[j].preAllowedAt, curTick()) + tRP;
147310211Sandreas.hansson@arm.com
147410393Swendy.elsasser@arm.com                // prioritize commands that access the
147510393Swendy.elsasser@arm.com                // same rank as previous burst
147610393Swendy.elsasser@arm.com                // Calculate bank mask separately for the case and
147710393Swendy.elsasser@arm.com                // evaluate after loop iterations complete
147810393Swendy.elsasser@arm.com                if (i == activeRank && ranksPerChannel > 1) {
147910393Swendy.elsasser@arm.com                    if (act_at <= min_act_at_same_rank) {
148010393Swendy.elsasser@arm.com                        // reset same rank bank mask if new minimum is found
148110393Swendy.elsasser@arm.com                        // and previous minimum could not immediately send ACT
148210393Swendy.elsasser@arm.com                        if (act_at < min_act_at_same_rank &&
148310393Swendy.elsasser@arm.com                            min_act_at_same_rank > curTick())
148410393Swendy.elsasser@arm.com                            bank_mask_same_rank = 0;
148510393Swendy.elsasser@arm.com
148610393Swendy.elsasser@arm.com                        // Set flag indicating that a same rank
148710393Swendy.elsasser@arm.com                        // opportunity was found
148810393Swendy.elsasser@arm.com                        same_rank_match = true;
148910393Swendy.elsasser@arm.com
149010393Swendy.elsasser@arm.com                        // set the bit corresponding to the available bank
149110393Swendy.elsasser@arm.com                        replaceBits(bank_mask_same_rank, bank_id, bank_id, 1);
149210393Swendy.elsasser@arm.com                        min_act_at_same_rank = act_at;
149310393Swendy.elsasser@arm.com                    }
149410393Swendy.elsasser@arm.com                } else {
149510393Swendy.elsasser@arm.com                    if (act_at <= min_act_at) {
149610393Swendy.elsasser@arm.com                        // reset bank mask if new minimum is found
149710393Swendy.elsasser@arm.com                        // and either previous minimum could not immediately send ACT
149810393Swendy.elsasser@arm.com                        if (act_at < min_act_at && min_act_at > curTick())
149910393Swendy.elsasser@arm.com                            bank_mask = 0;
150010393Swendy.elsasser@arm.com                        // set the bit corresponding to the available bank
150110393Swendy.elsasser@arm.com                        replaceBits(bank_mask, bank_id, bank_id, 1);
150210393Swendy.elsasser@arm.com                        min_act_at = act_at;
150310393Swendy.elsasser@arm.com                    }
150410211Sandreas.hansson@arm.com                }
15059967SN/A            }
15069967SN/A        }
15079967SN/A    }
150810211Sandreas.hansson@arm.com
150910393Swendy.elsasser@arm.com    // Determine the earliest time when the next burst can issue based
151010393Swendy.elsasser@arm.com    // on the current busBusyUntil delay.
151110393Swendy.elsasser@arm.com    // Offset by tRCD to correlate with ACT timing variables
151210393Swendy.elsasser@arm.com    Tick min_cmd_at = busBusyUntil - tCL - tRCD;
151310393Swendy.elsasser@arm.com
151410617SOmar.Naji@arm.com    // if we have multiple ranks and all
151510617SOmar.Naji@arm.com    // waiting packets are accessing a rank which was previously active
151610617SOmar.Naji@arm.com    // then bank_mask_same_rank will be set to a value while bank_mask will
151710617SOmar.Naji@arm.com    // remain 0. In this case, the function should return the value of
151810617SOmar.Naji@arm.com    // bank_mask_same_rank.
151910617SOmar.Naji@arm.com    // else if waiting packets access a rank which was previously active and
152010617SOmar.Naji@arm.com    // other ranks, prioritize same rank accesses that can issue B2B
152110393Swendy.elsasser@arm.com    // Only optimize for same ranks when the command type
152210393Swendy.elsasser@arm.com    // does not change; do not want to unnecessarily incur tWTR
152310393Swendy.elsasser@arm.com    //
152410393Swendy.elsasser@arm.com    // Resulting FCFS prioritization Order is:
152510393Swendy.elsasser@arm.com    // 1) Commands that access the same rank as previous burst
152610393Swendy.elsasser@arm.com    //    and can prep the bank seamlessly.
152710393Swendy.elsasser@arm.com    // 2) Commands (any rank) with earliest bank prep
152810617SOmar.Naji@arm.com    if ((bank_mask == 0) || (!switched_cmd_type && same_rank_match &&
152910617SOmar.Naji@arm.com        min_act_at_same_rank <= min_cmd_at)) {
153010393Swendy.elsasser@arm.com        bank_mask = bank_mask_same_rank;
153110393Swendy.elsasser@arm.com    }
153210393Swendy.elsasser@arm.com
15339967SN/A    return bank_mask;
15349967SN/A}
15359967SN/A
153610618SOmar.Naji@arm.comDRAMCtrl::Rank::Rank(DRAMCtrl& _memory, const DRAMCtrlParams* _p)
153710618SOmar.Naji@arm.com    : EventManager(&_memory), memory(_memory),
153810618SOmar.Naji@arm.com      pwrStateTrans(PWR_IDLE), pwrState(PWR_IDLE), pwrStateTick(0),
153910618SOmar.Naji@arm.com      refreshState(REF_IDLE), refreshDueAt(0),
154010618SOmar.Naji@arm.com      power(_p, false), numBanksActive(0),
154110618SOmar.Naji@arm.com      activateEvent(*this), prechargeEvent(*this),
154210618SOmar.Naji@arm.com      refreshEvent(*this), powerEvent(*this)
154310618SOmar.Naji@arm.com{ }
154410618SOmar.Naji@arm.com
15459243SN/Avoid
154610618SOmar.Naji@arm.comDRAMCtrl::Rank::startup(Tick ref_tick)
154710618SOmar.Naji@arm.com{
154810618SOmar.Naji@arm.com    assert(ref_tick > curTick());
154910618SOmar.Naji@arm.com
155010618SOmar.Naji@arm.com    pwrStateTick = curTick();
155110618SOmar.Naji@arm.com
155210618SOmar.Naji@arm.com    // kick off the refresh, and give ourselves enough time to
155310618SOmar.Naji@arm.com    // precharge
155410618SOmar.Naji@arm.com    schedule(refreshEvent, ref_tick);
155510618SOmar.Naji@arm.com}
155610618SOmar.Naji@arm.com
155710618SOmar.Naji@arm.comvoid
155810618SOmar.Naji@arm.comDRAMCtrl::Rank::checkDrainDone()
155910618SOmar.Naji@arm.com{
156010618SOmar.Naji@arm.com    // if this rank was waiting to drain it is now able to proceed to
156110618SOmar.Naji@arm.com    // precharge
156210618SOmar.Naji@arm.com    if (refreshState == REF_DRAIN) {
156310618SOmar.Naji@arm.com        DPRINTF(DRAM, "Refresh drain done, now precharging\n");
156410618SOmar.Naji@arm.com
156510618SOmar.Naji@arm.com        refreshState = REF_PRE;
156610618SOmar.Naji@arm.com
156710618SOmar.Naji@arm.com        // hand control back to the refresh event loop
156810618SOmar.Naji@arm.com        schedule(refreshEvent, curTick());
156910618SOmar.Naji@arm.com    }
157010618SOmar.Naji@arm.com}
157110618SOmar.Naji@arm.com
157210618SOmar.Naji@arm.comvoid
157310618SOmar.Naji@arm.comDRAMCtrl::Rank::processActivateEvent()
157410618SOmar.Naji@arm.com{
157510618SOmar.Naji@arm.com    // we should transition to the active state as soon as any bank is active
157610618SOmar.Naji@arm.com    if (pwrState != PWR_ACT)
157710618SOmar.Naji@arm.com        // note that at this point numBanksActive could be back at
157810618SOmar.Naji@arm.com        // zero again due to a precharge scheduled in the future
157910618SOmar.Naji@arm.com        schedulePowerEvent(PWR_ACT, curTick());
158010618SOmar.Naji@arm.com}
158110618SOmar.Naji@arm.com
158210618SOmar.Naji@arm.comvoid
158310618SOmar.Naji@arm.comDRAMCtrl::Rank::processPrechargeEvent()
158410618SOmar.Naji@arm.com{
158510618SOmar.Naji@arm.com    // if we reached zero, then special conditions apply as we track
158610618SOmar.Naji@arm.com    // if all banks are precharged for the power models
158710618SOmar.Naji@arm.com    if (numBanksActive == 0) {
158810618SOmar.Naji@arm.com        // we should transition to the idle state when the last bank
158910618SOmar.Naji@arm.com        // is precharged
159010618SOmar.Naji@arm.com        schedulePowerEvent(PWR_IDLE, curTick());
159110618SOmar.Naji@arm.com    }
159210618SOmar.Naji@arm.com}
159310618SOmar.Naji@arm.com
159410618SOmar.Naji@arm.comvoid
159510618SOmar.Naji@arm.comDRAMCtrl::Rank::processRefreshEvent()
15969243SN/A{
159710207Sandreas.hansson@arm.com    // when first preparing the refresh, remember when it was due
159810207Sandreas.hansson@arm.com    if (refreshState == REF_IDLE) {
159910207Sandreas.hansson@arm.com        // remember when the refresh is due
160010207Sandreas.hansson@arm.com        refreshDueAt = curTick();
16019243SN/A
160210207Sandreas.hansson@arm.com        // proceed to drain
160310207Sandreas.hansson@arm.com        refreshState = REF_DRAIN;
16049243SN/A
160510207Sandreas.hansson@arm.com        DPRINTF(DRAM, "Refresh due\n");
160610207Sandreas.hansson@arm.com    }
160710207Sandreas.hansson@arm.com
160810618SOmar.Naji@arm.com    // let any scheduled read or write to the same rank go ahead,
160910618SOmar.Naji@arm.com    // after which it will
161010207Sandreas.hansson@arm.com    // hand control back to this event loop
161110207Sandreas.hansson@arm.com    if (refreshState == REF_DRAIN) {
161210618SOmar.Naji@arm.com        // if a request is at the moment being handled and this request is
161310618SOmar.Naji@arm.com        // accessing the current rank then wait for it to finish
161410618SOmar.Naji@arm.com        if ((rank == memory.activeRank)
161510618SOmar.Naji@arm.com            && (memory.nextReqEvent.scheduled())) {
161610207Sandreas.hansson@arm.com            // hand control over to the request loop until it is
161710207Sandreas.hansson@arm.com            // evaluated next
161810207Sandreas.hansson@arm.com            DPRINTF(DRAM, "Refresh awaiting draining\n");
161910207Sandreas.hansson@arm.com
162010207Sandreas.hansson@arm.com            return;
162110207Sandreas.hansson@arm.com        } else {
162210207Sandreas.hansson@arm.com            refreshState = REF_PRE;
162310207Sandreas.hansson@arm.com        }
162410207Sandreas.hansson@arm.com    }
162510207Sandreas.hansson@arm.com
162610207Sandreas.hansson@arm.com    // at this point, ensure that all banks are precharged
162710207Sandreas.hansson@arm.com    if (refreshState == REF_PRE) {
162810208Sandreas.hansson@arm.com        // precharge any active bank if we are not already in the idle
162910208Sandreas.hansson@arm.com        // state
163010208Sandreas.hansson@arm.com        if (pwrState != PWR_IDLE) {
163110214Sandreas.hansson@arm.com            // at the moment, we use a precharge all even if there is
163210214Sandreas.hansson@arm.com            // only a single bank open
163310208Sandreas.hansson@arm.com            DPRINTF(DRAM, "Precharging all\n");
163410214Sandreas.hansson@arm.com
163510214Sandreas.hansson@arm.com            // first determine when we can precharge
163610214Sandreas.hansson@arm.com            Tick pre_at = curTick();
163710618SOmar.Naji@arm.com
163810618SOmar.Naji@arm.com            for (auto &b : banks) {
163910618SOmar.Naji@arm.com                // respect both causality and any existing bank
164010618SOmar.Naji@arm.com                // constraints, some banks could already have a
164110618SOmar.Naji@arm.com                // (auto) precharge scheduled
164210618SOmar.Naji@arm.com                pre_at = std::max(b.preAllowedAt, pre_at);
164310618SOmar.Naji@arm.com            }
164410618SOmar.Naji@arm.com
164510618SOmar.Naji@arm.com            // make sure all banks per rank are precharged, and for those that
164610618SOmar.Naji@arm.com            // already are, update their availability
164710618SOmar.Naji@arm.com            Tick act_allowed_at = pre_at + memory.tRP;
164810618SOmar.Naji@arm.com
164910618SOmar.Naji@arm.com            for (auto &b : banks) {
165010618SOmar.Naji@arm.com                if (b.openRow != Bank::NO_ROW) {
165110618SOmar.Naji@arm.com                    memory.prechargeBank(*this, b, pre_at, false);
165210618SOmar.Naji@arm.com                } else {
165310618SOmar.Naji@arm.com                    b.actAllowedAt = std::max(b.actAllowedAt, act_allowed_at);
165410618SOmar.Naji@arm.com                    b.preAllowedAt = std::max(b.preAllowedAt, pre_at);
165510214Sandreas.hansson@arm.com                }
165610214Sandreas.hansson@arm.com            }
165710214Sandreas.hansson@arm.com
165810618SOmar.Naji@arm.com            // precharge all banks in rank
165910618SOmar.Naji@arm.com            power.powerlib.doCommand(MemCommand::PREA, 0,
166010618SOmar.Naji@arm.com                                     divCeil(pre_at, memory.tCK) -
166110618SOmar.Naji@arm.com                                     memory.timeStampOffset);
166210214Sandreas.hansson@arm.com
166310618SOmar.Naji@arm.com            DPRINTF(DRAMPower, "%llu,PREA,0,%d\n",
166410618SOmar.Naji@arm.com                    divCeil(pre_at, memory.tCK) -
166510618SOmar.Naji@arm.com                            memory.timeStampOffset, rank);
166610208Sandreas.hansson@arm.com        } else {
166710208Sandreas.hansson@arm.com            DPRINTF(DRAM, "All banks already precharged, starting refresh\n");
166810208Sandreas.hansson@arm.com
166910208Sandreas.hansson@arm.com            // go ahead and kick the power state machine into gear if
167010208Sandreas.hansson@arm.com            // we are already idle
167110208Sandreas.hansson@arm.com            schedulePowerEvent(PWR_REF, curTick());
16729975SN/A        }
16739975SN/A
167410208Sandreas.hansson@arm.com        refreshState = REF_RUN;
167510208Sandreas.hansson@arm.com        assert(numBanksActive == 0);
16769243SN/A
167710208Sandreas.hansson@arm.com        // wait for all banks to be precharged, at which point the
167810208Sandreas.hansson@arm.com        // power state machine will transition to the idle state, and
167910208Sandreas.hansson@arm.com        // automatically move to a refresh, at that point it will also
168010208Sandreas.hansson@arm.com        // call this method to get the refresh event loop going again
168110207Sandreas.hansson@arm.com        return;
168210207Sandreas.hansson@arm.com    }
168310207Sandreas.hansson@arm.com
168410207Sandreas.hansson@arm.com    // last but not least we perform the actual refresh
168510207Sandreas.hansson@arm.com    if (refreshState == REF_RUN) {
168610207Sandreas.hansson@arm.com        // should never get here with any banks active
168710207Sandreas.hansson@arm.com        assert(numBanksActive == 0);
168810208Sandreas.hansson@arm.com        assert(pwrState == PWR_REF);
168910207Sandreas.hansson@arm.com
169010618SOmar.Naji@arm.com        Tick ref_done_at = curTick() + memory.tRFC;
169110207Sandreas.hansson@arm.com
169210618SOmar.Naji@arm.com        for (auto &b : banks) {
169310618SOmar.Naji@arm.com            b.actAllowedAt = ref_done_at;
169410618SOmar.Naji@arm.com        }
169510247Sandreas.hansson@arm.com
169610618SOmar.Naji@arm.com        // at the moment this affects all ranks
169710618SOmar.Naji@arm.com        power.powerlib.doCommand(MemCommand::REF, 0,
169810618SOmar.Naji@arm.com                                 divCeil(curTick(), memory.tCK) -
169910618SOmar.Naji@arm.com                                 memory.timeStampOffset);
170010432SOmar.Naji@arm.com
170110618SOmar.Naji@arm.com        // at the moment sort the list of commands and update the counters
170210618SOmar.Naji@arm.com        // for DRAMPower libray when doing a refresh
170310618SOmar.Naji@arm.com        sort(power.powerlib.cmdList.begin(),
170410618SOmar.Naji@arm.com             power.powerlib.cmdList.end(), DRAMCtrl::sortTime);
170510432SOmar.Naji@arm.com
170610618SOmar.Naji@arm.com        // update the counters for DRAMPower, passing false to
170710618SOmar.Naji@arm.com        // indicate that this is not the last command in the
170810618SOmar.Naji@arm.com        // list. DRAMPower requires this information for the
170910618SOmar.Naji@arm.com        // correct calculation of the background energy at the end
171010618SOmar.Naji@arm.com        // of the simulation. Ideally we would want to call this
171110618SOmar.Naji@arm.com        // function with true once at the end of the
171210618SOmar.Naji@arm.com        // simulation. However, the discarded energy is extremly
171310618SOmar.Naji@arm.com        // small and does not effect the final results.
171410618SOmar.Naji@arm.com        power.powerlib.updateCounters(false);
171510432SOmar.Naji@arm.com
171610618SOmar.Naji@arm.com        // call the energy function
171710618SOmar.Naji@arm.com        power.powerlib.calcEnergy();
171810432SOmar.Naji@arm.com
171910618SOmar.Naji@arm.com        // Update the stats
172010618SOmar.Naji@arm.com        updatePowerStats();
172110432SOmar.Naji@arm.com
172210618SOmar.Naji@arm.com        DPRINTF(DRAMPower, "%llu,REF,0,%d\n", divCeil(curTick(), memory.tCK) -
172310618SOmar.Naji@arm.com                memory.timeStampOffset, rank);
172410207Sandreas.hansson@arm.com
172510207Sandreas.hansson@arm.com        // make sure we did not wait so long that we cannot make up
172610207Sandreas.hansson@arm.com        // for it
172710618SOmar.Naji@arm.com        if (refreshDueAt + memory.tREFI < ref_done_at) {
172810207Sandreas.hansson@arm.com            fatal("Refresh was delayed so long we cannot catch up\n");
172910207Sandreas.hansson@arm.com        }
173010207Sandreas.hansson@arm.com
173110207Sandreas.hansson@arm.com        // compensate for the delay in actually performing the refresh
173210207Sandreas.hansson@arm.com        // when scheduling the next one
173310618SOmar.Naji@arm.com        schedule(refreshEvent, refreshDueAt + memory.tREFI - memory.tRP);
173410207Sandreas.hansson@arm.com
173510208Sandreas.hansson@arm.com        assert(!powerEvent.scheduled());
173610207Sandreas.hansson@arm.com
173710208Sandreas.hansson@arm.com        // move to the idle power state once the refresh is done, this
173810208Sandreas.hansson@arm.com        // will also move the refresh state machine to the refresh
173910208Sandreas.hansson@arm.com        // idle state
174010211Sandreas.hansson@arm.com        schedulePowerEvent(PWR_IDLE, ref_done_at);
174110207Sandreas.hansson@arm.com
174210208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "Refresh done at %llu and next refresh at %llu\n",
174310618SOmar.Naji@arm.com                ref_done_at, refreshDueAt + memory.tREFI);
174410208Sandreas.hansson@arm.com    }
174510208Sandreas.hansson@arm.com}
174610208Sandreas.hansson@arm.com
174710208Sandreas.hansson@arm.comvoid
174810618SOmar.Naji@arm.comDRAMCtrl::Rank::schedulePowerEvent(PowerState pwr_state, Tick tick)
174910208Sandreas.hansson@arm.com{
175010208Sandreas.hansson@arm.com    // respect causality
175110208Sandreas.hansson@arm.com    assert(tick >= curTick());
175210208Sandreas.hansson@arm.com
175310208Sandreas.hansson@arm.com    if (!powerEvent.scheduled()) {
175410208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "Scheduling power event at %llu to state %d\n",
175510208Sandreas.hansson@arm.com                tick, pwr_state);
175610208Sandreas.hansson@arm.com
175710208Sandreas.hansson@arm.com        // insert the new transition
175810208Sandreas.hansson@arm.com        pwrStateTrans = pwr_state;
175910208Sandreas.hansson@arm.com
176010208Sandreas.hansson@arm.com        schedule(powerEvent, tick);
176110208Sandreas.hansson@arm.com    } else {
176210208Sandreas.hansson@arm.com        panic("Scheduled power event at %llu to state %d, "
176310208Sandreas.hansson@arm.com              "with scheduled event at %llu to %d\n", tick, pwr_state,
176410208Sandreas.hansson@arm.com              powerEvent.when(), pwrStateTrans);
176510208Sandreas.hansson@arm.com    }
176610208Sandreas.hansson@arm.com}
176710208Sandreas.hansson@arm.com
176810208Sandreas.hansson@arm.comvoid
176910618SOmar.Naji@arm.comDRAMCtrl::Rank::processPowerEvent()
177010208Sandreas.hansson@arm.com{
177110208Sandreas.hansson@arm.com    // remember where we were, and for how long
177210208Sandreas.hansson@arm.com    Tick duration = curTick() - pwrStateTick;
177310208Sandreas.hansson@arm.com    PowerState prev_state = pwrState;
177410208Sandreas.hansson@arm.com
177510208Sandreas.hansson@arm.com    // update the accounting
177610208Sandreas.hansson@arm.com    pwrStateTime[prev_state] += duration;
177710208Sandreas.hansson@arm.com
177810208Sandreas.hansson@arm.com    pwrState = pwrStateTrans;
177910208Sandreas.hansson@arm.com    pwrStateTick = curTick();
178010208Sandreas.hansson@arm.com
178110208Sandreas.hansson@arm.com    if (pwrState == PWR_IDLE) {
178210208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "All banks precharged\n");
178310208Sandreas.hansson@arm.com
178410208Sandreas.hansson@arm.com        // if we were refreshing, make sure we start scheduling requests again
178510208Sandreas.hansson@arm.com        if (prev_state == PWR_REF) {
178610208Sandreas.hansson@arm.com            DPRINTF(DRAMState, "Was refreshing for %llu ticks\n", duration);
178710208Sandreas.hansson@arm.com            assert(pwrState == PWR_IDLE);
178810208Sandreas.hansson@arm.com
178910208Sandreas.hansson@arm.com            // kick things into action again
179010208Sandreas.hansson@arm.com            refreshState = REF_IDLE;
179110618SOmar.Naji@arm.com            // a request event could be already scheduled by the state
179210618SOmar.Naji@arm.com            // machine of the other rank
179310618SOmar.Naji@arm.com            if (!memory.nextReqEvent.scheduled())
179410618SOmar.Naji@arm.com                schedule(memory.nextReqEvent, curTick());
179510208Sandreas.hansson@arm.com        } else {
179610208Sandreas.hansson@arm.com            assert(prev_state == PWR_ACT);
179710208Sandreas.hansson@arm.com
179810208Sandreas.hansson@arm.com            // if we have a pending refresh, and are now moving to
179910208Sandreas.hansson@arm.com            // the idle state, direclty transition to a refresh
180010208Sandreas.hansson@arm.com            if (refreshState == REF_RUN) {
180110208Sandreas.hansson@arm.com                // there should be nothing waiting at this point
180210208Sandreas.hansson@arm.com                assert(!powerEvent.scheduled());
180310208Sandreas.hansson@arm.com
180410208Sandreas.hansson@arm.com                // update the state in zero time and proceed below
180510208Sandreas.hansson@arm.com                pwrState = PWR_REF;
180610208Sandreas.hansson@arm.com            }
180710208Sandreas.hansson@arm.com        }
180810208Sandreas.hansson@arm.com    }
180910208Sandreas.hansson@arm.com
181010208Sandreas.hansson@arm.com    // we transition to the refresh state, let the refresh state
181110208Sandreas.hansson@arm.com    // machine know of this state update and let it deal with the
181210208Sandreas.hansson@arm.com    // scheduling of the next power state transition as well as the
181310208Sandreas.hansson@arm.com    // following refresh
181410208Sandreas.hansson@arm.com    if (pwrState == PWR_REF) {
181510208Sandreas.hansson@arm.com        DPRINTF(DRAMState, "Refreshing\n");
181610208Sandreas.hansson@arm.com        // kick the refresh event loop into action again, and that
181710208Sandreas.hansson@arm.com        // in turn will schedule a transition to the idle power
181810208Sandreas.hansson@arm.com        // state once the refresh is done
181910208Sandreas.hansson@arm.com        assert(refreshState == REF_RUN);
182010208Sandreas.hansson@arm.com        processRefreshEvent();
182110207Sandreas.hansson@arm.com    }
18229243SN/A}
18239243SN/A
18249243SN/Avoid
182510618SOmar.Naji@arm.comDRAMCtrl::Rank::updatePowerStats()
182610432SOmar.Naji@arm.com{
182710432SOmar.Naji@arm.com    // Get the energy and power from DRAMPower
182810432SOmar.Naji@arm.com    Data::MemoryPowerModel::Energy energy =
182910618SOmar.Naji@arm.com        power.powerlib.getEnergy();
183010618SOmar.Naji@arm.com    Data::MemoryPowerModel::Power rank_power =
183110618SOmar.Naji@arm.com        power.powerlib.getPower();
183210432SOmar.Naji@arm.com
183310618SOmar.Naji@arm.com    actEnergy = energy.act_energy * memory.devicesPerRank;
183410618SOmar.Naji@arm.com    preEnergy = energy.pre_energy * memory.devicesPerRank;
183510618SOmar.Naji@arm.com    readEnergy = energy.read_energy * memory.devicesPerRank;
183610618SOmar.Naji@arm.com    writeEnergy = energy.write_energy * memory.devicesPerRank;
183710618SOmar.Naji@arm.com    refreshEnergy = energy.ref_energy * memory.devicesPerRank;
183810618SOmar.Naji@arm.com    actBackEnergy = energy.act_stdby_energy * memory.devicesPerRank;
183910618SOmar.Naji@arm.com    preBackEnergy = energy.pre_stdby_energy * memory.devicesPerRank;
184010618SOmar.Naji@arm.com    totalEnergy = energy.total_energy * memory.devicesPerRank;
184110618SOmar.Naji@arm.com    averagePower = rank_power.average_power * memory.devicesPerRank;
184210432SOmar.Naji@arm.com}
184310432SOmar.Naji@arm.com
184410432SOmar.Naji@arm.comvoid
184510618SOmar.Naji@arm.comDRAMCtrl::Rank::regStats()
184610618SOmar.Naji@arm.com{
184710618SOmar.Naji@arm.com    using namespace Stats;
184810618SOmar.Naji@arm.com
184910618SOmar.Naji@arm.com    pwrStateTime
185010618SOmar.Naji@arm.com        .init(5)
185110618SOmar.Naji@arm.com        .name(name() + ".memoryStateTime")
185210618SOmar.Naji@arm.com        .desc("Time in different power states");
185310618SOmar.Naji@arm.com    pwrStateTime.subname(0, "IDLE");
185410618SOmar.Naji@arm.com    pwrStateTime.subname(1, "REF");
185510618SOmar.Naji@arm.com    pwrStateTime.subname(2, "PRE_PDN");
185610618SOmar.Naji@arm.com    pwrStateTime.subname(3, "ACT");
185710618SOmar.Naji@arm.com    pwrStateTime.subname(4, "ACT_PDN");
185810618SOmar.Naji@arm.com
185910618SOmar.Naji@arm.com    actEnergy
186010618SOmar.Naji@arm.com        .name(name() + ".actEnergy")
186110618SOmar.Naji@arm.com        .desc("Energy for activate commands per rank (pJ)");
186210618SOmar.Naji@arm.com
186310618SOmar.Naji@arm.com    preEnergy
186410618SOmar.Naji@arm.com        .name(name() + ".preEnergy")
186510618SOmar.Naji@arm.com        .desc("Energy for precharge commands per rank (pJ)");
186610618SOmar.Naji@arm.com
186710618SOmar.Naji@arm.com    readEnergy
186810618SOmar.Naji@arm.com        .name(name() + ".readEnergy")
186910618SOmar.Naji@arm.com        .desc("Energy for read commands per rank (pJ)");
187010618SOmar.Naji@arm.com
187110618SOmar.Naji@arm.com    writeEnergy
187210618SOmar.Naji@arm.com        .name(name() + ".writeEnergy")
187310618SOmar.Naji@arm.com        .desc("Energy for write commands per rank (pJ)");
187410618SOmar.Naji@arm.com
187510618SOmar.Naji@arm.com    refreshEnergy
187610618SOmar.Naji@arm.com        .name(name() + ".refreshEnergy")
187710618SOmar.Naji@arm.com        .desc("Energy for refresh commands per rank (pJ)");
187810618SOmar.Naji@arm.com
187910618SOmar.Naji@arm.com    actBackEnergy
188010618SOmar.Naji@arm.com        .name(name() + ".actBackEnergy")
188110618SOmar.Naji@arm.com        .desc("Energy for active background per rank (pJ)");
188210618SOmar.Naji@arm.com
188310618SOmar.Naji@arm.com    preBackEnergy
188410618SOmar.Naji@arm.com        .name(name() + ".preBackEnergy")
188510618SOmar.Naji@arm.com        .desc("Energy for precharge background per rank (pJ)");
188610618SOmar.Naji@arm.com
188710618SOmar.Naji@arm.com    totalEnergy
188810618SOmar.Naji@arm.com        .name(name() + ".totalEnergy")
188910618SOmar.Naji@arm.com        .desc("Total energy per rank (pJ)");
189010618SOmar.Naji@arm.com
189110618SOmar.Naji@arm.com    averagePower
189210618SOmar.Naji@arm.com        .name(name() + ".averagePower")
189310618SOmar.Naji@arm.com        .desc("Core power per rank (mW)");
189410618SOmar.Naji@arm.com}
189510618SOmar.Naji@arm.comvoid
189610146Sandreas.hansson@arm.comDRAMCtrl::regStats()
18979243SN/A{
18989243SN/A    using namespace Stats;
18999243SN/A
19009243SN/A    AbstractMemory::regStats();
19019243SN/A
190210618SOmar.Naji@arm.com    for (auto r : ranks) {
190310618SOmar.Naji@arm.com        r->regStats();
190410618SOmar.Naji@arm.com    }
190510618SOmar.Naji@arm.com
19069243SN/A    readReqs
19079243SN/A        .name(name() + ".readReqs")
19089977SN/A        .desc("Number of read requests accepted");
19099243SN/A
19109243SN/A    writeReqs
19119243SN/A        .name(name() + ".writeReqs")
19129977SN/A        .desc("Number of write requests accepted");
19139831SN/A
19149831SN/A    readBursts
19159831SN/A        .name(name() + ".readBursts")
19169977SN/A        .desc("Number of DRAM read bursts, "
19179977SN/A              "including those serviced by the write queue");
19189831SN/A
19199831SN/A    writeBursts
19209831SN/A        .name(name() + ".writeBursts")
19219977SN/A        .desc("Number of DRAM write bursts, "
19229977SN/A              "including those merged in the write queue");
19239243SN/A
19249243SN/A    servicedByWrQ
19259243SN/A        .name(name() + ".servicedByWrQ")
19269977SN/A        .desc("Number of DRAM read bursts serviced by the write queue");
19279977SN/A
19289977SN/A    mergedWrBursts
19299977SN/A        .name(name() + ".mergedWrBursts")
19309977SN/A        .desc("Number of DRAM write bursts merged with an existing one");
19319243SN/A
19329243SN/A    neitherReadNorWrite
19339977SN/A        .name(name() + ".neitherReadNorWriteReqs")
19349977SN/A        .desc("Number of requests that are neither read nor write");
19359243SN/A
19369977SN/A    perBankRdBursts
19379243SN/A        .init(banksPerRank * ranksPerChannel)
19389977SN/A        .name(name() + ".perBankRdBursts")
19399977SN/A        .desc("Per bank write bursts");
19409243SN/A
19419977SN/A    perBankWrBursts
19429243SN/A        .init(banksPerRank * ranksPerChannel)
19439977SN/A        .name(name() + ".perBankWrBursts")
19449977SN/A        .desc("Per bank write bursts");
19459243SN/A
19469243SN/A    avgRdQLen
19479243SN/A        .name(name() + ".avgRdQLen")
19489977SN/A        .desc("Average read queue length when enqueuing")
19499243SN/A        .precision(2);
19509243SN/A
19519243SN/A    avgWrQLen
19529243SN/A        .name(name() + ".avgWrQLen")
19539977SN/A        .desc("Average write queue length when enqueuing")
19549243SN/A        .precision(2);
19559243SN/A
19569243SN/A    totQLat
19579243SN/A        .name(name() + ".totQLat")
19589977SN/A        .desc("Total ticks spent queuing");
19599243SN/A
19609243SN/A    totBusLat
19619243SN/A        .name(name() + ".totBusLat")
19629977SN/A        .desc("Total ticks spent in databus transfers");
19639243SN/A
19649243SN/A    totMemAccLat
19659243SN/A        .name(name() + ".totMemAccLat")
19669977SN/A        .desc("Total ticks spent from burst creation until serviced "
19679977SN/A              "by the DRAM");
19689243SN/A
19699243SN/A    avgQLat
19709243SN/A        .name(name() + ".avgQLat")
19719977SN/A        .desc("Average queueing delay per DRAM burst")
19729243SN/A        .precision(2);
19739243SN/A
19749831SN/A    avgQLat = totQLat / (readBursts - servicedByWrQ);
19759243SN/A
19769243SN/A    avgBusLat
19779243SN/A        .name(name() + ".avgBusLat")
19789977SN/A        .desc("Average bus latency per DRAM burst")
19799243SN/A        .precision(2);
19809243SN/A
19819831SN/A    avgBusLat = totBusLat / (readBursts - servicedByWrQ);
19829243SN/A
19839243SN/A    avgMemAccLat
19849243SN/A        .name(name() + ".avgMemAccLat")
19859977SN/A        .desc("Average memory access latency per DRAM burst")
19869243SN/A        .precision(2);
19879243SN/A
19889831SN/A    avgMemAccLat = totMemAccLat / (readBursts - servicedByWrQ);
19899243SN/A
19909243SN/A    numRdRetry
19919243SN/A        .name(name() + ".numRdRetry")
19929977SN/A        .desc("Number of times read queue was full causing retry");
19939243SN/A
19949243SN/A    numWrRetry
19959243SN/A        .name(name() + ".numWrRetry")
19969977SN/A        .desc("Number of times write queue was full causing retry");
19979243SN/A
19989243SN/A    readRowHits
19999243SN/A        .name(name() + ".readRowHits")
20009243SN/A        .desc("Number of row buffer hits during reads");
20019243SN/A
20029243SN/A    writeRowHits
20039243SN/A        .name(name() + ".writeRowHits")
20049243SN/A        .desc("Number of row buffer hits during writes");
20059243SN/A
20069243SN/A    readRowHitRate
20079243SN/A        .name(name() + ".readRowHitRate")
20089243SN/A        .desc("Row buffer hit rate for reads")
20099243SN/A        .precision(2);
20109243SN/A
20119831SN/A    readRowHitRate = (readRowHits / (readBursts - servicedByWrQ)) * 100;
20129243SN/A
20139243SN/A    writeRowHitRate
20149243SN/A        .name(name() + ".writeRowHitRate")
20159243SN/A        .desc("Row buffer hit rate for writes")
20169243SN/A        .precision(2);
20179243SN/A
20189977SN/A    writeRowHitRate = (writeRowHits / (writeBursts - mergedWrBursts)) * 100;
20199243SN/A
20209243SN/A    readPktSize
20219831SN/A        .init(ceilLog2(burstSize) + 1)
20229243SN/A        .name(name() + ".readPktSize")
20239977SN/A        .desc("Read request sizes (log2)");
20249243SN/A
20259243SN/A     writePktSize
20269831SN/A        .init(ceilLog2(burstSize) + 1)
20279243SN/A        .name(name() + ".writePktSize")
20289977SN/A        .desc("Write request sizes (log2)");
20299243SN/A
20309243SN/A     rdQLenPdf
20319567SN/A        .init(readBufferSize)
20329243SN/A        .name(name() + ".rdQLenPdf")
20339243SN/A        .desc("What read queue length does an incoming req see");
20349243SN/A
20359243SN/A     wrQLenPdf
20369567SN/A        .init(writeBufferSize)
20379243SN/A        .name(name() + ".wrQLenPdf")
20389243SN/A        .desc("What write queue length does an incoming req see");
20399243SN/A
20409727SN/A     bytesPerActivate
204110141SN/A         .init(maxAccessesPerRow)
20429727SN/A         .name(name() + ".bytesPerActivate")
20439727SN/A         .desc("Bytes accessed per row activation")
20449727SN/A         .flags(nozero);
20459243SN/A
204610147Sandreas.hansson@arm.com     rdPerTurnAround
204710147Sandreas.hansson@arm.com         .init(readBufferSize)
204810147Sandreas.hansson@arm.com         .name(name() + ".rdPerTurnAround")
204910147Sandreas.hansson@arm.com         .desc("Reads before turning the bus around for writes")
205010147Sandreas.hansson@arm.com         .flags(nozero);
205110147Sandreas.hansson@arm.com
205210147Sandreas.hansson@arm.com     wrPerTurnAround
205310147Sandreas.hansson@arm.com         .init(writeBufferSize)
205410147Sandreas.hansson@arm.com         .name(name() + ".wrPerTurnAround")
205510147Sandreas.hansson@arm.com         .desc("Writes before turning the bus around for reads")
205610147Sandreas.hansson@arm.com         .flags(nozero);
205710147Sandreas.hansson@arm.com
20589975SN/A    bytesReadDRAM
20599975SN/A        .name(name() + ".bytesReadDRAM")
20609975SN/A        .desc("Total number of bytes read from DRAM");
20619975SN/A
20629975SN/A    bytesReadWrQ
20639975SN/A        .name(name() + ".bytesReadWrQ")
20649975SN/A        .desc("Total number of bytes read from write queue");
20659243SN/A
20669243SN/A    bytesWritten
20679243SN/A        .name(name() + ".bytesWritten")
20689977SN/A        .desc("Total number of bytes written to DRAM");
20699243SN/A
20709977SN/A    bytesReadSys
20719977SN/A        .name(name() + ".bytesReadSys")
20729977SN/A        .desc("Total read bytes from the system interface side");
20739243SN/A
20749977SN/A    bytesWrittenSys
20759977SN/A        .name(name() + ".bytesWrittenSys")
20769977SN/A        .desc("Total written bytes from the system interface side");
20779243SN/A
20789243SN/A    avgRdBW
20799243SN/A        .name(name() + ".avgRdBW")
20809977SN/A        .desc("Average DRAM read bandwidth in MiByte/s")
20819243SN/A        .precision(2);
20829243SN/A
20839977SN/A    avgRdBW = (bytesReadDRAM / 1000000) / simSeconds;
20849243SN/A
20859243SN/A    avgWrBW
20869243SN/A        .name(name() + ".avgWrBW")
20879977SN/A        .desc("Average achieved write bandwidth in MiByte/s")
20889243SN/A        .precision(2);
20899243SN/A
20909243SN/A    avgWrBW = (bytesWritten / 1000000) / simSeconds;
20919243SN/A
20929977SN/A    avgRdBWSys
20939977SN/A        .name(name() + ".avgRdBWSys")
20949977SN/A        .desc("Average system read bandwidth in MiByte/s")
20959243SN/A        .precision(2);
20969243SN/A
20979977SN/A    avgRdBWSys = (bytesReadSys / 1000000) / simSeconds;
20989243SN/A
20999977SN/A    avgWrBWSys
21009977SN/A        .name(name() + ".avgWrBWSys")
21019977SN/A        .desc("Average system write bandwidth in MiByte/s")
21029243SN/A        .precision(2);
21039243SN/A
21049977SN/A    avgWrBWSys = (bytesWrittenSys / 1000000) / simSeconds;
21059243SN/A
21069243SN/A    peakBW
21079243SN/A        .name(name() + ".peakBW")
21089977SN/A        .desc("Theoretical peak bandwidth in MiByte/s")
21099243SN/A        .precision(2);
21109243SN/A
21119831SN/A    peakBW = (SimClock::Frequency / tBURST) * burstSize / 1000000;
21129243SN/A
21139243SN/A    busUtil
21149243SN/A        .name(name() + ".busUtil")
21159243SN/A        .desc("Data bus utilization in percentage")
21169243SN/A        .precision(2);
21179243SN/A    busUtil = (avgRdBW + avgWrBW) / peakBW * 100;
21189243SN/A
21199243SN/A    totGap
21209243SN/A        .name(name() + ".totGap")
21219243SN/A        .desc("Total gap between requests");
21229243SN/A
21239243SN/A    avgGap
21249243SN/A        .name(name() + ".avgGap")
21259243SN/A        .desc("Average gap between requests")
21269243SN/A        .precision(2);
21279243SN/A
21289243SN/A    avgGap = totGap / (readReqs + writeReqs);
21299975SN/A
21309975SN/A    // Stats for DRAM Power calculation based on Micron datasheet
21319975SN/A    busUtilRead
21329975SN/A        .name(name() + ".busUtilRead")
21339975SN/A        .desc("Data bus utilization in percentage for reads")
21349975SN/A        .precision(2);
21359975SN/A
21369975SN/A    busUtilRead = avgRdBW / peakBW * 100;
21379975SN/A
21389975SN/A    busUtilWrite
21399975SN/A        .name(name() + ".busUtilWrite")
21409975SN/A        .desc("Data bus utilization in percentage for writes")
21419975SN/A        .precision(2);
21429975SN/A
21439975SN/A    busUtilWrite = avgWrBW / peakBW * 100;
21449975SN/A
21459975SN/A    pageHitRate
21469975SN/A        .name(name() + ".pageHitRate")
21479975SN/A        .desc("Row buffer hit rate, read and write combined")
21489975SN/A        .precision(2);
21499975SN/A
21509977SN/A    pageHitRate = (writeRowHits + readRowHits) /
21519977SN/A        (writeBursts - mergedWrBursts + readBursts - servicedByWrQ) * 100;
21529243SN/A}
21539243SN/A
21549243SN/Avoid
215510146Sandreas.hansson@arm.comDRAMCtrl::recvFunctional(PacketPtr pkt)
21569243SN/A{
21579243SN/A    // rely on the abstract memory
21589243SN/A    functionalAccess(pkt);
21599243SN/A}
21609243SN/A
21619294SN/ABaseSlavePort&
216210146Sandreas.hansson@arm.comDRAMCtrl::getSlavePort(const string &if_name, PortID idx)
21639243SN/A{
21649243SN/A    if (if_name != "port") {
21659243SN/A        return MemObject::getSlavePort(if_name, idx);
21669243SN/A    } else {
21679243SN/A        return port;
21689243SN/A    }
21699243SN/A}
21709243SN/A
21719243SN/Aunsigned int
217210146Sandreas.hansson@arm.comDRAMCtrl::drain(DrainManager *dm)
21739243SN/A{
21749342SN/A    unsigned int count = port.drain(dm);
21759243SN/A
21769243SN/A    // if there is anything in any of our internal queues, keep track
21779243SN/A    // of that as well
21789567SN/A    if (!(writeQueue.empty() && readQueue.empty() &&
21799567SN/A          respQueue.empty())) {
21809352SN/A        DPRINTF(Drain, "DRAM controller not drained, write: %d, read: %d,"
21819567SN/A                " resp: %d\n", writeQueue.size(), readQueue.size(),
21829567SN/A                respQueue.size());
21839243SN/A        ++count;
21849342SN/A        drainManager = dm;
218510206Sandreas.hansson@arm.com
21869352SN/A        // the only part that is not drained automatically over time
218710206Sandreas.hansson@arm.com        // is the write queue, thus kick things into action if needed
218810206Sandreas.hansson@arm.com        if (!writeQueue.empty() && !nextReqEvent.scheduled()) {
218910206Sandreas.hansson@arm.com            schedule(nextReqEvent, curTick());
219010206Sandreas.hansson@arm.com        }
21919243SN/A    }
21929243SN/A
21939243SN/A    if (count)
21949342SN/A        setDrainState(Drainable::Draining);
21959243SN/A    else
21969342SN/A        setDrainState(Drainable::Drained);
21979243SN/A    return count;
21989243SN/A}
21999243SN/A
220010146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::MemoryPort(const std::string& name, DRAMCtrl& _memory)
22019243SN/A    : QueuedSlavePort(name, &_memory, queue), queue(_memory, *this),
22029243SN/A      memory(_memory)
22039243SN/A{ }
22049243SN/A
22059243SN/AAddrRangeList
220610146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::getAddrRanges() const
22079243SN/A{
22089243SN/A    AddrRangeList ranges;
22099243SN/A    ranges.push_back(memory.getAddrRange());
22109243SN/A    return ranges;
22119243SN/A}
22129243SN/A
22139243SN/Avoid
221410146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::recvFunctional(PacketPtr pkt)
22159243SN/A{
22169243SN/A    pkt->pushLabel(memory.name());
22179243SN/A
22189243SN/A    if (!queue.checkFunctional(pkt)) {
22199243SN/A        // Default implementation of SimpleTimingPort::recvFunctional()
22209243SN/A        // calls recvAtomic() and throws away the latency; we can save a
22219243SN/A        // little here by just not calculating the latency.
22229243SN/A        memory.recvFunctional(pkt);
22239243SN/A    }
22249243SN/A
22259243SN/A    pkt->popLabel();
22269243SN/A}
22279243SN/A
22289243SN/ATick
222910146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::recvAtomic(PacketPtr pkt)
22309243SN/A{
22319243SN/A    return memory.recvAtomic(pkt);
22329243SN/A}
22339243SN/A
22349243SN/Abool
223510146Sandreas.hansson@arm.comDRAMCtrl::MemoryPort::recvTimingReq(PacketPtr pkt)
22369243SN/A{
22379243SN/A    // pass it to the memory controller
22389243SN/A    return memory.recvTimingReq(pkt);
22399243SN/A}
22409243SN/A
224110146Sandreas.hansson@arm.comDRAMCtrl*
224210146Sandreas.hansson@arm.comDRAMCtrlParams::create()
22439243SN/A{
224410146Sandreas.hansson@arm.com    return new DRAMCtrl(this);
22459243SN/A}
2246