cache.hh revision 9529
12810Srdreslin@umich.edu/*
29529Sandreas.hansson@arm.com * Copyright (c) 2012-2013 ARM Limited
38702Sandreas.hansson@arm.com * All rights reserved.
48702Sandreas.hansson@arm.com *
58702Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68702Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78702Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88702Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98702Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108702Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118702Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128702Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138702Sandreas.hansson@arm.com *
142810Srdreslin@umich.edu * Copyright (c) 2002-2005 The Regents of The University of Michigan
152810Srdreslin@umich.edu * All rights reserved.
162810Srdreslin@umich.edu *
172810Srdreslin@umich.edu * Redistribution and use in source and binary forms, with or without
182810Srdreslin@umich.edu * modification, are permitted provided that the following conditions are
192810Srdreslin@umich.edu * met: redistributions of source code must retain the above copyright
202810Srdreslin@umich.edu * notice, this list of conditions and the following disclaimer;
212810Srdreslin@umich.edu * redistributions in binary form must reproduce the above copyright
222810Srdreslin@umich.edu * notice, this list of conditions and the following disclaimer in the
232810Srdreslin@umich.edu * documentation and/or other materials provided with the distribution;
242810Srdreslin@umich.edu * neither the name of the copyright holders nor the names of its
252810Srdreslin@umich.edu * contributors may be used to endorse or promote products derived from
262810Srdreslin@umich.edu * this software without specific prior written permission.
272810Srdreslin@umich.edu *
282810Srdreslin@umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
292810Srdreslin@umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
302810Srdreslin@umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
312810Srdreslin@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
322810Srdreslin@umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
332810Srdreslin@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
342810Srdreslin@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
352810Srdreslin@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
362810Srdreslin@umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
372810Srdreslin@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
382810Srdreslin@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
392810Srdreslin@umich.edu *
402810Srdreslin@umich.edu * Authors: Erik Hallnor
412810Srdreslin@umich.edu *          Dave Greene
422810Srdreslin@umich.edu *          Steve Reinhardt
434458Sstever@eecs.umich.edu *          Ron Dreslinski
448856Sandreas.hansson@arm.com *          Andreas Hansson
452810Srdreslin@umich.edu */
462810Srdreslin@umich.edu
472810Srdreslin@umich.edu/**
482810Srdreslin@umich.edu * @file
492810Srdreslin@umich.edu * Describes a cache based on template policies.
502810Srdreslin@umich.edu */
512810Srdreslin@umich.edu
522810Srdreslin@umich.edu#ifndef __CACHE_HH__
532810Srdreslin@umich.edu#define __CACHE_HH__
542810Srdreslin@umich.edu
552810Srdreslin@umich.edu#include "base/misc.hh" // fatal, panic, and warn
565338Sstever@gmail.com#include "mem/cache/base.hh"
575338Sstever@gmail.com#include "mem/cache/blk.hh"
585338Sstever@gmail.com#include "mem/cache/mshr.hh"
594458Sstever@eecs.umich.edu#include "sim/eventq.hh"
604458Sstever@eecs.umich.edu
612813Srdreslin@umich.edu//Forward decleration
623861Sstever@eecs.umich.educlass BasePrefetcher;
632810Srdreslin@umich.edu
642810Srdreslin@umich.edu/**
652810Srdreslin@umich.edu * A template-policy based cache. The behavior of the cache can be altered by
662810Srdreslin@umich.edu * supplying different template policies. TagStore handles all tag and data
679264Sdjordje.kovacevic@arm.com * storage @sa TagStore, \ref gem5MemorySystem "gem5 Memory System"
682810Srdreslin@umich.edu */
694672Sstever@eecs.umich.edutemplate <class TagStore>
702810Srdreslin@umich.educlass Cache : public BaseCache
712810Srdreslin@umich.edu{
722810Srdreslin@umich.edu  public:
732810Srdreslin@umich.edu    /** Define the type of cache block to use. */
742810Srdreslin@umich.edu    typedef typename TagStore::BlkType BlkType;
753860Sstever@eecs.umich.edu    /** A typedef for a list of BlkType pointers. */
763860Sstever@eecs.umich.edu    typedef typename TagStore::BlkList BlkList;
772810Srdreslin@umich.edu
782810Srdreslin@umich.edu  protected:
799347SAndreas.Sandberg@arm.com    typedef CacheBlkVisitorWrapper<Cache<TagStore>, BlkType> WrappedBlkVisitor;
802810Srdreslin@umich.edu
818856Sandreas.hansson@arm.com    /**
828856Sandreas.hansson@arm.com     * The CPU-side port extends the base cache slave port with access
838856Sandreas.hansson@arm.com     * functions for functional, atomic and timing requests.
848856Sandreas.hansson@arm.com     */
858856Sandreas.hansson@arm.com    class CpuSidePort : public CacheSlavePort
863738Sstever@eecs.umich.edu    {
878856Sandreas.hansson@arm.com      private:
883738Sstever@eecs.umich.edu
898856Sandreas.hansson@arm.com        // a pointer to our specific cache implementation
908856Sandreas.hansson@arm.com        Cache<TagStore> *cache;
913738Sstever@eecs.umich.edu
928856Sandreas.hansson@arm.com      protected:
934478Sstever@eecs.umich.edu
948975Sandreas.hansson@arm.com        virtual bool recvTimingSnoopResp(PacketPtr pkt);
958948Sandreas.hansson@arm.com
968975Sandreas.hansson@arm.com        virtual bool recvTimingReq(PacketPtr pkt);
973738Sstever@eecs.umich.edu
983738Sstever@eecs.umich.edu        virtual Tick recvAtomic(PacketPtr pkt);
993738Sstever@eecs.umich.edu
1003738Sstever@eecs.umich.edu        virtual void recvFunctional(PacketPtr pkt);
1018856Sandreas.hansson@arm.com
1028856Sandreas.hansson@arm.com        virtual unsigned deviceBlockSize() const
1038856Sandreas.hansson@arm.com        { return cache->getBlockSize(); }
1048856Sandreas.hansson@arm.com
1059090Sandreas.hansson@arm.com        virtual AddrRangeList getAddrRanges() const;
1068856Sandreas.hansson@arm.com
1078856Sandreas.hansson@arm.com      public:
1088856Sandreas.hansson@arm.com
1098856Sandreas.hansson@arm.com        CpuSidePort(const std::string &_name, Cache<TagStore> *_cache,
1108856Sandreas.hansson@arm.com                    const std::string &_label);
1118856Sandreas.hansson@arm.com
1123738Sstever@eecs.umich.edu    };
1133738Sstever@eecs.umich.edu
1148856Sandreas.hansson@arm.com    /**
1158914Sandreas.hansson@arm.com     * Override the default behaviour of sendDeferredPacket to enable
1168914Sandreas.hansson@arm.com     * the memory-side cache port to also send requests based on the
1178914Sandreas.hansson@arm.com     * current MSHR status. This queue has a pointer to our specific
1188914Sandreas.hansson@arm.com     * cache implementation and is used by the MemSidePort.
1198914Sandreas.hansson@arm.com     */
1208975Sandreas.hansson@arm.com    class MemSidePacketQueue : public MasterPacketQueue
1218914Sandreas.hansson@arm.com    {
1228914Sandreas.hansson@arm.com
1238914Sandreas.hansson@arm.com      protected:
1248914Sandreas.hansson@arm.com
1258914Sandreas.hansson@arm.com        Cache<TagStore> &cache;
1268914Sandreas.hansson@arm.com
1278914Sandreas.hansson@arm.com      public:
1288914Sandreas.hansson@arm.com
1298975Sandreas.hansson@arm.com        MemSidePacketQueue(Cache<TagStore> &cache, MasterPort &port,
1308914Sandreas.hansson@arm.com                           const std::string &label) :
1318975Sandreas.hansson@arm.com            MasterPacketQueue(cache, port, label), cache(cache) { }
1328914Sandreas.hansson@arm.com
1338914Sandreas.hansson@arm.com        /**
1348914Sandreas.hansson@arm.com         * Override the normal sendDeferredPacket and do not only
1358914Sandreas.hansson@arm.com         * consider the transmit list (used for responses), but also
1368914Sandreas.hansson@arm.com         * requests.
1378914Sandreas.hansson@arm.com         */
1388914Sandreas.hansson@arm.com        virtual void sendDeferredPacket();
1398914Sandreas.hansson@arm.com
1408914Sandreas.hansson@arm.com    };
1418914Sandreas.hansson@arm.com
1428914Sandreas.hansson@arm.com    /**
1438856Sandreas.hansson@arm.com     * The memory-side port extends the base cache master port with
1448856Sandreas.hansson@arm.com     * access functions for functional, atomic and timing snoops.
1458856Sandreas.hansson@arm.com     */
1468856Sandreas.hansson@arm.com    class MemSidePort : public CacheMasterPort
1473738Sstever@eecs.umich.edu    {
1488856Sandreas.hansson@arm.com      private:
1493738Sstever@eecs.umich.edu
1508914Sandreas.hansson@arm.com        /** The cache-specific queue. */
1518914Sandreas.hansson@arm.com        MemSidePacketQueue _queue;
1528914Sandreas.hansson@arm.com
1538856Sandreas.hansson@arm.com        // a pointer to our specific cache implementation
1548856Sandreas.hansson@arm.com        Cache<TagStore> *cache;
1553738Sstever@eecs.umich.edu
1568856Sandreas.hansson@arm.com      protected:
1574478Sstever@eecs.umich.edu
1588975Sandreas.hansson@arm.com        virtual void recvTimingSnoopReq(PacketPtr pkt);
1598948Sandreas.hansson@arm.com
1608975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1613738Sstever@eecs.umich.edu
1628948Sandreas.hansson@arm.com        virtual Tick recvAtomicSnoop(PacketPtr pkt);
1633738Sstever@eecs.umich.edu
1648948Sandreas.hansson@arm.com        virtual void recvFunctionalSnoop(PacketPtr pkt);
1654458Sstever@eecs.umich.edu
1668856Sandreas.hansson@arm.com        virtual unsigned deviceBlockSize() const
1678856Sandreas.hansson@arm.com        { return cache->getBlockSize(); }
1688856Sandreas.hansson@arm.com
1698856Sandreas.hansson@arm.com      public:
1708856Sandreas.hansson@arm.com
1718856Sandreas.hansson@arm.com        MemSidePort(const std::string &_name, Cache<TagStore> *_cache,
1728856Sandreas.hansson@arm.com                    const std::string &_label);
1733738Sstever@eecs.umich.edu    };
1743738Sstever@eecs.umich.edu
1752810Srdreslin@umich.edu    /** Tag and data Storage */
1762810Srdreslin@umich.edu    TagStore *tags;
1774626Sstever@eecs.umich.edu
1782810Srdreslin@umich.edu    /** Prefetcher */
1793861Sstever@eecs.umich.edu    BasePrefetcher *prefetcher;
1802810Srdreslin@umich.edu
1814671Sstever@eecs.umich.edu    /** Temporary cache block for occasional transitory use */
1824671Sstever@eecs.umich.edu    BlkType *tempBlock;
1834671Sstever@eecs.umich.edu
1842810Srdreslin@umich.edu    /**
1855707Shsul@eecs.umich.edu     * This cache should allocate a block on a line-sized write miss.
1863860Sstever@eecs.umich.edu     */
1873860Sstever@eecs.umich.edu    const bool doFastWrites;
1883860Sstever@eecs.umich.edu
1895875Ssteve.reinhardt@amd.com    /**
1905875Ssteve.reinhardt@amd.com     * Notify the prefetcher on every access, not just misses.
1915875Ssteve.reinhardt@amd.com     */
1925875Ssteve.reinhardt@amd.com    const bool prefetchOnAccess;
1933860Sstever@eecs.umich.edu
1943860Sstever@eecs.umich.edu    /**
1959063SAli.Saidi@ARM.com     * @todo this is a temporary workaround until the 4-phase code is committed.
1969063SAli.Saidi@ARM.com     * upstream caches need this packet until true is returned, so hold it for
1979063SAli.Saidi@ARM.com     * deletion until a subsequent call
1989063SAli.Saidi@ARM.com     */
1999063SAli.Saidi@ARM.com    std::vector<PacketPtr> pendingDelete;
2009063SAli.Saidi@ARM.com
2019063SAli.Saidi@ARM.com    /**
2023860Sstever@eecs.umich.edu     * Does all the processing necessary to perform the provided request.
2033860Sstever@eecs.umich.edu     * @param pkt The memory request to perform.
2043860Sstever@eecs.umich.edu     * @param lat The latency of the access.
2053860Sstever@eecs.umich.edu     * @param writebacks List for any writebacks that need to be performed.
2063860Sstever@eecs.umich.edu     * @param update True if the replacement data should be updated.
2075707Shsul@eecs.umich.edu     * @return Boolean indicating whether the request was satisfied.
2083860Sstever@eecs.umich.edu     */
2095388Sstever@gmail.com    bool access(PacketPtr pkt, BlkType *&blk,
2109288Sandreas.hansson@arm.com                Cycles &lat, PacketList &writebacks);
2114219Srdreslin@umich.edu
2124219Srdreslin@umich.edu    /**
2134219Srdreslin@umich.edu     *Handle doing the Compare and Swap function for SPARC.
2144219Srdreslin@umich.edu     */
2154626Sstever@eecs.umich.edu    void cmpAndSwap(BlkType *blk, PacketPtr pkt);
2163860Sstever@eecs.umich.edu
2173860Sstever@eecs.umich.edu    /**
2185350Sstever@gmail.com     * Find a block frame for new block at address addr, assuming that
2195350Sstever@gmail.com     * the block is not currently in the cache.  Append writebacks if
2205350Sstever@gmail.com     * any to provided packet list.  Return free block frame.  May
2215350Sstever@gmail.com     * return NULL if there are no replaceable blocks at the moment.
2225350Sstever@gmail.com     */
2235350Sstever@gmail.com    BlkType *allocateBlock(Addr addr, PacketList &writebacks);
2245350Sstever@gmail.com
2255350Sstever@gmail.com    /**
2263860Sstever@eecs.umich.edu     * Populates a cache block and handles all outstanding requests for the
2273860Sstever@eecs.umich.edu     * satisfied fill request. This version takes two memory requests. One
2283860Sstever@eecs.umich.edu     * contains the fill data, the other is an optional target to satisfy.
2294626Sstever@eecs.umich.edu     * @param pkt The memory request with the fill data.
2303860Sstever@eecs.umich.edu     * @param blk The cache block if it already exists.
2313860Sstever@eecs.umich.edu     * @param writebacks List for any writebacks that need to be performed.
2323860Sstever@eecs.umich.edu     * @return Pointer to the new cache block.
2333860Sstever@eecs.umich.edu     */
2344626Sstever@eecs.umich.edu    BlkType *handleFill(PacketPtr pkt, BlkType *blk,
2354626Sstever@eecs.umich.edu                        PacketList &writebacks);
2363860Sstever@eecs.umich.edu
2377667Ssteve.reinhardt@amd.com    void satisfyCpuSideRequest(PacketPtr pkt, BlkType *blk,
2387667Ssteve.reinhardt@amd.com                               bool deferred_response = false,
2397667Ssteve.reinhardt@amd.com                               bool pending_downgrade = false);
2404628Sstever@eecs.umich.edu    bool satisfyMSHR(MSHR *mshr, PacketPtr pkt, BlkType *blk);
2414626Sstever@eecs.umich.edu
2424670Sstever@eecs.umich.edu    void doTimingSupplyResponse(PacketPtr req_pkt, uint8_t *blk_data,
2435319Sstever@gmail.com                                bool already_copied, bool pending_inval);
2443860Sstever@eecs.umich.edu
2453860Sstever@eecs.umich.edu    /**
2463860Sstever@eecs.umich.edu     * Sets the blk to the new state.
2473860Sstever@eecs.umich.edu     * @param blk The cache block being snooped.
2483860Sstever@eecs.umich.edu     * @param new_state The new coherence state for the block.
2493860Sstever@eecs.umich.edu     */
2504670Sstever@eecs.umich.edu    void handleSnoop(PacketPtr ptk, BlkType *blk,
2515319Sstever@gmail.com                     bool is_timing, bool is_deferred, bool pending_inval);
2523860Sstever@eecs.umich.edu
2533860Sstever@eecs.umich.edu    /**
2543860Sstever@eecs.umich.edu     * Create a writeback request for the given block.
2553860Sstever@eecs.umich.edu     * @param blk The block to writeback.
2563860Sstever@eecs.umich.edu     * @return The writeback request for the block.
2573860Sstever@eecs.umich.edu     */
2583860Sstever@eecs.umich.edu    PacketPtr writebackBlk(BlkType *blk);
2593860Sstever@eecs.umich.edu
2609347SAndreas.Sandberg@arm.com
2619347SAndreas.Sandberg@arm.com    void memWriteback();
2629347SAndreas.Sandberg@arm.com    void memInvalidate();
2639347SAndreas.Sandberg@arm.com    bool isDirty() const;
2649347SAndreas.Sandberg@arm.com
2659347SAndreas.Sandberg@arm.com    /**
2669347SAndreas.Sandberg@arm.com     * Cache block visitor that writes back dirty cache blocks using
2679347SAndreas.Sandberg@arm.com     * functional writes.
2689347SAndreas.Sandberg@arm.com     *
2699347SAndreas.Sandberg@arm.com     * \return Always returns true.
2709347SAndreas.Sandberg@arm.com     */
2719347SAndreas.Sandberg@arm.com    bool writebackVisitor(BlkType &blk);
2729347SAndreas.Sandberg@arm.com    /**
2739347SAndreas.Sandberg@arm.com     * Cache block visitor that invalidates all blocks in the cache.
2749347SAndreas.Sandberg@arm.com     *
2759347SAndreas.Sandberg@arm.com     * @warn Dirty cache lines will not be written back to memory.
2769347SAndreas.Sandberg@arm.com     *
2779347SAndreas.Sandberg@arm.com     * \return Always returns true.
2789347SAndreas.Sandberg@arm.com     */
2799347SAndreas.Sandberg@arm.com    bool invalidateVisitor(BlkType &blk);
2809347SAndreas.Sandberg@arm.com
2819445SAndreas.Sandberg@ARM.com    /**
2829445SAndreas.Sandberg@ARM.com     * Flush a cache line due to an uncacheable memory access to the
2839445SAndreas.Sandberg@ARM.com     * line.
2849445SAndreas.Sandberg@ARM.com     *
2859445SAndreas.Sandberg@ARM.com     * @note This shouldn't normally happen, but we need to handle it
2869445SAndreas.Sandberg@ARM.com     * since some architecture models don't implement cache
2879445SAndreas.Sandberg@ARM.com     * maintenance operations. We won't even try to get a decent
2889445SAndreas.Sandberg@ARM.com     * timing here since the line should have been flushed earlier by
2899445SAndreas.Sandberg@ARM.com     * a cache maintenance operation.
2909445SAndreas.Sandberg@ARM.com     */
2919445SAndreas.Sandberg@ARM.com    void uncacheableFlush(PacketPtr pkt);
2929445SAndreas.Sandberg@ARM.com
2932810Srdreslin@umich.edu    /**
2942810Srdreslin@umich.edu     * Performs the access specified by the request.
2952982Sstever@eecs.umich.edu     * @param pkt The request to perform.
2962810Srdreslin@umich.edu     * @return The result of the access.
2972810Srdreslin@umich.edu     */
2984626Sstever@eecs.umich.edu    bool timingAccess(PacketPtr pkt);
2992810Srdreslin@umich.edu
3002810Srdreslin@umich.edu    /**
3014626Sstever@eecs.umich.edu     * Performs the access specified by the request.
3024626Sstever@eecs.umich.edu     * @param pkt The request to perform.
3039288Sandreas.hansson@arm.com     * @return The number of ticks required for the access.
3042810Srdreslin@umich.edu     */
3054626Sstever@eecs.umich.edu    Tick atomicAccess(PacketPtr pkt);
3062810Srdreslin@umich.edu
3072810Srdreslin@umich.edu    /**
3084626Sstever@eecs.umich.edu     * Performs the access specified by the request.
3094626Sstever@eecs.umich.edu     * @param pkt The request to perform.
3108702Sandreas.hansson@arm.com     * @param fromCpuSide from the CPU side port or the memory side port
3112810Srdreslin@umich.edu     */
3128702Sandreas.hansson@arm.com    void functionalAccess(PacketPtr pkt, bool fromCpuSide);
3133293Srdreslin@umich.edu
3143293Srdreslin@umich.edu    /**
3152810Srdreslin@umich.edu     * Handles a response (cache line fill/write ack) from the bus.
3162982Sstever@eecs.umich.edu     * @param pkt The request being responded to.
3172810Srdreslin@umich.edu     */
3184626Sstever@eecs.umich.edu    void handleResponse(PacketPtr pkt);
3192810Srdreslin@umich.edu
3202810Srdreslin@umich.edu    /**
3212810Srdreslin@umich.edu     * Snoops bus transactions to maintain coherence.
3222982Sstever@eecs.umich.edu     * @param pkt The current bus transaction.
3232810Srdreslin@umich.edu     */
3244626Sstever@eecs.umich.edu    void snoopTiming(PacketPtr pkt);
3252810Srdreslin@umich.edu
3264626Sstever@eecs.umich.edu    /**
3274626Sstever@eecs.umich.edu     * Snoop for the provided request in the cache and return the estimated
3284626Sstever@eecs.umich.edu     * time of completion.
3294626Sstever@eecs.umich.edu     * @param pkt The memory request to snoop
3309288Sandreas.hansson@arm.com     * @return The number of cycles required for the snoop.
3314626Sstever@eecs.umich.edu     */
3329288Sandreas.hansson@arm.com    Cycles snoopAtomic(PacketPtr pkt);
3332810Srdreslin@umich.edu
3342810Srdreslin@umich.edu    /**
3352982Sstever@eecs.umich.edu     * Squash all requests associated with specified thread.
3362810Srdreslin@umich.edu     * intended for use by I-cache.
3372982Sstever@eecs.umich.edu     * @param threadNum The thread to squash.
3382810Srdreslin@umich.edu     */
3394626Sstever@eecs.umich.edu    void squash(int threadNum);
3404626Sstever@eecs.umich.edu
3414626Sstever@eecs.umich.edu    /**
3425365Sstever@gmail.com     * Generate an appropriate downstream bus request packet for the
3435365Sstever@gmail.com     * given parameters.
3445365Sstever@gmail.com     * @param cpu_pkt  The upstream request that needs to be satisfied.
3455365Sstever@gmail.com     * @param blk The block currently in the cache corresponding to
3465365Sstever@gmail.com     * cpu_pkt (NULL if none).
3475365Sstever@gmail.com     * @param needsExclusive  Indicates that an exclusive copy is required
3485365Sstever@gmail.com     * even if the request in cpu_pkt doesn't indicate that.
3495365Sstever@gmail.com     * @return A new Packet containing the request, or NULL if the
3505365Sstever@gmail.com     * current request in cpu_pkt should just be forwarded on.
3514626Sstever@eecs.umich.edu     */
3524628Sstever@eecs.umich.edu    PacketPtr getBusPacket(PacketPtr cpu_pkt, BlkType *blk,
3539529Sandreas.hansson@arm.com                           bool needsExclusive) const;
3545365Sstever@gmail.com
3555365Sstever@gmail.com    /**
3565365Sstever@gmail.com     * Return the next MSHR to service, either a pending miss from the
3575365Sstever@gmail.com     * mshrQueue, a buffered write from the write buffer, or something
3585365Sstever@gmail.com     * from the prefetcher.  This function is responsible for
3595365Sstever@gmail.com     * prioritizing among those sources on the fly.
3605365Sstever@gmail.com     */
3614626Sstever@eecs.umich.edu    MSHR *getNextMSHR();
3625365Sstever@gmail.com
3635365Sstever@gmail.com    /**
3645365Sstever@gmail.com     * Selects an outstanding request to service.  Called when the
3655365Sstever@gmail.com     * cache gets granted the downstream bus in timing mode.
3665365Sstever@gmail.com     * @return The request to service, NULL if none found.
3675365Sstever@gmail.com     */
3684628Sstever@eecs.umich.edu    PacketPtr getTimingPacket();
3694626Sstever@eecs.umich.edu
3704626Sstever@eecs.umich.edu    /**
3714626Sstever@eecs.umich.edu     * Marks a request as in service (sent on the bus). This can have side
3724626Sstever@eecs.umich.edu     * effect since storage for no response commands is deallocated once they
3734626Sstever@eecs.umich.edu     * are successfully sent.
3744626Sstever@eecs.umich.edu     * @param pkt The request that was sent on the bus.
3754626Sstever@eecs.umich.edu     */
3767667Ssteve.reinhardt@amd.com    void markInService(MSHR *mshr, PacketPtr pkt = 0);
3774626Sstever@eecs.umich.edu
3784626Sstever@eecs.umich.edu    /**
3794626Sstever@eecs.umich.edu     * Return whether there are any outstanding misses.
3804626Sstever@eecs.umich.edu     */
3814626Sstever@eecs.umich.edu    bool outstandingMisses() const
3822810Srdreslin@umich.edu    {
3834626Sstever@eecs.umich.edu        return mshrQueue.allocated != 0;
3842810Srdreslin@umich.edu    }
3852810Srdreslin@umich.edu
3869529Sandreas.hansson@arm.com    CacheBlk *findBlock(Addr addr) const {
3874626Sstever@eecs.umich.edu        return tags->findBlock(addr);
3882810Srdreslin@umich.edu    }
3892810Srdreslin@umich.edu
3909529Sandreas.hansson@arm.com    bool inCache(Addr addr) const {
3913861Sstever@eecs.umich.edu        return (tags->findBlock(addr) != 0);
3923861Sstever@eecs.umich.edu    }
3933861Sstever@eecs.umich.edu
3949529Sandreas.hansson@arm.com    bool inMissQueue(Addr addr) const {
3954626Sstever@eecs.umich.edu        return (mshrQueue.findMatch(addr) != 0);
3963861Sstever@eecs.umich.edu    }
3975875Ssteve.reinhardt@amd.com
3985875Ssteve.reinhardt@amd.com    /**
3995875Ssteve.reinhardt@amd.com     * Find next request ready time from among possible sources.
4005875Ssteve.reinhardt@amd.com     */
4019529Sandreas.hansson@arm.com    Tick nextMSHRReadyTime() const;
4029529Sandreas.hansson@arm.com
4039529Sandreas.hansson@arm.com  public:
4049529Sandreas.hansson@arm.com    /** Instantiates a basic cache object. */
4059529Sandreas.hansson@arm.com    Cache(const Params *p, TagStore *tags);
4069529Sandreas.hansson@arm.com
4079529Sandreas.hansson@arm.com    void regStats();
4088985SAli.Saidi@ARM.com
4098985SAli.Saidi@ARM.com    /** serialize the state of the caches
4108985SAli.Saidi@ARM.com     * We currently don't support checkpointing cache state, so this panics.
4118985SAli.Saidi@ARM.com     */
4128985SAli.Saidi@ARM.com    virtual void serialize(std::ostream &os);
4138985SAli.Saidi@ARM.com    void unserialize(Checkpoint *cp, const std::string &section);
4142810Srdreslin@umich.edu};
4152810Srdreslin@umich.edu
4162810Srdreslin@umich.edu#endif // __CACHE_HH__
417