cache.hh revision 5388
12810Srdreslin@umich.edu/*
22810Srdreslin@umich.edu * Copyright (c) 2002-2005 The Regents of The University of Michigan
32810Srdreslin@umich.edu * All rights reserved.
42810Srdreslin@umich.edu *
52810Srdreslin@umich.edu * Redistribution and use in source and binary forms, with or without
62810Srdreslin@umich.edu * modification, are permitted provided that the following conditions are
72810Srdreslin@umich.edu * met: redistributions of source code must retain the above copyright
82810Srdreslin@umich.edu * notice, this list of conditions and the following disclaimer;
92810Srdreslin@umich.edu * redistributions in binary form must reproduce the above copyright
102810Srdreslin@umich.edu * notice, this list of conditions and the following disclaimer in the
112810Srdreslin@umich.edu * documentation and/or other materials provided with the distribution;
122810Srdreslin@umich.edu * neither the name of the copyright holders nor the names of its
132810Srdreslin@umich.edu * contributors may be used to endorse or promote products derived from
142810Srdreslin@umich.edu * this software without specific prior written permission.
152810Srdreslin@umich.edu *
162810Srdreslin@umich.edu * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172810Srdreslin@umich.edu * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182810Srdreslin@umich.edu * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192810Srdreslin@umich.edu * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202810Srdreslin@umich.edu * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212810Srdreslin@umich.edu * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222810Srdreslin@umich.edu * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232810Srdreslin@umich.edu * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242810Srdreslin@umich.edu * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252810Srdreslin@umich.edu * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262810Srdreslin@umich.edu * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272810Srdreslin@umich.edu *
282810Srdreslin@umich.edu * Authors: Erik Hallnor
292810Srdreslin@umich.edu *          Dave Greene
302810Srdreslin@umich.edu *          Steve Reinhardt
314458Sstever@eecs.umich.edu *          Ron Dreslinski
322810Srdreslin@umich.edu */
332810Srdreslin@umich.edu
342810Srdreslin@umich.edu/**
352810Srdreslin@umich.edu * @file
362810Srdreslin@umich.edu * Describes a cache based on template policies.
372810Srdreslin@umich.edu */
382810Srdreslin@umich.edu
392810Srdreslin@umich.edu#ifndef __CACHE_HH__
402810Srdreslin@umich.edu#define __CACHE_HH__
412810Srdreslin@umich.edu
422810Srdreslin@umich.edu#include "base/misc.hh" // fatal, panic, and warn
432810Srdreslin@umich.edu
445338Sstever@gmail.com#include "mem/cache/base.hh"
455338Sstever@gmail.com#include "mem/cache/blk.hh"
465338Sstever@gmail.com#include "mem/cache/mshr.hh"
472810Srdreslin@umich.edu
484458Sstever@eecs.umich.edu#include "sim/eventq.hh"
494458Sstever@eecs.umich.edu
502813Srdreslin@umich.edu//Forward decleration
513861Sstever@eecs.umich.educlass BasePrefetcher;
522810Srdreslin@umich.edu
532810Srdreslin@umich.edu/**
542810Srdreslin@umich.edu * A template-policy based cache. The behavior of the cache can be altered by
552810Srdreslin@umich.edu * supplying different template policies. TagStore handles all tag and data
564672Sstever@eecs.umich.edu * storage @sa TagStore.
572810Srdreslin@umich.edu */
584672Sstever@eecs.umich.edutemplate <class TagStore>
592810Srdreslin@umich.educlass Cache : public BaseCache
602810Srdreslin@umich.edu{
612810Srdreslin@umich.edu  public:
622810Srdreslin@umich.edu    /** Define the type of cache block to use. */
632810Srdreslin@umich.edu    typedef typename TagStore::BlkType BlkType;
643860Sstever@eecs.umich.edu    /** A typedef for a list of BlkType pointers. */
653860Sstever@eecs.umich.edu    typedef typename TagStore::BlkList BlkList;
662810Srdreslin@umich.edu
672810Srdreslin@umich.edu    bool prefetchAccess;
683738Sstever@eecs.umich.edu
692810Srdreslin@umich.edu  protected:
702810Srdreslin@umich.edu
713738Sstever@eecs.umich.edu    class CpuSidePort : public CachePort
723738Sstever@eecs.umich.edu    {
733738Sstever@eecs.umich.edu      public:
743738Sstever@eecs.umich.edu        CpuSidePort(const std::string &_name,
754965Ssaidi@eecs.umich.edu                    Cache<TagStore> *_cache,
765314Sstever@gmail.com                    const std::string &_label,
774965Ssaidi@eecs.umich.edu                    std::vector<Range<Addr> > filterRanges);
783738Sstever@eecs.umich.edu
793738Sstever@eecs.umich.edu        // BaseCache::CachePort just has a BaseCache *; this function
803738Sstever@eecs.umich.edu        // lets us get back the type info we lost when we stored the
813738Sstever@eecs.umich.edu        // cache pointer there.
824672Sstever@eecs.umich.edu        Cache<TagStore> *myCache() {
834672Sstever@eecs.umich.edu            return static_cast<Cache<TagStore> *>(cache);
843738Sstever@eecs.umich.edu        }
853738Sstever@eecs.umich.edu
864478Sstever@eecs.umich.edu        virtual void getDeviceAddressRanges(AddrRangeList &resp,
874478Sstever@eecs.umich.edu                                            bool &snoop);
884478Sstever@eecs.umich.edu
893738Sstever@eecs.umich.edu        virtual bool recvTiming(PacketPtr pkt);
903738Sstever@eecs.umich.edu
913738Sstever@eecs.umich.edu        virtual Tick recvAtomic(PacketPtr pkt);
923738Sstever@eecs.umich.edu
933738Sstever@eecs.umich.edu        virtual void recvFunctional(PacketPtr pkt);
943738Sstever@eecs.umich.edu    };
953738Sstever@eecs.umich.edu
963738Sstever@eecs.umich.edu    class MemSidePort : public CachePort
973738Sstever@eecs.umich.edu    {
983738Sstever@eecs.umich.edu      public:
993738Sstever@eecs.umich.edu        MemSidePort(const std::string &_name,
1004965Ssaidi@eecs.umich.edu                    Cache<TagStore> *_cache,
1015314Sstever@gmail.com                    const std::string &_label,
1024965Ssaidi@eecs.umich.edu                    std::vector<Range<Addr> > filterRanges);
1033738Sstever@eecs.umich.edu
1043738Sstever@eecs.umich.edu        // BaseCache::CachePort just has a BaseCache *; this function
1053738Sstever@eecs.umich.edu        // lets us get back the type info we lost when we stored the
1063738Sstever@eecs.umich.edu        // cache pointer there.
1074672Sstever@eecs.umich.edu        Cache<TagStore> *myCache() {
1084672Sstever@eecs.umich.edu            return static_cast<Cache<TagStore> *>(cache);
1093738Sstever@eecs.umich.edu        }
1103738Sstever@eecs.umich.edu
1114626Sstever@eecs.umich.edu        void sendPacket();
1124626Sstever@eecs.umich.edu
1134626Sstever@eecs.umich.edu        void processSendEvent();
1144458Sstever@eecs.umich.edu
1154478Sstever@eecs.umich.edu        virtual void getDeviceAddressRanges(AddrRangeList &resp,
1164478Sstever@eecs.umich.edu                                            bool &snoop);
1174478Sstever@eecs.umich.edu
1183738Sstever@eecs.umich.edu        virtual bool recvTiming(PacketPtr pkt);
1193738Sstever@eecs.umich.edu
1204458Sstever@eecs.umich.edu        virtual void recvRetry();
1214458Sstever@eecs.umich.edu
1223738Sstever@eecs.umich.edu        virtual Tick recvAtomic(PacketPtr pkt);
1233738Sstever@eecs.umich.edu
1243738Sstever@eecs.umich.edu        virtual void recvFunctional(PacketPtr pkt);
1254458Sstever@eecs.umich.edu
1264626Sstever@eecs.umich.edu        typedef EventWrapper<MemSidePort, &MemSidePort::processSendEvent>
1274626Sstever@eecs.umich.edu                SendEvent;
1283738Sstever@eecs.umich.edu    };
1293738Sstever@eecs.umich.edu
1302810Srdreslin@umich.edu    /** Tag and data Storage */
1312810Srdreslin@umich.edu    TagStore *tags;
1324626Sstever@eecs.umich.edu
1332810Srdreslin@umich.edu    /** Prefetcher */
1343861Sstever@eecs.umich.edu    BasePrefetcher *prefetcher;
1352810Srdreslin@umich.edu
1364671Sstever@eecs.umich.edu    /** Temporary cache block for occasional transitory use */
1374671Sstever@eecs.umich.edu    BlkType *tempBlock;
1384671Sstever@eecs.umich.edu
1392810Srdreslin@umich.edu    /**
1403860Sstever@eecs.umich.edu     * Can this cache should allocate a block on a line-sized write miss.
1413860Sstever@eecs.umich.edu     */
1423860Sstever@eecs.umich.edu    const bool doFastWrites;
1433860Sstever@eecs.umich.edu
1443860Sstever@eecs.umich.edu    const bool prefetchMiss;
1453860Sstever@eecs.umich.edu
1463860Sstever@eecs.umich.edu    /**
1473860Sstever@eecs.umich.edu     * Handle a replacement for the given request.
1483860Sstever@eecs.umich.edu     * @param blk A pointer to the block, usually NULL
1493860Sstever@eecs.umich.edu     * @param pkt The memory request to satisfy.
1503860Sstever@eecs.umich.edu     * @param new_state The new state of the block.
1513860Sstever@eecs.umich.edu     * @param writebacks A list to store any generated writebacks.
1523860Sstever@eecs.umich.edu     */
1534626Sstever@eecs.umich.edu    BlkType* doReplacement(BlkType *blk, PacketPtr pkt,
1543860Sstever@eecs.umich.edu                           CacheBlk::State new_state, PacketList &writebacks);
1553860Sstever@eecs.umich.edu
1563860Sstever@eecs.umich.edu    /**
1573860Sstever@eecs.umich.edu     * Does all the processing necessary to perform the provided request.
1583860Sstever@eecs.umich.edu     * @param pkt The memory request to perform.
1593860Sstever@eecs.umich.edu     * @param lat The latency of the access.
1603860Sstever@eecs.umich.edu     * @param writebacks List for any writebacks that need to be performed.
1613860Sstever@eecs.umich.edu     * @param update True if the replacement data should be updated.
1623860Sstever@eecs.umich.edu     * @return Pointer to the cache block touched by the request. NULL if it
1633860Sstever@eecs.umich.edu     * was a miss.
1643860Sstever@eecs.umich.edu     */
1655388Sstever@gmail.com    bool access(PacketPtr pkt, BlkType *&blk,
1665388Sstever@gmail.com                int &lat, PacketList &writebacks);
1674219Srdreslin@umich.edu
1684219Srdreslin@umich.edu    /**
1694219Srdreslin@umich.edu     *Handle doing the Compare and Swap function for SPARC.
1704219Srdreslin@umich.edu     */
1714626Sstever@eecs.umich.edu    void cmpAndSwap(BlkType *blk, PacketPtr pkt);
1723860Sstever@eecs.umich.edu
1733860Sstever@eecs.umich.edu    /**
1745350Sstever@gmail.com     * Find a block frame for new block at address addr, assuming that
1755350Sstever@gmail.com     * the block is not currently in the cache.  Append writebacks if
1765350Sstever@gmail.com     * any to provided packet list.  Return free block frame.  May
1775350Sstever@gmail.com     * return NULL if there are no replaceable blocks at the moment.
1785350Sstever@gmail.com     */
1795350Sstever@gmail.com    BlkType *allocateBlock(Addr addr, PacketList &writebacks);
1805350Sstever@gmail.com
1815350Sstever@gmail.com    /**
1823860Sstever@eecs.umich.edu     * Populates a cache block and handles all outstanding requests for the
1833860Sstever@eecs.umich.edu     * satisfied fill request. This version takes two memory requests. One
1843860Sstever@eecs.umich.edu     * contains the fill data, the other is an optional target to satisfy.
1853860Sstever@eecs.umich.edu     * Used for Cache::probe.
1864626Sstever@eecs.umich.edu     * @param pkt The memory request with the fill data.
1873860Sstever@eecs.umich.edu     * @param blk The cache block if it already exists.
1883860Sstever@eecs.umich.edu     * @param writebacks List for any writebacks that need to be performed.
1893860Sstever@eecs.umich.edu     * @return Pointer to the new cache block.
1903860Sstever@eecs.umich.edu     */
1914626Sstever@eecs.umich.edu    BlkType *handleFill(PacketPtr pkt, BlkType *blk,
1924626Sstever@eecs.umich.edu                        PacketList &writebacks);
1933860Sstever@eecs.umich.edu
1944665Sstever@eecs.umich.edu    void satisfyCpuSideRequest(PacketPtr pkt, BlkType *blk);
1954628Sstever@eecs.umich.edu    bool satisfyMSHR(MSHR *mshr, PacketPtr pkt, BlkType *blk);
1964626Sstever@eecs.umich.edu
1974670Sstever@eecs.umich.edu    void doTimingSupplyResponse(PacketPtr req_pkt, uint8_t *blk_data,
1985319Sstever@gmail.com                                bool already_copied, bool pending_inval);
1993860Sstever@eecs.umich.edu
2003860Sstever@eecs.umich.edu    /**
2013860Sstever@eecs.umich.edu     * Sets the blk to the new state.
2023860Sstever@eecs.umich.edu     * @param blk The cache block being snooped.
2033860Sstever@eecs.umich.edu     * @param new_state The new coherence state for the block.
2043860Sstever@eecs.umich.edu     */
2054670Sstever@eecs.umich.edu    void handleSnoop(PacketPtr ptk, BlkType *blk,
2065319Sstever@gmail.com                     bool is_timing, bool is_deferred, bool pending_inval);
2073860Sstever@eecs.umich.edu
2083860Sstever@eecs.umich.edu    /**
2093860Sstever@eecs.umich.edu     * Create a writeback request for the given block.
2103860Sstever@eecs.umich.edu     * @param blk The block to writeback.
2113860Sstever@eecs.umich.edu     * @return The writeback request for the block.
2123860Sstever@eecs.umich.edu     */
2133860Sstever@eecs.umich.edu    PacketPtr writebackBlk(BlkType *blk);
2143860Sstever@eecs.umich.edu
2152810Srdreslin@umich.edu  public:
2162810Srdreslin@umich.edu    /** Instantiates a basic cache object. */
2175034Smilesck@eecs.umich.edu    Cache(const Params *p, TagStore *tags, BasePrefetcher *prefetcher);
2182810Srdreslin@umich.edu
2193738Sstever@eecs.umich.edu    virtual Port *getPort(const std::string &if_name, int idx = -1);
2204190Ssaidi@eecs.umich.edu    virtual void deletePortRefs(Port *p);
2212813Srdreslin@umich.edu
2222810Srdreslin@umich.edu    void regStats();
2232810Srdreslin@umich.edu
2242810Srdreslin@umich.edu    /**
2252810Srdreslin@umich.edu     * Performs the access specified by the request.
2262982Sstever@eecs.umich.edu     * @param pkt The request to perform.
2272810Srdreslin@umich.edu     * @return The result of the access.
2282810Srdreslin@umich.edu     */
2294626Sstever@eecs.umich.edu    bool timingAccess(PacketPtr pkt);
2302810Srdreslin@umich.edu
2312810Srdreslin@umich.edu    /**
2324626Sstever@eecs.umich.edu     * Performs the access specified by the request.
2334626Sstever@eecs.umich.edu     * @param pkt The request to perform.
2344626Sstever@eecs.umich.edu     * @return The result of the access.
2352810Srdreslin@umich.edu     */
2364626Sstever@eecs.umich.edu    Tick atomicAccess(PacketPtr pkt);
2372810Srdreslin@umich.edu
2382810Srdreslin@umich.edu    /**
2394626Sstever@eecs.umich.edu     * Performs the access specified by the request.
2404626Sstever@eecs.umich.edu     * @param pkt The request to perform.
2414626Sstever@eecs.umich.edu     * @return The result of the access.
2422810Srdreslin@umich.edu     */
2435314Sstever@gmail.com    void functionalAccess(PacketPtr pkt, CachePort *incomingPort,
2445314Sstever@gmail.com                          CachePort *otherSidePort);
2453293Srdreslin@umich.edu
2463293Srdreslin@umich.edu    /**
2472810Srdreslin@umich.edu     * Handles a response (cache line fill/write ack) from the bus.
2482982Sstever@eecs.umich.edu     * @param pkt The request being responded to.
2492810Srdreslin@umich.edu     */
2504626Sstever@eecs.umich.edu    void handleResponse(PacketPtr pkt);
2512810Srdreslin@umich.edu
2522810Srdreslin@umich.edu    /**
2532810Srdreslin@umich.edu     * Snoops bus transactions to maintain coherence.
2542982Sstever@eecs.umich.edu     * @param pkt The current bus transaction.
2552810Srdreslin@umich.edu     */
2564626Sstever@eecs.umich.edu    void snoopTiming(PacketPtr pkt);
2572810Srdreslin@umich.edu
2584626Sstever@eecs.umich.edu    /**
2594626Sstever@eecs.umich.edu     * Snoop for the provided request in the cache and return the estimated
2604626Sstever@eecs.umich.edu     * time of completion.
2614626Sstever@eecs.umich.edu     * @param pkt The memory request to snoop
2624626Sstever@eecs.umich.edu     * @return The estimated completion time.
2634626Sstever@eecs.umich.edu     */
2644626Sstever@eecs.umich.edu    Tick snoopAtomic(PacketPtr pkt);
2652810Srdreslin@umich.edu
2662810Srdreslin@umich.edu    /**
2672982Sstever@eecs.umich.edu     * Squash all requests associated with specified thread.
2682810Srdreslin@umich.edu     * intended for use by I-cache.
2692982Sstever@eecs.umich.edu     * @param threadNum The thread to squash.
2702810Srdreslin@umich.edu     */
2714626Sstever@eecs.umich.edu    void squash(int threadNum);
2724626Sstever@eecs.umich.edu
2734626Sstever@eecs.umich.edu    /**
2745365Sstever@gmail.com     * Generate an appropriate downstream bus request packet for the
2755365Sstever@gmail.com     * given parameters.
2765365Sstever@gmail.com     * @param cpu_pkt  The upstream request that needs to be satisfied.
2775365Sstever@gmail.com     * @param blk The block currently in the cache corresponding to
2785365Sstever@gmail.com     * cpu_pkt (NULL if none).
2795365Sstever@gmail.com     * @param needsExclusive  Indicates that an exclusive copy is required
2805365Sstever@gmail.com     * even if the request in cpu_pkt doesn't indicate that.
2815365Sstever@gmail.com     * @return A new Packet containing the request, or NULL if the
2825365Sstever@gmail.com     * current request in cpu_pkt should just be forwarded on.
2834626Sstever@eecs.umich.edu     */
2844628Sstever@eecs.umich.edu    PacketPtr getBusPacket(PacketPtr cpu_pkt, BlkType *blk,
2854628Sstever@eecs.umich.edu                           bool needsExclusive);
2865365Sstever@gmail.com
2875365Sstever@gmail.com    /**
2885365Sstever@gmail.com     * Return the next MSHR to service, either a pending miss from the
2895365Sstever@gmail.com     * mshrQueue, a buffered write from the write buffer, or something
2905365Sstever@gmail.com     * from the prefetcher.  This function is responsible for
2915365Sstever@gmail.com     * prioritizing among those sources on the fly.
2925365Sstever@gmail.com     */
2934626Sstever@eecs.umich.edu    MSHR *getNextMSHR();
2945365Sstever@gmail.com
2955365Sstever@gmail.com    /**
2965365Sstever@gmail.com     * Selects an outstanding request to service.  Called when the
2975365Sstever@gmail.com     * cache gets granted the downstream bus in timing mode.
2985365Sstever@gmail.com     * @return The request to service, NULL if none found.
2995365Sstever@gmail.com     */
3004628Sstever@eecs.umich.edu    PacketPtr getTimingPacket();
3014626Sstever@eecs.umich.edu
3024626Sstever@eecs.umich.edu    /**
3034626Sstever@eecs.umich.edu     * Marks a request as in service (sent on the bus). This can have side
3044626Sstever@eecs.umich.edu     * effect since storage for no response commands is deallocated once they
3054626Sstever@eecs.umich.edu     * are successfully sent.
3064626Sstever@eecs.umich.edu     * @param pkt The request that was sent on the bus.
3074626Sstever@eecs.umich.edu     */
3084626Sstever@eecs.umich.edu    void markInService(MSHR *mshr);
3094626Sstever@eecs.umich.edu
3104626Sstever@eecs.umich.edu    /**
3114626Sstever@eecs.umich.edu     * Perform the given writeback request.
3124626Sstever@eecs.umich.edu     * @param pkt The writeback request.
3134626Sstever@eecs.umich.edu     */
3144626Sstever@eecs.umich.edu    void doWriteback(PacketPtr pkt);
3154626Sstever@eecs.umich.edu
3164626Sstever@eecs.umich.edu    /**
3174626Sstever@eecs.umich.edu     * Return whether there are any outstanding misses.
3184626Sstever@eecs.umich.edu     */
3194626Sstever@eecs.umich.edu    bool outstandingMisses() const
3202810Srdreslin@umich.edu    {
3214626Sstever@eecs.umich.edu        return mshrQueue.allocated != 0;
3222810Srdreslin@umich.edu    }
3232810Srdreslin@umich.edu
3244626Sstever@eecs.umich.edu    CacheBlk *findBlock(Addr addr) {
3254626Sstever@eecs.umich.edu        return tags->findBlock(addr);
3262810Srdreslin@umich.edu    }
3272810Srdreslin@umich.edu
3283861Sstever@eecs.umich.edu    bool inCache(Addr addr) {
3293861Sstever@eecs.umich.edu        return (tags->findBlock(addr) != 0);
3303861Sstever@eecs.umich.edu    }
3313861Sstever@eecs.umich.edu
3323861Sstever@eecs.umich.edu    bool inMissQueue(Addr addr) {
3334626Sstever@eecs.umich.edu        return (mshrQueue.findMatch(addr) != 0);
3343861Sstever@eecs.umich.edu    }
3352810Srdreslin@umich.edu};
3362810Srdreslin@umich.edu
3372810Srdreslin@umich.edu#endif // __CACHE_HH__
338