DRAMCtrl.py revision 10864:83cec4049505
1# Copyright (c) 2012-2014 ARM Limited 2# All rights reserved. 3# 4# The license below extends only to copyright in the software and shall 5# not be construed as granting a license to any other intellectual 6# property including but not limited to intellectual property relating 7# to a hardware implementation of the functionality of the software 8# licensed hereunder. You may use the software subject to the license 9# terms below provided that you ensure that this notice is replicated 10# unmodified and in its entirety in all distributions of the software, 11# modified or unmodified, in source code or in binary form. 12# 13# Copyright (c) 2013 Amin Farmahini-Farahani 14# Copyright (c) 2015 University of Kaiserslautern 15# All rights reserved. 16# 17# Redistribution and use in source and binary forms, with or without 18# modification, are permitted provided that the following conditions are 19# met: redistributions of source code must retain the above copyright 20# notice, this list of conditions and the following disclaimer; 21# redistributions in binary form must reproduce the above copyright 22# notice, this list of conditions and the following disclaimer in the 23# documentation and/or other materials provided with the distribution; 24# neither the name of the copyright holders nor the names of its 25# contributors may be used to endorse or promote products derived from 26# this software without specific prior written permission. 27# 28# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 29# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 30# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 31# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 32# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 33# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 34# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 35# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 36# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 37# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 38# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 39# 40# Authors: Andreas Hansson 41# Ani Udipi 42# Omar Naji 43# Matthias Jung 44 45from m5.params import * 46from AbstractMemory import * 47 48# Enum for memory scheduling algorithms, currently First-Come 49# First-Served and a First-Row Hit then First-Come First-Served 50class MemSched(Enum): vals = ['fcfs', 'frfcfs'] 51 52# Enum for the address mapping. With Ch, Ra, Ba, Ro and Co denoting 53# channel, rank, bank, row and column, respectively, and going from 54# MSB to LSB. Available are RoRaBaChCo and RoRaBaCoCh, that are 55# suitable for an open-page policy, optimising for sequential accesses 56# hitting in the open row. For a closed-page policy, RoCoRaBaCh 57# maximises parallelism. 58class AddrMap(Enum): vals = ['RoRaBaChCo', 'RoRaBaCoCh', 'RoCoRaBaCh'] 59 60# Enum for the page policy, either open, open_adaptive, close, or 61# close_adaptive. 62class PageManage(Enum): vals = ['open', 'open_adaptive', 'close', 63 'close_adaptive'] 64 65# DRAMCtrl is a single-channel single-ported DRAM controller model 66# that aims to model the most important system-level performance 67# effects of a DRAM without getting into too much detail of the DRAM 68# itself. 69class DRAMCtrl(AbstractMemory): 70 type = 'DRAMCtrl' 71 cxx_header = "mem/dram_ctrl.hh" 72 73 # single-ported on the system interface side, instantiate with a 74 # bus in front of the controller for multiple ports 75 port = SlavePort("Slave port") 76 77 # the basic configuration of the controller architecture, note 78 # that each entry corresponds to a burst for the specific DRAM 79 # configuration (e.g. x32 with burst length 8 is 32 bytes) and not 80 # the cacheline size or request/packet size 81 write_buffer_size = Param.Unsigned(64, "Number of write queue entries") 82 read_buffer_size = Param.Unsigned(32, "Number of read queue entries") 83 84 # threshold in percent for when to forcefully trigger writes and 85 # start emptying the write buffer 86 write_high_thresh_perc = Param.Percent(85, "Threshold to force writes") 87 88 # threshold in percentage for when to start writes if the read 89 # queue is empty 90 write_low_thresh_perc = Param.Percent(50, "Threshold to start writes") 91 92 # minimum write bursts to schedule before switching back to reads 93 min_writes_per_switch = Param.Unsigned(16, "Minimum write bursts before " 94 "switching to reads") 95 96 # scheduler, address map and page policy 97 mem_sched_policy = Param.MemSched('frfcfs', "Memory scheduling policy") 98 addr_mapping = Param.AddrMap('RoRaBaCoCh', "Address mapping policy") 99 page_policy = Param.PageManage('open_adaptive', "Page management policy") 100 101 # enforce a limit on the number of accesses per row 102 max_accesses_per_row = Param.Unsigned(16, "Max accesses per row before " 103 "closing"); 104 105 # size of DRAM Chip in Bytes 106 device_size = Param.MemorySize("Size of DRAM chip") 107 108 # pipeline latency of the controller and PHY, split into a 109 # frontend part and a backend part, with reads and writes serviced 110 # by the queues only seeing the frontend contribution, and reads 111 # serviced by the memory seeing the sum of the two 112 static_frontend_latency = Param.Latency("10ns", "Static frontend latency") 113 static_backend_latency = Param.Latency("10ns", "Static backend latency") 114 115 # the physical organisation of the DRAM 116 device_bus_width = Param.Unsigned("data bus width in bits for each DRAM "\ 117 "device/chip") 118 burst_length = Param.Unsigned("Burst lenght (BL) in beats") 119 device_rowbuffer_size = Param.MemorySize("Page (row buffer) size per "\ 120 "device/chip") 121 devices_per_rank = Param.Unsigned("Number of devices/chips per rank") 122 ranks_per_channel = Param.Unsigned("Number of ranks per channel") 123 124 # default to 0 bank groups per rank, indicating bank group architecture 125 # is not used 126 # update per memory class when bank group architecture is supported 127 bank_groups_per_rank = Param.Unsigned(0, "Number of bank groups per rank") 128 banks_per_rank = Param.Unsigned("Number of banks per rank") 129 # only used for the address mapping as the controller by 130 # construction is a single channel and multiple controllers have 131 # to be instantiated for a multi-channel configuration 132 channels = Param.Unsigned(1, "Number of channels") 133 134 # For power modelling we need to know if the DRAM has a DLL or not 135 dll = Param.Bool(True, "DRAM has DLL or not") 136 137 # DRAMPower provides in addition to the core power, the possibility to 138 # include RD/WR termination and IO power. This calculation assumes some 139 # default values. The integration of DRAMPower with gem5 does not include 140 # IO and RD/WR termination power by default. This might be added as an 141 # additional feature in the future. 142 143 # timing behaviour and constraints - all in nanoseconds 144 145 # the base clock period of the DRAM 146 tCK = Param.Latency("Clock period") 147 148 # the amount of time in nanoseconds from issuing an activate command 149 # to the data being available in the row buffer for a read/write 150 tRCD = Param.Latency("RAS to CAS delay") 151 152 # the time from issuing a read/write command to seeing the actual data 153 tCL = Param.Latency("CAS latency") 154 155 # minimum time between a precharge and subsequent activate 156 tRP = Param.Latency("Row precharge time") 157 158 # minimum time between an activate and a precharge to the same row 159 tRAS = Param.Latency("ACT to PRE delay") 160 161 # minimum time between a write data transfer and a precharge 162 tWR = Param.Latency("Write recovery time") 163 164 # minimum time between a read and precharge command 165 tRTP = Param.Latency("Read to precharge") 166 167 # time to complete a burst transfer, typically the burst length 168 # divided by two due to the DDR bus, but by making it a parameter 169 # it is easier to also evaluate SDR memories like WideIO. 170 # This parameter has to account for burst length. 171 # Read/Write requests with data size larger than one full burst are broken 172 # down into multiple requests in the controller 173 # tBURST is equivalent to the CAS-to-CAS delay (tCCD) 174 # With bank group architectures, tBURST represents the CAS-to-CAS 175 # delay for bursts to different bank groups (tCCD_S) 176 tBURST = Param.Latency("Burst duration (for DDR burst length / 2 cycles)") 177 178 # CAS-to-CAS delay for bursts to the same bank group 179 # only utilized with bank group architectures; set to 0 for default case 180 # tBURST is equivalent to tCCD_S; no explicit parameter required 181 # for CAS-to-CAS delay for bursts to different bank groups 182 tCCD_L = Param.Latency("0ns", "Same bank group CAS to CAS delay") 183 184 # time taken to complete one refresh cycle (N rows in all banks) 185 tRFC = Param.Latency("Refresh cycle time") 186 187 # refresh command interval, how often a "ref" command needs 188 # to be sent. It is 7.8 us for a 64ms refresh requirement 189 tREFI = Param.Latency("Refresh command interval") 190 191 # write-to-read, same rank turnaround penalty 192 tWTR = Param.Latency("Write to read, same rank switching time") 193 194 # read-to-write, same rank turnaround penalty 195 tRTW = Param.Latency("Read to write, same rank switching time") 196 197 # rank-to-rank bus delay penalty 198 # this does not correlate to a memory timing parameter and encompasses: 199 # 1) RD-to-RD, 2) WR-to-WR, 3) RD-to-WR, and 4) WR-to-RD 200 # different rank bus delay 201 tCS = Param.Latency("Rank to rank switching time") 202 203 # minimum row activate to row activate delay time 204 tRRD = Param.Latency("ACT to ACT delay") 205 206 # only utilized with bank group architectures; set to 0 for default case 207 tRRD_L = Param.Latency("0ns", "Same bank group ACT to ACT delay") 208 209 # time window in which a maximum number of activates are allowed 210 # to take place, set to 0 to disable 211 tXAW = Param.Latency("X activation window") 212 activation_limit = Param.Unsigned("Max number of activates in window") 213 214 # time to exit power-down mode 215 # Exit power-down to next valid command delay 216 tXP = Param.Latency("0ns", "Power-up Delay") 217 218 # Exit Powerdown to commands requiring a locked DLL 219 tXPDLL = Param.Latency("0ns", "Power-up Delay with locked DLL") 220 221 # time to exit self-refresh mode 222 tXS = Param.Latency("0ns", "Self-refresh exit latency") 223 224 # time to exit self-refresh mode with locked DLL 225 tXSDLL = Param.Latency("0ns", "Self-refresh exit latency DLL") 226 227 # Currently rolled into other params 228 ###################################################################### 229 230 # tRC - assumed to be tRAS + tRP 231 232 # Power Behaviour and Constraints 233 # DRAMs like LPDDR and WideIO have 2 external voltage domains. These are 234 # defined as VDD and VDD2. Each current is defined for each voltage domain 235 # separately. For example, current IDD0 is active-precharge current for 236 # voltage domain VDD and current IDD02 is active-precharge current for 237 # voltage domain VDD2. 238 # By default all currents are set to 0mA. Users who are only interested in 239 # the performance of DRAMs can leave them at 0. 240 241 # Operating 1 Bank Active-Precharge current 242 IDD0 = Param.Current("0mA", "Active precharge current") 243 244 # Operating 1 Bank Active-Precharge current multiple voltage Range 245 IDD02 = Param.Current("0mA", "Active precharge current VDD2") 246 247 # Precharge Power-down Current: Slow exit 248 IDD2P0 = Param.Current("0mA", "Precharge Powerdown slow") 249 250 # Precharge Power-down Current: Slow exit multiple voltage Range 251 IDD2P02 = Param.Current("0mA", "Precharge Powerdown slow VDD2") 252 253 # Precharge Power-down Current: Fast exit 254 IDD2P1 = Param.Current("0mA", "Precharge Powerdown fast") 255 256 # Precharge Power-down Current: Fast exit multiple voltage Range 257 IDD2P12 = Param.Current("0mA", "Precharge Powerdown fast VDD2") 258 259 # Precharge Standby current 260 IDD2N = Param.Current("0mA", "Precharge Standby current") 261 262 # Precharge Standby current multiple voltage range 263 IDD2N2 = Param.Current("0mA", "Precharge Standby current VDD2") 264 265 # Active Power-down current: slow exit 266 IDD3P0 = Param.Current("0mA", "Active Powerdown slow") 267 268 # Active Power-down current: slow exit multiple voltage range 269 IDD3P02 = Param.Current("0mA", "Active Powerdown slow VDD2") 270 271 # Active Power-down current : fast exit 272 IDD3P1 = Param.Current("0mA", "Active Powerdown fast") 273 274 # Active Power-down current : fast exit multiple voltage range 275 IDD3P12 = Param.Current("0mA", "Active Powerdown fast VDD2") 276 277 # Active Standby current 278 IDD3N = Param.Current("0mA", "Active Standby current") 279 280 # Active Standby current multiple voltage range 281 IDD3N2 = Param.Current("0mA", "Active Standby current VDD2") 282 283 # Burst Read Operating Current 284 IDD4R = Param.Current("0mA", "READ current") 285 286 # Burst Read Operating Current multiple voltage range 287 IDD4R2 = Param.Current("0mA", "READ current VDD2") 288 289 # Burst Write Operating Current 290 IDD4W = Param.Current("0mA", "WRITE current") 291 292 # Burst Write Operating Current multiple voltage range 293 IDD4W2 = Param.Current("0mA", "WRITE current VDD2") 294 295 # Refresh Current 296 IDD5 = Param.Current("0mA", "Refresh current") 297 298 # Refresh Current multiple voltage range 299 IDD52 = Param.Current("0mA", "Refresh current VDD2") 300 301 # Self-Refresh Current 302 IDD6 = Param.Current("0mA", "Self-refresh Current") 303 304 # Self-Refresh Current multiple voltage range 305 IDD62 = Param.Current("0mA", "Self-refresh Current VDD2") 306 307 # Main voltage range of the DRAM 308 VDD = Param.Voltage("0V", "Main Voltage Range") 309 310 # Second voltage range defined by some DRAMs 311 VDD2 = Param.Voltage("0V", "2nd Voltage Range") 312 313# A single DDR3-1600 x64 channel (one command and address bus), with 314# timings based on a DDR3-1600 4 Gbit datasheet (Micron MT41J512M8) in 315# an 8x8 configuration. 316class DDR3_1600_x64(DRAMCtrl): 317 # size of device in bytes 318 device_size = '512MB' 319 320 # 8x8 configuration, 8 devices each with an 8-bit interface 321 device_bus_width = 8 322 323 # DDR3 is a BL8 device 324 burst_length = 8 325 326 # Each device has a page (row buffer) size of 1 Kbyte (1K columns x8) 327 device_rowbuffer_size = '1kB' 328 329 # 8x8 configuration, so 8 devices 330 devices_per_rank = 8 331 332 # Use two ranks 333 ranks_per_channel = 2 334 335 # DDR3 has 8 banks in all configurations 336 banks_per_rank = 8 337 338 # 800 MHz 339 tCK = '1.25ns' 340 341 # 8 beats across an x64 interface translates to 4 clocks @ 800 MHz 342 tBURST = '5ns' 343 344 # DDR3-1600 11-11-11 345 tRCD = '13.75ns' 346 tCL = '13.75ns' 347 tRP = '13.75ns' 348 tRAS = '35ns' 349 tRRD = '6ns' 350 tXAW = '30ns' 351 activation_limit = 4 352 tRFC = '260ns' 353 354 tWR = '15ns' 355 356 # Greater of 4 CK or 7.5 ns 357 tWTR = '7.5ns' 358 359 # Greater of 4 CK or 7.5 ns 360 tRTP = '7.5ns' 361 362 # Default same rank rd-to-wr bus turnaround to 2 CK, @800 MHz = 2.5 ns 363 tRTW = '2.5ns' 364 365 # Default different rank bus delay to 2 CK, @800 MHz = 2.5 ns 366 tCS = '2.5ns' 367 368 # <=85C, half for >85C 369 tREFI = '7.8us' 370 371 # Current values from datasheet 372 IDD0 = '75mA' 373 IDD2N = '50mA' 374 IDD3N = '57mA' 375 IDD4W = '165mA' 376 IDD4R = '187mA' 377 IDD5 = '220mA' 378 VDD = '1.5V' 379 380# A single HMC-2500 x32 model based on: 381# [1] DRAMSpec: a high-level DRAM bank modelling tool 382# developed at the University of Kaiserslautern. This high level tool 383# uses RC (resistance-capacitance) and CV (capacitance-voltage) models to 384# estimate the DRAM bank latency and power numbers. 385# [2] A Logic-base Interconnect for Supporting Near Memory Computation in the 386# Hybrid Memory Cube (E. Azarkhish et. al) 387# Assumed for the HMC model is a 30 nm technology node. 388# The modelled HMC consists of 4 Gbit layers which sum up to 2GB of memory (4 389# layers). 390# Each layer has 16 vaults and each vault consists of 2 banks per layer. 391# In order to be able to use the same controller used for 2D DRAM generations 392# for HMC, the following analogy is done: 393# Channel (DDR) => Vault (HMC) 394# device_size (DDR) => size of a single layer in a vault 395# ranks per channel (DDR) => number of layers 396# banks per rank (DDR) => banks per layer 397# devices per rank (DDR) => devices per layer ( 1 for HMC). 398# The parameters for which no input is available are inherited from the DDR3 399# configuration. 400# This configuration includes the latencies from the DRAM to the logic layer of 401# the HMC 402class HMC_2500_x32(DDR3_1600_x64): 403 # size of device 404 # two banks per device with each bank 4MB [2] 405 device_size = '8MB' 406 407 # 1x32 configuration, 1 device with 32 TSVs [2] 408 device_bus_width = 32 409 410 # HMC is a BL8 device [2] 411 burst_length = 8 412 413 # Each device has a page (row buffer) size of 256 bytes [2] 414 device_rowbuffer_size = '256B' 415 416 # 1x32 configuration, so 1 device [2] 417 devices_per_rank = 1 418 419 # 4 layers so 4 ranks [2] 420 ranks_per_channel = 4 421 422 # HMC has 2 banks per layer [2] 423 # Each layer represents a rank. With 4 layers and 8 banks in total, each 424 # layer has 2 banks; thus 2 banks per rank. 425 banks_per_rank = 2 426 427 # 1250 MHz [2] 428 tCK = '0.8ns' 429 430 # 8 beats across an x32 interface translates to 4 clocks @ 1250 MHz 431 tBURST = '3.2ns' 432 433 # Values using DRAMSpec HMC model [1] 434 tRCD = '10.2ns' 435 tCL = '9.9ns' 436 tRP = '7.7ns' 437 tRAS = '21.6ns' 438 439 # tRRD depends on the power supply network for each vendor. 440 # We assume a tRRD of a double bank approach to be equal to 4 clock 441 # cycles (Assumption) 442 tRRD = '3.2ns' 443 444 # activation limit is set to 0 since there are only 2 banks per vault layer. 445 activation_limit = 0 446 447 # Values using DRAMSpec HMC model [1] 448 tRFC = '59ns' 449 tWR = '8ns' 450 tRTP = '4.9ns' 451 452 # Default different rank bus delay assumed to 1 CK for TSVs, @1250 MHz = 0.8 453 # ns (Assumption) 454 tCS = '0.8ns' 455 456 # Value using DRAMSpec HMC model [1] 457 tREFI = '3.9us' 458 459 # Set default controller parameters 460 page_policy = 'close' 461 write_buffer_size = 8 462 read_buffer_size = 8 463 addr_mapping = 'RoCoRaBaCh' 464 min_writes_per_switch = 8 465 466# A single DDR3-2133 x64 channel refining a selected subset of the 467# options for the DDR-1600 configuration, based on the same DDR3-1600 468# 4 Gbit datasheet (Micron MT41J512M8). Most parameters are kept 469# consistent across the two configurations. 470class DDR3_2133_x64(DDR3_1600_x64): 471 # 1066 MHz 472 tCK = '0.938ns' 473 474 # 8 beats across an x64 interface translates to 4 clocks @ 1066 MHz 475 tBURST = '3.752ns' 476 477 # DDR3-2133 14-14-14 478 tRCD = '13.09ns' 479 tCL = '13.09ns' 480 tRP = '13.09ns' 481 tRAS = '33ns' 482 tRRD = '5ns' 483 tXAW = '25ns' 484 485 # Current values from datasheet 486 IDD0 = '70mA' 487 IDD2N = '37mA' 488 IDD3N = '44mA' 489 IDD4W = '157mA' 490 IDD4R = '191mA' 491 IDD5 = '250mA' 492 VDD = '1.5V' 493 494# A single DDR4-2400 x64 channel (one command and address bus), with 495# timings based on a DDR4-2400 4 Gbit datasheet (Micron MT40A512M8) 496# in an 8x8 configuration. 497class DDR4_2400_x64(DRAMCtrl): 498 # size of device 499 device_size = '512MB' 500 501 # 8x8 configuration, 8 devices each with an 8-bit interface 502 device_bus_width = 8 503 504 # DDR4 is a BL8 device 505 burst_length = 8 506 507 # Each device has a page (row buffer) size of 1 Kbyte (1K columns x8) 508 device_rowbuffer_size = '1kB' 509 510 # 8x8 configuration, so 8 devices 511 devices_per_rank = 8 512 513 # Match our DDR3 configurations which is dual rank 514 ranks_per_channel = 2 515 516 # DDR4 has 2 (x16) or 4 (x4 and x8) bank groups 517 # Set to 4 for x4, x8 case 518 bank_groups_per_rank = 4 519 520 # DDR4 has 16 banks (4 bank groups) in all 521 # configurations. Currently we do not capture the additional 522 # constraints incurred by the bank groups 523 banks_per_rank = 16 524 525 # 1200 MHz 526 tCK = '0.833ns' 527 528 # 8 beats across an x64 interface translates to 4 clocks @ 1200 MHz 529 # tBURST is equivalent to the CAS-to-CAS delay (tCCD) 530 # With bank group architectures, tBURST represents the CAS-to-CAS 531 # delay for bursts to different bank groups (tCCD_S) 532 tBURST = '3.333ns' 533 534 # @2400 data rate, tCCD_L is 6 CK 535 # CAS-to-CAS delay for bursts to the same bank group 536 # tBURST is equivalent to tCCD_S; no explicit parameter required 537 # for CAS-to-CAS delay for bursts to different bank groups 538 tCCD_L = '5ns'; 539 540 # DDR4-2400 17-17-17 541 tRCD = '14.16ns' 542 tCL = '14.16ns' 543 tRP = '14.16ns' 544 tRAS = '32ns' 545 546 # RRD_S (different bank group) for 1K page is MAX(4 CK, 3.3ns) 547 tRRD = '3.3ns' 548 549 # RRD_L (same bank group) for 1K page is MAX(4 CK, 4.9ns) 550 tRRD_L = '4.9ns'; 551 552 tXAW = '21ns' 553 activation_limit = 4 554 tRFC = '350ns' 555 556 tWR = '15ns' 557 558 # Here using the average of WTR_S and WTR_L 559 tWTR = '5ns' 560 561 # Greater of 4 CK or 7.5 ns 562 tRTP = '7.5ns' 563 564 # Default same rank rd-to-wr bus turnaround to 2 CK, @1200 MHz = 1.666 ns 565 tRTW = '1.666ns' 566 567 # Default different rank bus delay to 2 CK, @1200 MHz = 1.666 ns 568 tCS = '1.666ns' 569 570 # <=85C, half for >85C 571 tREFI = '7.8us' 572 573 # Current values from datasheet 574 IDD0 = '64mA' 575 IDD02 = '4mA' 576 IDD2N = '50mA' 577 IDD3N = '67mA' 578 IDD3N2 = '3mA' 579 IDD4W = '180mA' 580 IDD4R = '160mA' 581 IDD5 = '192mA' 582 VDD = '1.2V' 583 VDD2 = '2.5V' 584 585# A single LPDDR2-S4 x32 interface (one command/address bus), with 586# default timings based on a LPDDR2-1066 4 Gbit part (Micron MT42L128M32D1) 587# in a 1x32 configuration. 588class LPDDR2_S4_1066_x32(DRAMCtrl): 589 # No DLL in LPDDR2 590 dll = False 591 592 # size of device 593 device_size = '512MB' 594 595 # 1x32 configuration, 1 device with a 32-bit interface 596 device_bus_width = 32 597 598 # LPDDR2_S4 is a BL4 and BL8 device 599 burst_length = 8 600 601 # Each device has a page (row buffer) size of 1KB 602 # (this depends on the memory density) 603 device_rowbuffer_size = '1kB' 604 605 # 1x32 configuration, so 1 device 606 devices_per_rank = 1 607 608 # Use a single rank 609 ranks_per_channel = 1 610 611 # LPDDR2-S4 has 8 banks in all configurations 612 banks_per_rank = 8 613 614 # 533 MHz 615 tCK = '1.876ns' 616 617 # Fixed at 15 ns 618 tRCD = '15ns' 619 620 # 8 CK read latency, 4 CK write latency @ 533 MHz, 1.876 ns cycle time 621 tCL = '15ns' 622 623 # Pre-charge one bank 15 ns (all banks 18 ns) 624 tRP = '15ns' 625 626 tRAS = '42ns' 627 tWR = '15ns' 628 629 tRTP = '7.5ns' 630 631 # 8 beats across an x32 DDR interface translates to 4 clocks @ 533 MHz. 632 # Note this is a BL8 DDR device. 633 # Requests larger than 32 bytes are broken down into multiple requests 634 # in the controller 635 tBURST = '7.5ns' 636 637 # LPDDR2-S4, 4 Gbit 638 tRFC = '130ns' 639 tREFI = '3.9us' 640 641 # Irrespective of speed grade, tWTR is 7.5 ns 642 tWTR = '7.5ns' 643 644 # Default same rank rd-to-wr bus turnaround to 2 CK, @533 MHz = 3.75 ns 645 tRTW = '3.75ns' 646 647 # Default different rank bus delay to 2 CK, @533 MHz = 3.75 ns 648 tCS = '3.75ns' 649 650 # Activate to activate irrespective of density and speed grade 651 tRRD = '10.0ns' 652 653 # Irrespective of density, tFAW is 50 ns 654 tXAW = '50ns' 655 activation_limit = 4 656 657 # Current values from datasheet 658 IDD0 = '15mA' 659 IDD02 = '70mA' 660 IDD2N = '2mA' 661 IDD2N2 = '30mA' 662 IDD3N = '2.5mA' 663 IDD3N2 = '30mA' 664 IDD4W = '10mA' 665 IDD4W2 = '190mA' 666 IDD4R = '3mA' 667 IDD4R2 = '220mA' 668 IDD5 = '40mA' 669 IDD52 = '150mA' 670 VDD = '1.8V' 671 VDD2 = '1.2V' 672 673# A single WideIO x128 interface (one command and address bus), with 674# default timings based on an estimated WIO-200 8 Gbit part. 675class WideIO_200_x128(DRAMCtrl): 676 # No DLL for WideIO 677 dll = False 678 679 # size of device 680 device_size = '1024MB' 681 682 # 1x128 configuration, 1 device with a 128-bit interface 683 device_bus_width = 128 684 685 # This is a BL4 device 686 burst_length = 4 687 688 # Each device has a page (row buffer) size of 4KB 689 # (this depends on the memory density) 690 device_rowbuffer_size = '4kB' 691 692 # 1x128 configuration, so 1 device 693 devices_per_rank = 1 694 695 # Use one rank for a one-high die stack 696 ranks_per_channel = 1 697 698 # WideIO has 4 banks in all configurations 699 banks_per_rank = 4 700 701 # 200 MHz 702 tCK = '5ns' 703 704 # WIO-200 705 tRCD = '18ns' 706 tCL = '18ns' 707 tRP = '18ns' 708 tRAS = '42ns' 709 tWR = '15ns' 710 # Read to precharge is same as the burst 711 tRTP = '20ns' 712 713 # 4 beats across an x128 SDR interface translates to 4 clocks @ 200 MHz. 714 # Note this is a BL4 SDR device. 715 tBURST = '20ns' 716 717 # WIO 8 Gb 718 tRFC = '210ns' 719 720 # WIO 8 Gb, <=85C, half for >85C 721 tREFI = '3.9us' 722 723 # Greater of 2 CK or 15 ns, 2 CK @ 200 MHz = 10 ns 724 tWTR = '15ns' 725 726 # Default same rank rd-to-wr bus turnaround to 2 CK, @200 MHz = 10 ns 727 tRTW = '10ns' 728 729 # Default different rank bus delay to 2 CK, @200 MHz = 10 ns 730 tCS = '10ns' 731 732 # Activate to activate irrespective of density and speed grade 733 tRRD = '10.0ns' 734 735 # Two instead of four activation window 736 tXAW = '50ns' 737 activation_limit = 2 738 739 # The WideIO specification does not provide current information 740 741# A single LPDDR3 x32 interface (one command/address bus), with 742# default timings based on a LPDDR3-1600 4 Gbit part (Micron 743# EDF8132A1MC) in a 1x32 configuration. 744class LPDDR3_1600_x32(DRAMCtrl): 745 # No DLL for LPDDR3 746 dll = False 747 748 # size of device 749 device_size = '512MB' 750 751 # 1x32 configuration, 1 device with a 32-bit interface 752 device_bus_width = 32 753 754 # LPDDR3 is a BL8 device 755 burst_length = 8 756 757 # Each device has a page (row buffer) size of 4KB 758 device_rowbuffer_size = '4kB' 759 760 # 1x32 configuration, so 1 device 761 devices_per_rank = 1 762 763 # Technically the datasheet is a dual-rank package, but for 764 # comparison with the LPDDR2 config we stick to a single rank 765 ranks_per_channel = 1 766 767 # LPDDR3 has 8 banks in all configurations 768 banks_per_rank = 8 769 770 # 800 MHz 771 tCK = '1.25ns' 772 773 tRCD = '18ns' 774 775 # 12 CK read latency, 6 CK write latency @ 800 MHz, 1.25 ns cycle time 776 tCL = '15ns' 777 778 tRAS = '42ns' 779 tWR = '15ns' 780 781 # Greater of 4 CK or 7.5 ns, 4 CK @ 800 MHz = 5 ns 782 tRTP = '7.5ns' 783 784 # Pre-charge one bank 18 ns (all banks 21 ns) 785 tRP = '18ns' 786 787 # 8 beats across a x32 DDR interface translates to 4 clocks @ 800 MHz. 788 # Note this is a BL8 DDR device. 789 # Requests larger than 32 bytes are broken down into multiple requests 790 # in the controller 791 tBURST = '5ns' 792 793 # LPDDR3, 4 Gb 794 tRFC = '130ns' 795 tREFI = '3.9us' 796 797 # Irrespective of speed grade, tWTR is 7.5 ns 798 tWTR = '7.5ns' 799 800 # Default same rank rd-to-wr bus turnaround to 2 CK, @800 MHz = 2.5 ns 801 tRTW = '2.5ns' 802 803 # Default different rank bus delay to 2 CK, @800 MHz = 2.5 ns 804 tCS = '2.5ns' 805 806 # Activate to activate irrespective of density and speed grade 807 tRRD = '10.0ns' 808 809 # Irrespective of size, tFAW is 50 ns 810 tXAW = '50ns' 811 activation_limit = 4 812 813 # Current values from datasheet 814 IDD0 = '8mA' 815 IDD02 = '60mA' 816 IDD2N = '0.8mA' 817 IDD2N2 = '26mA' 818 IDD3N = '2mA' 819 IDD3N2 = '34mA' 820 IDD4W = '2mA' 821 IDD4W2 = '190mA' 822 IDD4R = '2mA' 823 IDD4R2 = '230mA' 824 IDD5 = '28mA' 825 IDD52 = '150mA' 826 VDD = '1.8V' 827 VDD2 = '1.2V' 828 829# A single GDDR5 x64 interface, with 830# default timings based on a GDDR5-4000 1 Gbit part (SK Hynix 831# H5GQ1H24AFR) in a 2x32 configuration. 832class GDDR5_4000_x64(DRAMCtrl): 833 # size of device 834 device_size = '128MB' 835 836 # 2x32 configuration, 1 device with a 32-bit interface 837 device_bus_width = 32 838 839 # GDDR5 is a BL8 device 840 burst_length = 8 841 842 # Each device has a page (row buffer) size of 2Kbits (256Bytes) 843 device_rowbuffer_size = '256B' 844 845 # 2x32 configuration, so 2 devices 846 devices_per_rank = 2 847 848 # assume single rank 849 ranks_per_channel = 1 850 851 # GDDR5 has 4 bank groups 852 bank_groups_per_rank = 4 853 854 # GDDR5 has 16 banks with 4 bank groups 855 banks_per_rank = 16 856 857 # 1000 MHz 858 tCK = '1ns' 859 860 # 8 beats across an x64 interface translates to 2 clocks @ 1000 MHz 861 # Data bus runs @2000 Mhz => DDR ( data runs at 4000 MHz ) 862 # 8 beats at 4000 MHz = 2 beats at 1000 MHz 863 # tBURST is equivalent to the CAS-to-CAS delay (tCCD) 864 # With bank group architectures, tBURST represents the CAS-to-CAS 865 # delay for bursts to different bank groups (tCCD_S) 866 tBURST = '2ns' 867 868 # @1000MHz data rate, tCCD_L is 3 CK 869 # CAS-to-CAS delay for bursts to the same bank group 870 # tBURST is equivalent to tCCD_S; no explicit parameter required 871 # for CAS-to-CAS delay for bursts to different bank groups 872 tCCD_L = '3ns'; 873 874 tRCD = '12ns' 875 876 # tCL is not directly found in datasheet and assumed equal tRCD 877 tCL = '12ns' 878 879 tRP = '12ns' 880 tRAS = '28ns' 881 882 # RRD_S (different bank group) 883 # RRD_S is 5.5 ns in datasheet. 884 # rounded to the next multiple of tCK 885 tRRD = '6ns' 886 887 # RRD_L (same bank group) 888 # RRD_L is 5.5 ns in datasheet. 889 # rounded to the next multiple of tCK 890 tRRD_L = '6ns' 891 892 tXAW = '23ns' 893 894 # tXAW < 4 x tRRD. 895 # Therefore, activation limit is set to 0 896 activation_limit = 0 897 898 tRFC = '65ns' 899 tWR = '12ns' 900 901 # Here using the average of WTR_S and WTR_L 902 tWTR = '5ns' 903 904 # Read-to-Precharge 2 CK 905 tRTP = '2ns' 906 907 # Assume 2 cycles 908 tRTW = '2ns' 909 910 # Default different rank bus delay to 2 CK, @1000 MHz = 2 ns 911 tCS = '2ns' 912 tREFI = '3.9us' 913