i8254xGBe_defs.hh revision 9335
1/* 2 * Copyright (c) 2006 The Regents of The University of Michigan 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions are 7 * met: redistributions of source code must retain the above copyright 8 * notice, this list of conditions and the following disclaimer; 9 * redistributions in binary form must reproduce the above copyright 10 * notice, this list of conditions and the following disclaimer in the 11 * documentation and/or other materials provided with the distribution; 12 * neither the name of the copyright holders nor the names of its 13 * contributors may be used to endorse or promote products derived from 14 * this software without specific prior written permission. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 * 28 * Authors: Ali Saidi 29 */ 30 31/* @file 32 * Register and structure descriptions for Intel's 8254x line of gigabit ethernet controllers. 33 */ 34#include "base/bitfield.hh" 35 36namespace iGbReg { 37 38 39// Registers used by the Intel GbE NIC 40const uint32_t REG_CTRL = 0x00000; 41const uint32_t REG_STATUS = 0x00008; 42const uint32_t REG_EECD = 0x00010; 43const uint32_t REG_EERD = 0x00014; 44const uint32_t REG_CTRL_EXT = 0x00018; 45const uint32_t REG_MDIC = 0x00020; 46const uint32_t REG_FCAL = 0x00028; 47const uint32_t REG_FCAH = 0x0002C; 48const uint32_t REG_FCT = 0x00030; 49const uint32_t REG_VET = 0x00038; 50const uint32_t REG_PBA = 0x01000; 51const uint32_t REG_ICR = 0x000C0; 52const uint32_t REG_ITR = 0x000C4; 53const uint32_t REG_ICS = 0x000C8; 54const uint32_t REG_IMS = 0x000D0; 55const uint32_t REG_IMC = 0x000D8; 56const uint32_t REG_IAM = 0x000E0; 57const uint32_t REG_RCTL = 0x00100; 58const uint32_t REG_FCTTV = 0x00170; 59const uint32_t REG_TIPG = 0x00410; 60const uint32_t REG_AIFS = 0x00458; 61const uint32_t REG_LEDCTL = 0x00e00; 62const uint32_t REG_EICR = 0x01580; 63const uint32_t REG_IVAR0 = 0x01700; 64const uint32_t REG_FCRTL = 0x02160; 65const uint32_t REG_FCRTH = 0x02168; 66const uint32_t REG_RDBAL = 0x02800; 67const uint32_t REG_RDBAH = 0x02804; 68const uint32_t REG_RDLEN = 0x02808; 69const uint32_t REG_SRRCTL = 0x0280C; 70const uint32_t REG_RDH = 0x02810; 71const uint32_t REG_RDT = 0x02818; 72const uint32_t REG_RDTR = 0x02820; 73const uint32_t REG_RXDCTL = 0x02828; 74const uint32_t REG_RADV = 0x0282C; 75const uint32_t REG_TCTL = 0x00400; 76const uint32_t REG_TDBAL = 0x03800; 77const uint32_t REG_TDBAH = 0x03804; 78const uint32_t REG_TDLEN = 0x03808; 79const uint32_t REG_TDH = 0x03810; 80const uint32_t REG_TXDCA_CTL = 0x03814; 81const uint32_t REG_TDT = 0x03818; 82const uint32_t REG_TIDV = 0x03820; 83const uint32_t REG_TXDCTL = 0x03828; 84const uint32_t REG_TADV = 0x0382C; 85const uint32_t REG_TDWBAL = 0x03838; 86const uint32_t REG_TDWBAH = 0x0383C; 87const uint32_t REG_CRCERRS = 0x04000; 88const uint32_t REG_RXCSUM = 0x05000; 89const uint32_t REG_RLPML = 0x05004; 90const uint32_t REG_RFCTL = 0x05008; 91const uint32_t REG_MTA = 0x05200; 92const uint32_t REG_RAL = 0x05400; 93const uint32_t REG_RAH = 0x05404; 94const uint32_t REG_VFTA = 0x05600; 95 96const uint32_t REG_WUC = 0x05800; 97const uint32_t REG_MANC = 0x05820; 98const uint32_t REG_SWSM = 0x05B50; 99const uint32_t REG_FWSM = 0x05B54; 100const uint32_t REG_SWFWSYNC = 0x05B5C; 101 102const uint8_t EEPROM_READ_OPCODE_SPI = 0x03; 103const uint8_t EEPROM_RDSR_OPCODE_SPI = 0x05; 104const uint8_t EEPROM_SIZE = 64; 105const uint16_t EEPROM_CSUM = 0xBABA; 106 107const uint8_t VLAN_FILTER_TABLE_SIZE = 128; 108const uint8_t RCV_ADDRESS_TABLE_SIZE = 24; 109const uint8_t MULTICAST_TABLE_SIZE = 128; 110const uint32_t STATS_REGS_SIZE = 0x228; 111 112 113// Registers in that are accessed in the PHY 114const uint8_t PHY_PSTATUS = 0x1; 115const uint8_t PHY_PID = 0x2; 116const uint8_t PHY_EPID = 0x3; 117const uint8_t PHY_GSTATUS = 10; 118const uint8_t PHY_EPSTATUS = 15; 119const uint8_t PHY_AGC = 18; 120 121// Receive Descriptor Status Flags 122const uint16_t RXDS_DYNINT = 0x800; 123const uint16_t RXDS_UDPV = 0x400; 124const uint16_t RXDS_CRCV = 0x100; 125const uint16_t RXDS_PIF = 0x080; 126const uint16_t RXDS_IPCS = 0x040; 127const uint16_t RXDS_TCPCS = 0x020; 128const uint16_t RXDS_UDPCS = 0x010; 129const uint16_t RXDS_VP = 0x008; 130const uint16_t RXDS_IXSM = 0x004; 131const uint16_t RXDS_EOP = 0x002; 132const uint16_t RXDS_DD = 0x001; 133 134// Receive Descriptor Error Flags 135const uint8_t RXDE_RXE = 0x80; 136const uint8_t RXDE_IPE = 0x40; 137const uint8_t RXDE_TCPE = 0x20; 138const uint8_t RXDE_SEQ = 0x04; 139const uint8_t RXDE_SE = 0x02; 140const uint8_t RXDE_CE = 0x01; 141 142// Receive Descriptor Extended Error Flags 143const uint16_t RXDEE_HBO = 0x008; 144const uint16_t RXDEE_CE = 0x010; 145const uint16_t RXDEE_LE = 0x020; 146const uint16_t RXDEE_PE = 0x080; 147const uint16_t RXDEE_OSE = 0x100; 148const uint16_t RXDEE_USE = 0x200; 149const uint16_t RXDEE_TCPE = 0x400; 150const uint16_t RXDEE_IPE = 0x800; 151 152 153// Receive Descriptor Types 154const uint8_t RXDT_LEGACY = 0x00; 155const uint8_t RXDT_ADV_ONEBUF = 0x01; 156const uint8_t RXDT_ADV_SPLIT_A = 0x05; 157 158// Receive Descriptor Packet Types 159const uint16_t RXDP_IPV4 = 0x001; 160const uint16_t RXDP_IPV4E = 0x002; 161const uint16_t RXDP_IPV6 = 0x004; 162const uint16_t RXDP_IPV6E = 0x008; 163const uint16_t RXDP_TCP = 0x010; 164const uint16_t RXDP_UDP = 0x020; 165const uint16_t RXDP_SCTP = 0x040; 166const uint16_t RXDP_NFS = 0x080; 167 168// Interrupt types 169enum IntTypes 170{ 171 IT_NONE = 0x00000, //dummy value 172 IT_TXDW = 0x00001, 173 IT_TXQE = 0x00002, 174 IT_LSC = 0x00004, 175 IT_RXSEQ = 0x00008, 176 IT_RXDMT = 0x00010, 177 IT_RXO = 0x00040, 178 IT_RXT = 0x00080, 179 IT_MADC = 0x00200, 180 IT_RXCFG = 0x00400, 181 IT_GPI0 = 0x02000, 182 IT_GPI1 = 0x04000, 183 IT_TXDLOW = 0x08000, 184 IT_SRPD = 0x10000, 185 IT_ACK = 0x20000 186}; 187 188// Receive Descriptor struct 189struct RxDesc { 190 union { 191 struct { 192 Addr buf; 193 uint16_t len; 194 uint16_t csum; 195 uint8_t status; 196 uint8_t errors; 197 uint16_t vlan; 198 } legacy; 199 struct { 200 Addr pkt; 201 Addr hdr; 202 } adv_read; 203 struct { 204 uint16_t rss_type:4; 205 uint16_t pkt_type:12; 206 uint16_t __reserved1:5; 207 uint16_t header_len:10; 208 uint16_t sph:1; 209 union { 210 struct { 211 uint16_t id; 212 uint16_t csum; 213 }; 214 uint32_t rss_hash; 215 }; 216 uint32_t status:20; 217 uint32_t errors:12; 218 uint16_t pkt_len; 219 uint16_t vlan_tag; 220 } adv_wb ; 221 }; 222}; 223 224struct TxDesc { 225 uint64_t d1; 226 uint64_t d2; 227}; 228 229namespace TxdOp { 230const uint8_t TXD_CNXT = 0x0; 231const uint8_t TXD_DATA = 0x1; 232const uint8_t TXD_ADVCNXT = 0x2; 233const uint8_t TXD_ADVDATA = 0x3; 234 235inline bool isLegacy(TxDesc *d) { return !bits(d->d2,29,29); } 236inline uint8_t getType(TxDesc *d) { return bits(d->d2, 23,20); } 237inline bool isType(TxDesc *d, uint8_t type) { return getType(d) == type; } 238inline bool isTypes(TxDesc *d, uint8_t t1, uint8_t t2) { return isType(d, t1) || isType(d, t2); } 239inline bool isAdvDesc(TxDesc *d) { return !isLegacy(d) && isTypes(d, TXD_ADVDATA,TXD_ADVCNXT); } 240inline bool isContext(TxDesc *d) { return !isLegacy(d) && isTypes(d,TXD_CNXT, TXD_ADVCNXT); } 241inline bool isData(TxDesc *d) { return !isLegacy(d) && isTypes(d, TXD_DATA, TXD_ADVDATA); } 242 243inline Addr getBuf(TxDesc *d) { assert(isLegacy(d) || isData(d)); return d->d1; } 244inline Addr getLen(TxDesc *d) { if (isLegacy(d)) return bits(d->d2,15,0); else return bits(d->d2, 19,0); } 245inline void setDd(TxDesc *d) { replaceBits(d->d2, 35, 32, ULL(1)); } 246 247inline bool ide(TxDesc *d) { return bits(d->d2, 31,31) && (getType(d) == TXD_DATA || isLegacy(d)); } 248inline bool vle(TxDesc *d) { assert(isLegacy(d) || isData(d)); return bits(d->d2, 30,30); } 249inline bool rs(TxDesc *d) { return bits(d->d2, 27,27); } 250inline bool ic(TxDesc *d) { assert(isLegacy(d) || isData(d)); return isLegacy(d) && bits(d->d2, 26,26); } 251inline bool tse(TxDesc *d) { 252 if (isTypes(d, TXD_CNXT, TXD_DATA)) 253 return bits(d->d2, 26,26); 254 if (isType(d, TXD_ADVDATA)) 255 return bits(d->d2, 31, 31); 256 return false; 257} 258 259inline bool ifcs(TxDesc *d) { assert(isLegacy(d) || isData(d)); return bits(d->d2, 25,25); } 260inline bool eop(TxDesc *d) { assert(isLegacy(d) || isData(d)); return bits(d->d2, 24,24); } 261inline bool ip(TxDesc *d) { assert(isContext(d)); return bits(d->d2, 25,25); } 262inline bool tcp(TxDesc *d) { assert(isContext(d)); return bits(d->d2, 24,24); } 263 264inline uint8_t getCso(TxDesc *d) { assert(isLegacy(d)); return bits(d->d2, 23,16); } 265inline uint8_t getCss(TxDesc *d) { assert(isLegacy(d)); return bits(d->d2, 47,40); } 266 267inline bool ixsm(TxDesc *d) { return isData(d) && bits(d->d2, 40,40); } 268inline bool txsm(TxDesc *d) { return isData(d) && bits(d->d2, 41,41); } 269 270inline int tucse(TxDesc *d) { assert(isContext(d)); return bits(d->d1,63,48); } 271inline int tucso(TxDesc *d) { assert(isContext(d)); return bits(d->d1,47,40); } 272inline int tucss(TxDesc *d) { assert(isContext(d)); return bits(d->d1,39,32); } 273inline int ipcse(TxDesc *d) { assert(isContext(d)); return bits(d->d1,31,16); } 274inline int ipcso(TxDesc *d) { assert(isContext(d)); return bits(d->d1,15,8); } 275inline int ipcss(TxDesc *d) { assert(isContext(d)); return bits(d->d1,7,0); } 276inline int mss(TxDesc *d) { assert(isContext(d)); return bits(d->d2,63,48); } 277inline int hdrlen(TxDesc *d) { 278 assert(isContext(d)); 279 if (!isAdvDesc(d)) 280 return bits(d->d2,47,40); 281 return bits(d->d2, 47,40) + bits(d->d1, 8,0) + bits(d->d1, 15, 9); 282} 283 284inline int getTsoLen(TxDesc *d) { assert(isType(d, TXD_ADVDATA)); return bits(d->d2, 63,46); } 285inline int utcmd(TxDesc *d) { assert(isContext(d)); return bits(d->d2,24,31); } 286} // namespace TxdOp 287 288 289#define ADD_FIELD32(NAME, OFFSET, BITS) \ 290 inline uint32_t NAME() { return bits(_data, OFFSET+BITS-1, OFFSET); } \ 291 inline void NAME(uint32_t d) { replaceBits(_data, OFFSET+BITS-1, OFFSET,d); } 292 293#define ADD_FIELD64(NAME, OFFSET, BITS) \ 294 inline uint64_t NAME() { return bits(_data, OFFSET+BITS-1, OFFSET); } \ 295 inline void NAME(uint64_t d) { replaceBits(_data, OFFSET+BITS-1, OFFSET,d); } 296 297struct Regs { 298 template<class T> 299 struct Reg { 300 T _data; 301 T operator()() { return _data; } 302 const Reg<T> &operator=(T d) { _data = d; return *this;} 303 bool operator==(T d) { return d == _data; } 304 void operator()(T d) { _data = d; } 305 Reg() { _data = 0; } 306 void serialize(std::ostream &os) 307 { 308 SERIALIZE_SCALAR(_data); 309 } 310 void unserialize(Checkpoint *cp, const std::string §ion) 311 { 312 UNSERIALIZE_SCALAR(_data); 313 } 314 }; 315 316 struct CTRL : public Reg<uint32_t> { // 0x0000 CTRL Register 317 using Reg<uint32_t>::operator=; 318 ADD_FIELD32(fd,0,1); // full duplex 319 ADD_FIELD32(bem,1,1); // big endian mode 320 ADD_FIELD32(pcipr,2,1); // PCI priority 321 ADD_FIELD32(lrst,3,1); // link reset 322 ADD_FIELD32(tme,4,1); // test mode enable 323 ADD_FIELD32(asde,5,1); // Auto-speed detection 324 ADD_FIELD32(slu,6,1); // Set link up 325 ADD_FIELD32(ilos,7,1); // invert los-of-signal 326 ADD_FIELD32(speed,8,2); // speed selection bits 327 ADD_FIELD32(be32,10,1); // big endian mode 32 328 ADD_FIELD32(frcspd,11,1); // force speed 329 ADD_FIELD32(frcdpx,12,1); // force duplex 330 ADD_FIELD32(duden,13,1); // dock/undock enable 331 ADD_FIELD32(dudpol,14,1); // dock/undock polarity 332 ADD_FIELD32(fphyrst,15,1); // force phy reset 333 ADD_FIELD32(extlen,16,1); // external link status enable 334 ADD_FIELD32(rsvd,17,1); // reserved 335 ADD_FIELD32(sdp0d,18,1); // software controlled pin data 336 ADD_FIELD32(sdp1d,19,1); // software controlled pin data 337 ADD_FIELD32(sdp2d,20,1); // software controlled pin data 338 ADD_FIELD32(sdp3d,21,1); // software controlled pin data 339 ADD_FIELD32(sdp0i,22,1); // software controlled pin dir 340 ADD_FIELD32(sdp1i,23,1); // software controlled pin dir 341 ADD_FIELD32(sdp2i,24,1); // software controlled pin dir 342 ADD_FIELD32(sdp3i,25,1); // software controlled pin dir 343 ADD_FIELD32(rst,26,1); // reset 344 ADD_FIELD32(rfce,27,1); // receive flow control enable 345 ADD_FIELD32(tfce,28,1); // transmit flow control enable 346 ADD_FIELD32(rte,29,1); // routing tag enable 347 ADD_FIELD32(vme,30,1); // vlan enable 348 ADD_FIELD32(phyrst,31,1); // phy reset 349 }; 350 CTRL ctrl; 351 352 struct STATUS : public Reg<uint32_t> { // 0x0008 STATUS Register 353 using Reg<uint32_t>::operator=; 354 ADD_FIELD32(fd,0,1); // full duplex 355 ADD_FIELD32(lu,1,1); // link up 356 ADD_FIELD32(func,2,2); // function id 357 ADD_FIELD32(txoff,4,1); // transmission paused 358 ADD_FIELD32(tbimode,5,1); // tbi mode 359 ADD_FIELD32(speed,6,2); // link speed 360 ADD_FIELD32(asdv,8,2); // auto speed detection value 361 ADD_FIELD32(mtxckok,10,1); // mtx clock running ok 362 ADD_FIELD32(pci66,11,1); // In 66Mhz pci slot 363 ADD_FIELD32(bus64,12,1); // in 64 bit slot 364 ADD_FIELD32(pcix,13,1); // Pci mode 365 ADD_FIELD32(pcixspd,14,2); // pci x speed 366 }; 367 STATUS sts; 368 369 struct EECD : public Reg<uint32_t> { // 0x0010 EECD Register 370 using Reg<uint32_t>::operator=; 371 ADD_FIELD32(sk,0,1); // clack input to the eeprom 372 ADD_FIELD32(cs,1,1); // chip select to eeprom 373 ADD_FIELD32(din,2,1); // data input to eeprom 374 ADD_FIELD32(dout,3,1); // data output bit 375 ADD_FIELD32(fwe,4,2); // flash write enable 376 ADD_FIELD32(ee_req,6,1); // request eeprom access 377 ADD_FIELD32(ee_gnt,7,1); // grant eeprom access 378 ADD_FIELD32(ee_pres,8,1); // eeprom present 379 ADD_FIELD32(ee_size,9,1); // eeprom size 380 ADD_FIELD32(ee_sz1,10,1); // eeprom size 381 ADD_FIELD32(rsvd,11,2); // reserved 382 ADD_FIELD32(ee_type,13,1); // type of eeprom 383 } ; 384 EECD eecd; 385 386 struct EERD : public Reg<uint32_t> { // 0x0014 EERD Register 387 using Reg<uint32_t>::operator=; 388 ADD_FIELD32(start,0,1); // start read 389 ADD_FIELD32(done,1,1); // done read 390 ADD_FIELD32(addr,2,14); // address 391 ADD_FIELD32(data,16,16); // data 392 }; 393 EERD eerd; 394 395 struct CTRL_EXT : public Reg<uint32_t> { // 0x0018 CTRL_EXT Register 396 using Reg<uint32_t>::operator=; 397 ADD_FIELD32(gpi_en,0,4); // enable interrupts from gpio 398 ADD_FIELD32(phyint,5,1); // reads the phy internal int status 399 ADD_FIELD32(sdp2_data,6,1); // data from gpio sdp 400 ADD_FIELD32(spd3_data,7,1); // data frmo gpio sdp 401 ADD_FIELD32(spd2_iodir,10,1); // direction of sdp2 402 ADD_FIELD32(spd3_iodir,11,1); // direction of sdp2 403 ADD_FIELD32(asdchk,12,1); // initiate auto-speed-detection 404 ADD_FIELD32(eerst,13,1); // reset the eeprom 405 ADD_FIELD32(spd_byps,15,1); // bypass speed select 406 ADD_FIELD32(ro_dis,17,1); // disable relaxed memory ordering 407 ADD_FIELD32(vreg,21,1); // power down the voltage regulator 408 ADD_FIELD32(link_mode,22,2); // interface to talk to the link 409 ADD_FIELD32(iame, 27,1); // interrupt acknowledge auto-mask ?? 410 ADD_FIELD32(drv_loaded, 28,1);// driver is loaded and incharge of device 411 ADD_FIELD32(timer_clr, 29,1); // clear interrupt timers after IMS clear ?? 412 }; 413 CTRL_EXT ctrl_ext; 414 415 struct MDIC : public Reg<uint32_t> { // 0x0020 MDIC Register 416 using Reg<uint32_t>::operator=; 417 ADD_FIELD32(data,0,16); // data 418 ADD_FIELD32(regadd,16,5); // register address 419 ADD_FIELD32(phyadd,21,5); // phy addresses 420 ADD_FIELD32(op,26,2); // opcode 421 ADD_FIELD32(r,28,1); // ready 422 ADD_FIELD32(i,29,1); // interrupt 423 ADD_FIELD32(e,30,1); // error 424 }; 425 MDIC mdic; 426 427 struct ICR : public Reg<uint32_t> { // 0x00C0 ICR Register 428 using Reg<uint32_t>::operator=; 429 ADD_FIELD32(txdw,0,1) // tx descr witten back 430 ADD_FIELD32(txqe,1,1) // tx queue empty 431 ADD_FIELD32(lsc,2,1) // link status change 432 ADD_FIELD32(rxseq,3,1) // rcv sequence error 433 ADD_FIELD32(rxdmt0,4,1) // rcv descriptor min thresh 434 ADD_FIELD32(rsvd1,5,1) // reserved 435 ADD_FIELD32(rxo,6,1) // receive overrunn 436 ADD_FIELD32(rxt0,7,1) // receiver timer interrupt 437 ADD_FIELD32(mdac,9,1) // mdi/o access complete 438 ADD_FIELD32(rxcfg,10,1) // recv /c/ ordered sets 439 ADD_FIELD32(phyint,12,1) // phy interrupt 440 ADD_FIELD32(gpi1,13,1) // gpi int 1 441 ADD_FIELD32(gpi2,14,1) // gpi int 2 442 ADD_FIELD32(txdlow,15,1) // transmit desc low thresh 443 ADD_FIELD32(srpd,16,1) // small receive packet detected 444 ADD_FIELD32(ack,17,1); // receive ack frame 445 ADD_FIELD32(int_assert, 31,1); // interrupt caused a system interrupt 446 }; 447 ICR icr; 448 449 uint32_t imr; // register that contains the current interrupt mask 450 451 struct ITR : public Reg<uint32_t> { // 0x00C4 ITR Register 452 using Reg<uint32_t>::operator=; 453 ADD_FIELD32(interval, 0,16); // minimum inter-interrutp inteval 454 // specified in 256ns interrupts 455 }; 456 ITR itr; 457 458 // When CTRL_EXT.IAME and the ICR.INT_ASSERT is 1 an ICR read or write 459 // causes the IAM register contents to be written into the IMC 460 // automatically clearing all interrupts that have a bit in the IAM set 461 uint32_t iam; 462 463 struct RCTL : public Reg<uint32_t> { // 0x0100 RCTL Register 464 using Reg<uint32_t>::operator=; 465 ADD_FIELD32(rst,0,1); // Reset 466 ADD_FIELD32(en,1,1); // Enable 467 ADD_FIELD32(sbp,2,1); // Store bad packets 468 ADD_FIELD32(upe,3,1); // Unicast Promiscuous enabled 469 ADD_FIELD32(mpe,4,1); // Multicast promiscuous enabled 470 ADD_FIELD32(lpe,5,1); // long packet reception enabled 471 ADD_FIELD32(lbm,6,2); // 472 ADD_FIELD32(rdmts,8,2); // 473 ADD_FIELD32(mo,12,2); // 474 ADD_FIELD32(mdr,14,1); // 475 ADD_FIELD32(bam,15,1); // 476 ADD_FIELD32(bsize,16,2); // 477 ADD_FIELD32(vfe,18,1); // 478 ADD_FIELD32(cfien,19,1); // 479 ADD_FIELD32(cfi,20,1); // 480 ADD_FIELD32(dpf,22,1); // discard pause frames 481 ADD_FIELD32(pmcf,23,1); // pass mac control frames 482 ADD_FIELD32(bsex,25,1); // buffer size extension 483 ADD_FIELD32(secrc,26,1); // strip ethernet crc from incoming packet 484 unsigned descSize() 485 { 486 switch(bsize()) { 487 case 0: return bsex() == 0 ? 2048 : 0; 488 case 1: return bsex() == 0 ? 1024 : 16384; 489 case 2: return bsex() == 0 ? 512 : 8192; 490 case 3: return bsex() == 0 ? 256 : 4096; 491 default: 492 return 0; 493 } 494 } 495 }; 496 RCTL rctl; 497 498 struct FCTTV : public Reg<uint32_t> { // 0x0170 FCTTV 499 using Reg<uint32_t>::operator=; 500 ADD_FIELD32(ttv,0,16); // Transmit Timer Value 501 }; 502 FCTTV fcttv; 503 504 struct TCTL : public Reg<uint32_t> { // 0x0400 TCTL Register 505 using Reg<uint32_t>::operator=; 506 ADD_FIELD32(rst,0,1); // Reset 507 ADD_FIELD32(en,1,1); // Enable 508 ADD_FIELD32(bce,2,1); // busy check enable 509 ADD_FIELD32(psp,3,1); // pad short packets 510 ADD_FIELD32(ct,4,8); // collision threshold 511 ADD_FIELD32(cold,12,10); // collision distance 512 ADD_FIELD32(swxoff,22,1); // software xoff transmission 513 ADD_FIELD32(pbe,23,1); // packet burst enable 514 ADD_FIELD32(rtlc,24,1); // retransmit late collisions 515 ADD_FIELD32(nrtu,25,1); // on underrun no TX 516 ADD_FIELD32(mulr,26,1); // multiple request 517 }; 518 TCTL tctl; 519 520 struct PBA : public Reg<uint32_t> { // 0x1000 PBA Register 521 using Reg<uint32_t>::operator=; 522 ADD_FIELD32(rxa,0,16); 523 ADD_FIELD32(txa,16,16); 524 }; 525 PBA pba; 526 527 struct FCRTL : public Reg<uint32_t> { // 0x2160 FCRTL Register 528 using Reg<uint32_t>::operator=; 529 ADD_FIELD32(rtl,3,28); // make this bigger than the spec so we can have 530 // a larger buffer 531 ADD_FIELD32(xone, 31,1); 532 }; 533 FCRTL fcrtl; 534 535 struct FCRTH : public Reg<uint32_t> { // 0x2168 FCRTL Register 536 using Reg<uint32_t>::operator=; 537 ADD_FIELD32(rth,3,13); // make this bigger than the spec so we can have 538 //a larger buffer 539 ADD_FIELD32(xfce, 31,1); 540 }; 541 FCRTH fcrth; 542 543 struct RDBA : public Reg<uint64_t> { // 0x2800 RDBA Register 544 using Reg<uint64_t>::operator=; 545 ADD_FIELD64(rdbal,0,32); // base address of rx descriptor ring 546 ADD_FIELD64(rdbah,32,32); // base address of rx descriptor ring 547 }; 548 RDBA rdba; 549 550 struct RDLEN : public Reg<uint32_t> { // 0x2808 RDLEN Register 551 using Reg<uint32_t>::operator=; 552 ADD_FIELD32(len,7,13); // number of bytes in the descriptor buffer 553 }; 554 RDLEN rdlen; 555 556 struct SRRCTL : public Reg<uint32_t> { // 0x280C SRRCTL Register 557 using Reg<uint32_t>::operator=; 558 ADD_FIELD32(pktlen, 0, 8); 559 ADD_FIELD32(hdrlen, 8, 8); // guess based on header, not documented 560 ADD_FIELD32(desctype, 25,3); // type of descriptor 000 legacy, 001 adv, 561 //101 hdr split 562 unsigned bufLen() { return pktlen() << 10; } 563 unsigned hdrLen() { return hdrlen() << 6; } 564 }; 565 SRRCTL srrctl; 566 567 struct RDH : public Reg<uint32_t> { // 0x2810 RDH Register 568 using Reg<uint32_t>::operator=; 569 ADD_FIELD32(rdh,0,16); // head of the descriptor ring 570 }; 571 RDH rdh; 572 573 struct RDT : public Reg<uint32_t> { // 0x2818 RDT Register 574 using Reg<uint32_t>::operator=; 575 ADD_FIELD32(rdt,0,16); // tail of the descriptor ring 576 }; 577 RDT rdt; 578 579 struct RDTR : public Reg<uint32_t> { // 0x2820 RDTR Register 580 using Reg<uint32_t>::operator=; 581 ADD_FIELD32(delay,0,16); // receive delay timer 582 ADD_FIELD32(fpd, 31,1); // flush partial descriptor block ?? 583 }; 584 RDTR rdtr; 585 586 struct RXDCTL : public Reg<uint32_t> { // 0x2828 RXDCTL Register 587 using Reg<uint32_t>::operator=; 588 ADD_FIELD32(pthresh,0,6); // prefetch threshold, less that this 589 // consider prefetch 590 ADD_FIELD32(hthresh,8,6); // number of descriptors in host mem to 591 // consider prefetch 592 ADD_FIELD32(wthresh,16,6); // writeback threshold 593 ADD_FIELD32(gran,24,1); // granularity 0 = desc, 1 = cacheline 594 }; 595 RXDCTL rxdctl; 596 597 struct RADV : public Reg<uint32_t> { // 0x282C RADV Register 598 using Reg<uint32_t>::operator=; 599 ADD_FIELD32(idv,0,16); // absolute interrupt delay 600 }; 601 RADV radv; 602 603 struct RSRPD : public Reg<uint32_t> { // 0x2C00 RSRPD Register 604 using Reg<uint32_t>::operator=; 605 ADD_FIELD32(idv,0,12); // size to interrutp on small packets 606 }; 607 RSRPD rsrpd; 608 609 struct TDBA : public Reg<uint64_t> { // 0x3800 TDBAL Register 610 using Reg<uint64_t>::operator=; 611 ADD_FIELD64(tdbal,0,32); // base address of transmit descriptor ring 612 ADD_FIELD64(tdbah,32,32); // base address of transmit descriptor ring 613 }; 614 TDBA tdba; 615 616 struct TDLEN : public Reg<uint32_t> { // 0x3808 TDLEN Register 617 using Reg<uint32_t>::operator=; 618 ADD_FIELD32(len,7,13); // number of bytes in the descriptor buffer 619 }; 620 TDLEN tdlen; 621 622 struct TDH : public Reg<uint32_t> { // 0x3810 TDH Register 623 using Reg<uint32_t>::operator=; 624 ADD_FIELD32(tdh,0,16); // head of the descriptor ring 625 }; 626 TDH tdh; 627 628 struct TXDCA_CTL : public Reg<uint32_t> { // 0x3814 TXDCA_CTL Register 629 using Reg<uint32_t>::operator=; 630 ADD_FIELD32(cpu_mask, 0, 5); 631 ADD_FIELD32(enabled, 5,1); 632 ADD_FIELD32(relax_ordering, 6, 1); 633 }; 634 TXDCA_CTL txdca_ctl; 635 636 struct TDT : public Reg<uint32_t> { // 0x3818 TDT Register 637 using Reg<uint32_t>::operator=; 638 ADD_FIELD32(tdt,0,16); // tail of the descriptor ring 639 }; 640 TDT tdt; 641 642 struct TIDV : public Reg<uint32_t> { // 0x3820 TIDV Register 643 using Reg<uint32_t>::operator=; 644 ADD_FIELD32(idv,0,16); // interrupt delay 645 }; 646 TIDV tidv; 647 648 struct TXDCTL : public Reg<uint32_t> { // 0x3828 TXDCTL Register 649 using Reg<uint32_t>::operator=; 650 ADD_FIELD32(pthresh, 0,6); // if number of descriptors control has is 651 // below this number, a prefetch is considered 652 ADD_FIELD32(hthresh,8,8); // number of valid descriptors is host memory 653 // before a prefetch is considered 654 ADD_FIELD32(wthresh,16,6); // number of descriptors to keep until 655 // writeback is considered 656 ADD_FIELD32(gran, 24,1); // granulatiry of above values (0 = cacheline, 657 // 1 == desscriptor) 658 ADD_FIELD32(lwthresh,25,7); // xmit descriptor low thresh, interrupt 659 // below this level 660 }; 661 TXDCTL txdctl; 662 663 struct TADV : public Reg<uint32_t> { // 0x382C TADV Register 664 using Reg<uint32_t>::operator=; 665 ADD_FIELD32(idv,0,16); // absolute interrupt delay 666 }; 667 TADV tadv; 668/* 669 struct TDWBA : public Reg<uint64_t> { // 0x3838 TDWBA Register 670 using Reg<uint64_t>::operator=; 671 ADD_FIELD64(en,0,1); // enable transmit description ring address writeback 672 ADD_FIELD64(tdwbal,2,32); // base address of transmit descriptor ring address writeback 673 ADD_FIELD64(tdwbah,32,32); // base address of transmit descriptor ring 674 }; 675 TDWBA tdwba;*/ 676 uint64_t tdwba; 677 678 struct RXCSUM : public Reg<uint32_t> { // 0x5000 RXCSUM Register 679 using Reg<uint32_t>::operator=; 680 ADD_FIELD32(pcss,0,8); 681 ADD_FIELD32(ipofld,8,1); 682 ADD_FIELD32(tuofld,9,1); 683 ADD_FIELD32(pcsd, 13,1); 684 }; 685 RXCSUM rxcsum; 686 687 uint32_t rlpml; // 0x5004 RLPML probably maximum accepted packet size 688 689 struct RFCTL : public Reg<uint32_t> { // 0x5008 RFCTL Register 690 using Reg<uint32_t>::operator=; 691 ADD_FIELD32(iscsi_dis,0,1); 692 ADD_FIELD32(iscsi_dwc,1,5); 693 ADD_FIELD32(nfsw_dis,6,1); 694 ADD_FIELD32(nfsr_dis,7,1); 695 ADD_FIELD32(nfs_ver,8,2); 696 ADD_FIELD32(ipv6_dis,10,1); 697 ADD_FIELD32(ipv6xsum_dis,11,1); 698 ADD_FIELD32(ackdis,13,1); 699 ADD_FIELD32(ipfrsp_dis,14,1); 700 ADD_FIELD32(exsten,15,1); 701 }; 702 RFCTL rfctl; 703 704 struct MANC : public Reg<uint32_t> { // 0x5820 MANC Register 705 using Reg<uint32_t>::operator=; 706 ADD_FIELD32(smbus,0,1); // SMBus enabled ##### 707 ADD_FIELD32(asf,1,1); // ASF enabled ##### 708 ADD_FIELD32(ronforce,2,1); // reset of force 709 ADD_FIELD32(rsvd,3,5); // reserved 710 ADD_FIELD32(rmcp1,8,1); // rcmp1 filtering 711 ADD_FIELD32(rmcp2,9,1); // rcmp2 filtering 712 ADD_FIELD32(ipv4,10,1); // enable ipv4 713 ADD_FIELD32(ipv6,11,1); // enable ipv6 714 ADD_FIELD32(snap,12,1); // accept snap 715 ADD_FIELD32(arp,13,1); // filter arp ##### 716 ADD_FIELD32(neighbor,14,1); // neighbor discovery 717 ADD_FIELD32(arp_resp,15,1); // arp response 718 ADD_FIELD32(tcorst,16,1); // tco reset happened 719 ADD_FIELD32(rcvtco,17,1); // receive tco enabled ###### 720 ADD_FIELD32(blkphyrst,18,1);// block phy resets ######## 721 ADD_FIELD32(rcvall,19,1); // receive all 722 ADD_FIELD32(macaddrfltr,20,1); // mac address filtering ###### 723 ADD_FIELD32(mng2host,21,1); // mng2 host packets ####### 724 ADD_FIELD32(ipaddrfltr,22,1); // ip address filtering 725 ADD_FIELD32(xsumfilter,23,1); // checksum filtering 726 ADD_FIELD32(brfilter,24,1); // broadcast filtering 727 ADD_FIELD32(smbreq,25,1); // smb request 728 ADD_FIELD32(smbgnt,26,1); // smb grant 729 ADD_FIELD32(smbclkin,27,1); // smbclkin 730 ADD_FIELD32(smbdatain,28,1); // smbdatain 731 ADD_FIELD32(smbdataout,29,1); // smb data out 732 ADD_FIELD32(smbclkout,30,1); // smb clock out 733 }; 734 MANC manc; 735 736 struct SWSM : public Reg<uint32_t> { // 0x5B50 SWSM register 737 using Reg<uint32_t>::operator=; 738 ADD_FIELD32(smbi,0,1); // Semaphone bit 739 ADD_FIELD32(swesmbi, 1,1); // Software eeporm semaphore 740 ADD_FIELD32(wmng, 2,1); // Wake MNG clock 741 ADD_FIELD32(reserved, 3, 29); 742 }; 743 SWSM swsm; 744 745 struct FWSM : public Reg<uint32_t> { // 0x5B54 FWSM register 746 using Reg<uint32_t>::operator=; 747 ADD_FIELD32(eep_fw_semaphore,0,1); 748 ADD_FIELD32(fw_mode, 1,3); 749 ADD_FIELD32(ide, 4,1); 750 ADD_FIELD32(sol, 5,1); 751 ADD_FIELD32(eep_roload, 6,1); 752 ADD_FIELD32(reserved, 7,8); 753 ADD_FIELD32(fw_val_bit, 15, 1); 754 ADD_FIELD32(reset_cnt, 16, 3); 755 ADD_FIELD32(ext_err_ind, 19, 6); 756 ADD_FIELD32(reserved2, 25, 7); 757 }; 758 FWSM fwsm; 759 760 uint32_t sw_fw_sync; 761 762 void serialize(std::ostream &os) 763 { 764 paramOut(os, "ctrl", ctrl._data); 765 paramOut(os, "sts", sts._data); 766 paramOut(os, "eecd", eecd._data); 767 paramOut(os, "eerd", eerd._data); 768 paramOut(os, "ctrl_ext", ctrl_ext._data); 769 paramOut(os, "mdic", mdic._data); 770 paramOut(os, "icr", icr._data); 771 SERIALIZE_SCALAR(imr); 772 paramOut(os, "itr", itr._data); 773 SERIALIZE_SCALAR(iam); 774 paramOut(os, "rctl", rctl._data); 775 paramOut(os, "fcttv", fcttv._data); 776 paramOut(os, "tctl", tctl._data); 777 paramOut(os, "pba", pba._data); 778 paramOut(os, "fcrtl", fcrtl._data); 779 paramOut(os, "fcrth", fcrth._data); 780 paramOut(os, "rdba", rdba._data); 781 paramOut(os, "rdlen", rdlen._data); 782 paramOut(os, "srrctl", srrctl._data); 783 paramOut(os, "rdh", rdh._data); 784 paramOut(os, "rdt", rdt._data); 785 paramOut(os, "rdtr", rdtr._data); 786 paramOut(os, "rxdctl", rxdctl._data); 787 paramOut(os, "radv", radv._data); 788 paramOut(os, "rsrpd", rsrpd._data); 789 paramOut(os, "tdba", tdba._data); 790 paramOut(os, "tdlen", tdlen._data); 791 paramOut(os, "tdh", tdh._data); 792 paramOut(os, "txdca_ctl", txdca_ctl._data); 793 paramOut(os, "tdt", tdt._data); 794 paramOut(os, "tidv", tidv._data); 795 paramOut(os, "txdctl", txdctl._data); 796 paramOut(os, "tadv", tadv._data); 797 //paramOut(os, "tdwba", tdwba._data); 798 SERIALIZE_SCALAR(tdwba); 799 paramOut(os, "rxcsum", rxcsum._data); 800 SERIALIZE_SCALAR(rlpml); 801 paramOut(os, "rfctl", rfctl._data); 802 paramOut(os, "manc", manc._data); 803 paramOut(os, "swsm", swsm._data); 804 paramOut(os, "fwsm", fwsm._data); 805 SERIALIZE_SCALAR(sw_fw_sync); 806 } 807 808 void unserialize(Checkpoint *cp, const std::string §ion) 809 { 810 paramIn(cp, section, "ctrl", ctrl._data); 811 paramIn(cp, section, "sts", sts._data); 812 paramIn(cp, section, "eecd", eecd._data); 813 paramIn(cp, section, "eerd", eerd._data); 814 paramIn(cp, section, "ctrl_ext", ctrl_ext._data); 815 paramIn(cp, section, "mdic", mdic._data); 816 paramIn(cp, section, "icr", icr._data); 817 UNSERIALIZE_SCALAR(imr); 818 paramIn(cp, section, "itr", itr._data); 819 UNSERIALIZE_SCALAR(iam); 820 paramIn(cp, section, "rctl", rctl._data); 821 paramIn(cp, section, "fcttv", fcttv._data); 822 paramIn(cp, section, "tctl", tctl._data); 823 paramIn(cp, section, "pba", pba._data); 824 paramIn(cp, section, "fcrtl", fcrtl._data); 825 paramIn(cp, section, "fcrth", fcrth._data); 826 paramIn(cp, section, "rdba", rdba._data); 827 paramIn(cp, section, "rdlen", rdlen._data); 828 paramIn(cp, section, "srrctl", srrctl._data); 829 paramIn(cp, section, "rdh", rdh._data); 830 paramIn(cp, section, "rdt", rdt._data); 831 paramIn(cp, section, "rdtr", rdtr._data); 832 paramIn(cp, section, "rxdctl", rxdctl._data); 833 paramIn(cp, section, "radv", radv._data); 834 paramIn(cp, section, "rsrpd", rsrpd._data); 835 paramIn(cp, section, "tdba", tdba._data); 836 paramIn(cp, section, "tdlen", tdlen._data); 837 paramIn(cp, section, "tdh", tdh._data); 838 paramIn(cp, section, "txdca_ctl", txdca_ctl._data); 839 paramIn(cp, section, "tdt", tdt._data); 840 paramIn(cp, section, "tidv", tidv._data); 841 paramIn(cp, section, "txdctl", txdctl._data); 842 paramIn(cp, section, "tadv", tadv._data); 843 UNSERIALIZE_SCALAR(tdwba); 844 //paramIn(cp, section, "tdwba", tdwba._data); 845 paramIn(cp, section, "rxcsum", rxcsum._data); 846 UNSERIALIZE_SCALAR(rlpml); 847 paramIn(cp, section, "rfctl", rfctl._data); 848 paramIn(cp, section, "manc", manc._data); 849 paramIn(cp, section, "swsm", swsm._data); 850 paramIn(cp, section, "fwsm", fwsm._data); 851 UNSERIALIZE_SCALAR(sw_fw_sync); 852 } 853}; 854} // namespace iGbReg 855