i8254xGBe.cc revision 10905
12SN/A/*
29448SAndreas.Sandberg@ARM.com * Copyright (c) 2006 The Regents of The University of Michigan
37338SAli.Saidi@ARM.com * All rights reserved.
47338SAli.Saidi@ARM.com *
57338SAli.Saidi@ARM.com * Redistribution and use in source and binary forms, with or without
67338SAli.Saidi@ARM.com * modification, are permitted provided that the following conditions are
77338SAli.Saidi@ARM.com * met: redistributions of source code must retain the above copyright
87338SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer;
97338SAli.Saidi@ARM.com * redistributions in binary form must reproduce the above copyright
107338SAli.Saidi@ARM.com * notice, this list of conditions and the following disclaimer in the
117338SAli.Saidi@ARM.com * documentation and/or other materials provided with the distribution;
127338SAli.Saidi@ARM.com * neither the name of the copyright holders nor the names of its
137338SAli.Saidi@ARM.com * contributors may be used to endorse or promote products derived from
141762SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272SN/A *
282SN/A * Authors: Ali Saidi
292SN/A */
302SN/A
312SN/A/* @file
322SN/A * Device model for Intel's 8254x line of gigabit ethernet controllers.
332SN/A * In particular an 82547 revision 2 (82547GI) MAC because it seems to have the
342SN/A * fewest workarounds in the driver. It will probably work with most of the
352SN/A * other MACs with slight modifications.
362SN/A */
372SN/A
382SN/A
392665Ssaidi@eecs.umich.edu/*
402665Ssaidi@eecs.umich.edu * @todo really there are multiple dma engines.. we should implement them.
412SN/A */
422SN/A
438779Sgblack@eecs.umich.edu#include <algorithm>
448779Sgblack@eecs.umich.edu#include <memory>
458779Sgblack@eecs.umich.edu
462439SN/A#include "base/inet.hh"
478779Sgblack@eecs.umich.edu#include "base/trace.hh"
488229Snate@binkert.org#include "debug/Drain.hh"
496216Snate@binkert.org#include "debug/EthernetAll.hh"
50146SN/A#include "dev/i8254xGBe.hh"
51146SN/A#include "mem/packet.hh"
52146SN/A#include "mem/packet_access.hh"
53146SN/A#include "params/IGbE.hh"
54146SN/A#include "sim/stats.hh"
556216Snate@binkert.org#include "sim/system.hh"
566658Snate@binkert.org
578229Snate@binkert.orgusing namespace iGbReg;
581717SN/Ausing namespace Net;
598887Sgeoffrey.blake@arm.com
608887Sgeoffrey.blake@arm.comIGbE::IGbE(const Params *p)
61146SN/A    : EtherDevice(p), etherInt(NULL), cpa(NULL), drainManager(NULL),
621977SN/A      rxFifo(p->rx_fifo_size), txFifo(p->tx_fifo_size), rxTick(false),
632683Sktlim@umich.edu      txTick(false), txFifoTick(false), rxDmaPacket(false), pktOffset(0),
641717SN/A      fetchDelay(p->fetch_delay), wbDelay(p->wb_delay),
65146SN/A      fetchCompDelay(p->fetch_comp_delay), wbCompDelay(p->wb_comp_delay),
662683Sktlim@umich.edu      rxWriteDelay(p->rx_write_delay), txReadDelay(p->tx_read_delay),
678232Snate@binkert.org      rdtrEvent(this), radvEvent(this),
688232Snate@binkert.org      tadvEvent(this), tidvEvent(this), tickEvent(this), interEvent(this),
698232Snate@binkert.org      rxDescCache(this, name()+".RxDesc", p->rx_desc_cache_size),
708779Sgblack@eecs.umich.edu      txDescCache(this, name()+".TxDesc", p->tx_desc_cache_size),
713348Sbinkertn@umich.edu      lastInterrupt(0)
726105Ssteve.reinhardt@amd.com{
736216Snate@binkert.org    etherInt = new IGbEInt(name() + ".int", this);
742036SN/A
75146SN/A    // Initialized internal registers per Intel documentation
768817Sgblack@eecs.umich.edu    // All registers intialized to 0 by per register constructor
778793Sgblack@eecs.umich.edu    regs.ctrl.fd(1);
7856SN/A    regs.ctrl.lrst(1);
7956SN/A    regs.ctrl.speed(2);
80695SN/A    regs.ctrl.frcspd(1);
812901Ssaidi@eecs.umich.edu    regs.sts.speed(3); // Say we're 1000Mbps
822SN/A    regs.sts.fd(1); // full duplex
832SN/A    regs.sts.lu(1); // link up
842449SN/A    regs.eecd.fwe(1);
851355SN/A    regs.eecd.ee_type(1);
865529Snate@binkert.org    regs.imr = 0;
879023Sgblack@eecs.umich.edu    regs.iam = 0;
88224SN/A    regs.rxdctl.gran(1);
898793Sgblack@eecs.umich.edu    regs.rxdctl.wthresh(1);
909384SAndreas.Sandberg@arm.com    regs.fcrth(1);
919384SAndreas.Sandberg@arm.com    regs.tdwba = 0;
928793Sgblack@eecs.umich.edu    regs.rlpml = 0;
938820Sgblack@eecs.umich.edu    regs.sw_fw_sync = 0;
949384SAndreas.Sandberg@arm.com
952SN/A    regs.pba.rxa(0x30);
966029Ssteve.reinhardt@amd.com    regs.pba.txa(0x10);
972672Sktlim@umich.edu
982683Sktlim@umich.edu    eeOpBits            = 0;
992SN/A    eeAddrBits          = 0;
1008733Sgeoffrey.blake@arm.com    eeDataBits          = 0;
1018733Sgeoffrey.blake@arm.com    eeOpcode            = 0;
1028733Sgeoffrey.blake@arm.com
1038733Sgeoffrey.blake@arm.com    // clear all 64 16 bit words of the eeprom
1048733Sgeoffrey.blake@arm.com    memset(&flash, 0, EEPROM_SIZE*2);
1058733Sgeoffrey.blake@arm.com
1068733Sgeoffrey.blake@arm.com    // Set the MAC address
1078733Sgeoffrey.blake@arm.com    memcpy(flash, p->hardware_address.bytes(), ETH_ADDR_LEN);
1088733Sgeoffrey.blake@arm.com    for (int x = 0; x < ETH_ADDR_LEN/2; x++)
1098733Sgeoffrey.blake@arm.com        flash[x] = htobe(flash[x]);
1108733Sgeoffrey.blake@arm.com
1112SN/A    uint16_t csum = 0;
112334SN/A    for (int x = 0; x < EEPROM_SIZE; x++)
1138834Satgutier@umich.edu        csum += htobe(flash[x]);
1148834Satgutier@umich.edu
115140SN/A
116334SN/A    // Magic happy checksum value
1172SN/A    flash[EEPROM_SIZE-1] = htobe((uint16_t)(EEPROM_CSUM - csum));
1182SN/A
1192SN/A    // Store the MAC address as queue ID
1202680Sktlim@umich.edu    macAddr = p->hardware_address;
1214377Sgblack@eecs.umich.edu
1225169Ssaidi@eecs.umich.edu    rxFifo.clear();
1234377Sgblack@eecs.umich.edu    txFifo.clear();
1244377Sgblack@eecs.umich.edu}
1252SN/A
1262SN/AIGbE::~IGbE()
1272623SN/A{
1282SN/A    delete etherInt;
1292SN/A}
1302SN/A
131180SN/Avoid
1328737Skoansin.tan@gmail.comIGbE::init()
133393SN/A{
134393SN/A    cpa = CPA::cpa();
135393SN/A    PciDevice::init();
136393SN/A}
137384SN/A
138384SN/AEtherInt*
139393SN/AIGbE::getEthPort(const std::string &if_name, int idx)
1408737Skoansin.tan@gmail.com{
141393SN/A
142393SN/A    if (if_name == "interface") {
143393SN/A        if (etherInt->getPeer())
144393SN/A            panic("Port already connected to\n");
145384SN/A        return etherInt;
146189SN/A    }
147189SN/A    return NULL;
1482623SN/A}
1492SN/A
150729SN/ATick
151334SN/AIGbE::writeConfig(PacketPtr pkt)
1522SN/A{
1532SN/A    int offset = pkt->getAddr() & PCI_CONFIG_SIZE;
1542SN/A    if (offset < PCI_DEVICE_SPECIFIC)
1558834Satgutier@umich.edu        PciDevice::writeConfig(pkt);
1568834Satgutier@umich.edu    else
1578834Satgutier@umich.edu        panic("Device specific PCI config space not implemented.\n");
1588834Satgutier@umich.edu
1598834Satgutier@umich.edu    //
1608834Satgutier@umich.edu    // Some work may need to be done here based for the pci COMMAND bits.
1618834Satgutier@umich.edu    //
1622SN/A
1632SN/A    return configDelay;
1647897Shestness@cs.utexas.edu}
1657897Shestness@cs.utexas.edu
1667897Shestness@cs.utexas.edu// Handy macro for range-testing register access addresses
1677897Shestness@cs.utexas.edu#define IN_RANGE(val, base, len) (val >= base && val < (base + len))
1687897Shestness@cs.utexas.edu
1697897Shestness@cs.utexas.eduTick
1707897Shestness@cs.utexas.eduIGbE::read(PacketPtr pkt)
1717897Shestness@cs.utexas.edu{
1727897Shestness@cs.utexas.edu    int bar;
1737897Shestness@cs.utexas.edu    Addr daddr;
1747897Shestness@cs.utexas.edu
1757897Shestness@cs.utexas.edu    if (!getBAR(pkt->getAddr(), bar, daddr))
1767897Shestness@cs.utexas.edu        panic("Invalid PCI memory access to unmapped memory.\n");
1777897Shestness@cs.utexas.edu
1787897Shestness@cs.utexas.edu    // Only Memory register BAR is allowed
1797897Shestness@cs.utexas.edu    assert(bar == 0);
1807897Shestness@cs.utexas.edu
1817897Shestness@cs.utexas.edu    // Only 32bit accesses allowed
1827897Shestness@cs.utexas.edu    assert(pkt->getSize() == 4);
1837897Shestness@cs.utexas.edu
1847897Shestness@cs.utexas.edu    DPRINTF(Ethernet, "Read device register %#X\n", daddr);
1857897Shestness@cs.utexas.edu
1867897Shestness@cs.utexas.edu    //
1877897Shestness@cs.utexas.edu    // Handle read of register here
1887897Shestness@cs.utexas.edu    //
1897897Shestness@cs.utexas.edu
1907897Shestness@cs.utexas.edu
1917897Shestness@cs.utexas.edu    switch (daddr) {
1927897Shestness@cs.utexas.edu      case REG_CTRL:
1937897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.ctrl());
1947897Shestness@cs.utexas.edu        break;
1957897Shestness@cs.utexas.edu      case REG_STATUS:
1967897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.sts());
1977897Shestness@cs.utexas.edu        break;
1987897Shestness@cs.utexas.edu      case REG_EECD:
1997897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.eecd());
2007897Shestness@cs.utexas.edu        break;
2017897Shestness@cs.utexas.edu      case REG_EERD:
2027897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.eerd());
2037897Shestness@cs.utexas.edu        break;
2047897Shestness@cs.utexas.edu      case REG_CTRL_EXT:
2057897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.ctrl_ext());
2067897Shestness@cs.utexas.edu        break;
2077897Shestness@cs.utexas.edu      case REG_MDIC:
2087897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.mdic());
2097897Shestness@cs.utexas.edu        break;
2107897Shestness@cs.utexas.edu      case REG_ICR:
2117897Shestness@cs.utexas.edu        DPRINTF(Ethernet, "Reading ICR. ICR=%#x IMR=%#x IAM=%#x IAME=%d\n",
2127897Shestness@cs.utexas.edu                regs.icr(), regs.imr, regs.iam, regs.ctrl_ext.iame());
2137897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.icr());
2142SN/A        if (regs.icr.int_assert() || regs.imr == 0) {
2157897Shestness@cs.utexas.edu            regs.icr = regs.icr() & ~mask(30);
2167897Shestness@cs.utexas.edu            DPRINTF(Ethernet, "Cleared ICR. ICR=%#x\n", regs.icr());
2177897Shestness@cs.utexas.edu        }
2187897Shestness@cs.utexas.edu        if (regs.ctrl_ext.iame() && regs.icr.int_assert())
2197897Shestness@cs.utexas.edu            regs.imr &= ~regs.iam;
2207897Shestness@cs.utexas.edu        chkInterrupt();
2217897Shestness@cs.utexas.edu        break;
2227897Shestness@cs.utexas.edu      case REG_EICR:
2237897Shestness@cs.utexas.edu        // This is only useful for MSI, but the driver reads it every time
2247897Shestness@cs.utexas.edu        // Just don't do anything
2257897Shestness@cs.utexas.edu        pkt->set<uint32_t>(0);
2267897Shestness@cs.utexas.edu        break;
2272SN/A      case REG_ITR:
2282SN/A        pkt->set<uint32_t>(regs.itr());
2291001SN/A        break;
2301001SN/A      case REG_RCTL:
2311001SN/A        pkt->set<uint32_t>(regs.rctl());
2321001SN/A        break;
2331001SN/A      case REG_FCTTV:
2342SN/A        pkt->set<uint32_t>(regs.fcttv());
2352SN/A        break;
2362SN/A      case REG_TCTL:
2372SN/A        pkt->set<uint32_t>(regs.tctl());
2382SN/A        break;
2397897Shestness@cs.utexas.edu      case REG_PBA:
2407897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.pba());
2417897Shestness@cs.utexas.edu        break;
2427897Shestness@cs.utexas.edu      case REG_WUC:
2437897Shestness@cs.utexas.edu      case REG_LEDCTL:
2447897Shestness@cs.utexas.edu        pkt->set<uint32_t>(0); // We don't care, so just return 0
2457897Shestness@cs.utexas.edu        break;
2467897Shestness@cs.utexas.edu      case REG_FCRTL:
2477897Shestness@cs.utexas.edu        pkt->set<uint32_t>(regs.fcrtl());
2487897Shestness@cs.utexas.edu        break;
2492SN/A      case REG_FCRTH:
2502SN/A        pkt->set<uint32_t>(regs.fcrth());
2512SN/A        break;
2522SN/A      case REG_RDBAL:
2532SN/A        pkt->set<uint32_t>(regs.rdba.rdbal());
2542SN/A        break;
2552SN/A      case REG_RDBAH:
2562SN/A        pkt->set<uint32_t>(regs.rdba.rdbah());
2572SN/A        break;
2582SN/A      case REG_RDLEN:
2592SN/A        pkt->set<uint32_t>(regs.rdlen());
2602SN/A        break;
2612390SN/A      case REG_SRRCTL:
2622390SN/A        pkt->set<uint32_t>(regs.srrctl());
2632390SN/A        break;
2642390SN/A      case REG_RDH:
2652390SN/A        pkt->set<uint32_t>(regs.rdh());
2662390SN/A        break;
2672390SN/A      case REG_RDT:
2682390SN/A        pkt->set<uint32_t>(regs.rdt());
2692390SN/A        break;
2702390SN/A      case REG_RDTR:
2712390SN/A        pkt->set<uint32_t>(regs.rdtr());
2722390SN/A        if (regs.rdtr.fpd()) {
273385SN/A            rxDescCache.writeback(0);
2747897Shestness@cs.utexas.edu            DPRINTF(EthernetIntr,
2757897Shestness@cs.utexas.edu                    "Posting interrupt because of RDTR.FPD write\n");
2762SN/A            postInterrupt(IT_RXT);
2772SN/A            regs.rdtr.fpd(0);
2782SN/A        }
2792623SN/A        break;
280334SN/A      case REG_RXDCTL:
2812361SN/A        pkt->set<uint32_t>(regs.rxdctl());
2825496Ssaidi@eecs.umich.edu        break;
283334SN/A      case REG_RADV:
284334SN/A        pkt->set<uint32_t>(regs.radv());
285334SN/A        break;
2869448SAndreas.Sandberg@ARM.com      case REG_TDBAL:
2872SN/A        pkt->set<uint32_t>(regs.tdba.tdbal());
2889448SAndreas.Sandberg@ARM.com        break;
2899448SAndreas.Sandberg@ARM.com      case REG_TDBAH:
2909448SAndreas.Sandberg@ARM.com        pkt->set<uint32_t>(regs.tdba.tdbah());
2912683Sktlim@umich.edu        break;
2922SN/A      case REG_TDLEN:
2932SN/A        pkt->set<uint32_t>(regs.tdlen());
2942SN/A        break;
2959448SAndreas.Sandberg@ARM.com      case REG_TDH:
2969448SAndreas.Sandberg@ARM.com        pkt->set<uint32_t>(regs.tdh());
2972SN/A        break;
2989448SAndreas.Sandberg@ARM.com      case REG_TXDCA_CTL:
2999448SAndreas.Sandberg@ARM.com        pkt->set<uint32_t>(regs.txdca_ctl());
3009448SAndreas.Sandberg@ARM.com        break;
3012SN/A      case REG_TDT:
3022SN/A        pkt->set<uint32_t>(regs.tdt());
3032SN/A        break;
3046221Snate@binkert.org      case REG_TIDV:
3052SN/A        pkt->set<uint32_t>(regs.tidv());
3062SN/A        break;
3072SN/A      case REG_TXDCTL:
3082SN/A        pkt->set<uint32_t>(regs.txdctl());
3092623SN/A        break;
3102SN/A      case REG_TADV:
3112680Sktlim@umich.edu        pkt->set<uint32_t>(regs.tadv());
3122SN/A        break;
3132SN/A      case REG_TDWBAL:
3142SN/A        pkt->set<uint32_t>(regs.tdwba & mask(32));
3155807Snate@binkert.org        break;
3162SN/A      case REG_TDWBAH:
3175807Snate@binkert.org        pkt->set<uint32_t>(regs.tdwba >> 32);
3185807Snate@binkert.org        break;
3192SN/A      case REG_RXCSUM:
3205807Snate@binkert.org        pkt->set<uint32_t>(regs.rxcsum());
3215807Snate@binkert.org        break;
3222SN/A      case REG_RLPML:
3232SN/A        pkt->set<uint32_t>(regs.rlpml);
3242SN/A        break;
3252623SN/A      case REG_RFCTL:
3262SN/A        pkt->set<uint32_t>(regs.rfctl());
3275704Snate@binkert.org        break;
3285647Sgblack@eecs.umich.edu      case REG_MANC:
3292SN/A        pkt->set<uint32_t>(regs.manc());
3303520Sgblack@eecs.umich.edu        break;
3317338SAli.Saidi@ARM.com      case REG_SWSM:
3325647Sgblack@eecs.umich.edu        pkt->set<uint32_t>(regs.swsm());
3333520Sgblack@eecs.umich.edu        regs.swsm.smbi(1);
3349023Sgblack@eecs.umich.edu        break;
3352SN/A      case REG_FWSM:
3362SN/A        pkt->set<uint32_t>(regs.fwsm());
3372623SN/A        break;
3382SN/A      case REG_SWFWSYNC:
3392623SN/A        pkt->set<uint32_t>(regs.sw_fw_sync);
3405894Sgblack@eecs.umich.edu        break;
3412662Sstever@eecs.umich.edu      default:
3422623SN/A        if (!IN_RANGE(daddr, REG_VFTA, VLAN_FILTER_TABLE_SIZE*4) &&
3437720Sgblack@eecs.umich.edu            !IN_RANGE(daddr, REG_RAL, RCV_ADDRESS_TABLE_SIZE*8) &&
3444495Sacolyte@umich.edu            !IN_RANGE(daddr, REG_MTA, MULTICAST_TABLE_SIZE*4) &&
3452623SN/A            !IN_RANGE(daddr, REG_CRCERRS, STATS_REGS_SIZE))
3467720Sgblack@eecs.umich.edu            panic("Read request to unknown register number: %#x\n", daddr);
3472623SN/A        else
3487720Sgblack@eecs.umich.edu            pkt->set<uint32_t>(0);
3498832SAli.Saidi@ARM.com    };
3508832SAli.Saidi@ARM.com
3512623SN/A    pkt->makeAtomicResponse();
3522623SN/A    return pioDelay;
3532623SN/A}
3542623SN/A
3552623SN/ATick
3562623SN/AIGbE::write(PacketPtr pkt)
3572SN/A{
3582683Sktlim@umich.edu    int bar;
3592427SN/A    Addr daddr;
3602683Sktlim@umich.edu
3612427SN/A
3622SN/A    if (!getBAR(pkt->getAddr(), bar, daddr))
3632623SN/A        panic("Invalid PCI memory access to unmapped memory.\n");
3642623SN/A
3657897Shestness@cs.utexas.edu    // Only Memory register BAR is allowed
3662SN/A    assert(bar == 0);
3672623SN/A
3682623SN/A    // Only 32bit accesses allowed
3694377Sgblack@eecs.umich.edu    assert(pkt->getSize() == sizeof(uint32_t));
3707720Sgblack@eecs.umich.edu
3714377Sgblack@eecs.umich.edu    DPRINTF(Ethernet, "Wrote device register %#X value %#X\n",
3727720Sgblack@eecs.umich.edu            daddr, pkt->get<uint32_t>());
3735665Sgblack@eecs.umich.edu
3747720Sgblack@eecs.umich.edu    //
3757720Sgblack@eecs.umich.edu    // Handle write of register here
3765665Sgblack@eecs.umich.edu    //
3775665Sgblack@eecs.umich.edu    uint32_t val = pkt->get<uint32_t>();
3784181Sgblack@eecs.umich.edu
3794181Sgblack@eecs.umich.edu    Regs::RCTL oldrctl;
3809023Sgblack@eecs.umich.edu    Regs::TCTL oldtctl;
3819023Sgblack@eecs.umich.edu
3824181Sgblack@eecs.umich.edu    switch (daddr) {
3834182Sgblack@eecs.umich.edu      case REG_CTRL:
3847720Sgblack@eecs.umich.edu        regs.ctrl = val;
3859023Sgblack@eecs.umich.edu        if (regs.ctrl.tfce())
3869023Sgblack@eecs.umich.edu            warn("TX Flow control enabled, should implement\n");
3874593Sgblack@eecs.umich.edu        if (regs.ctrl.rfce())
3889023Sgblack@eecs.umich.edu            warn("RX Flow control enabled, should implement\n");
3894377Sgblack@eecs.umich.edu        break;
3909023Sgblack@eecs.umich.edu      case REG_CTRL_EXT:
3914377Sgblack@eecs.umich.edu        regs.ctrl_ext = val;
3929023Sgblack@eecs.umich.edu        break;
3939023Sgblack@eecs.umich.edu      case REG_STATUS:
3944377Sgblack@eecs.umich.edu        regs.sts = val;
3957720Sgblack@eecs.umich.edu        break;
3964377Sgblack@eecs.umich.edu      case REG_EECD:
3974377Sgblack@eecs.umich.edu        int oldClk;
3984377Sgblack@eecs.umich.edu        oldClk = regs.eecd.sk();
3994377Sgblack@eecs.umich.edu        regs.eecd = val;
4004181Sgblack@eecs.umich.edu        // See if this is a eeprom access and emulate accordingly
4014181Sgblack@eecs.umich.edu        if (!oldClk && regs.eecd.sk()) {
4024181Sgblack@eecs.umich.edu            if (eeOpBits < 8) {
4034539Sgblack@eecs.umich.edu                eeOpcode = eeOpcode << 1 | regs.eecd.din();
4043276Sgblack@eecs.umich.edu                eeOpBits++;
4057720Sgblack@eecs.umich.edu            } else if (eeAddrBits < 8 && eeOpcode == EEPROM_READ_OPCODE_SPI) {
4063280Sgblack@eecs.umich.edu                eeAddr = eeAddr << 1 | regs.eecd.din();
4073280Sgblack@eecs.umich.edu                eeAddrBits++;
4083276Sgblack@eecs.umich.edu            } else if (eeDataBits < 16 && eeOpcode == EEPROM_READ_OPCODE_SPI) {
4093276Sgblack@eecs.umich.edu                assert(eeAddr>>1 < EEPROM_SIZE);
4103276Sgblack@eecs.umich.edu                DPRINTF(EthernetEEPROM, "EEPROM bit read: %d word: %#X\n",
4117720Sgblack@eecs.umich.edu                        flash[eeAddr>>1] >> eeDataBits & 0x1,
4123276Sgblack@eecs.umich.edu                        flash[eeAddr>>1]);
4133276Sgblack@eecs.umich.edu                regs.eecd.dout((flash[eeAddr>>1] >> (15-eeDataBits)) & 0x1);
4144181Sgblack@eecs.umich.edu                eeDataBits++;
4158955Sgblack@eecs.umich.edu            } else if (eeDataBits < 8 && eeOpcode == EEPROM_RDSR_OPCODE_SPI) {
4164522Ssaidi@eecs.umich.edu                regs.eecd.dout(0);
4177823Ssteve.reinhardt@amd.com                eeDataBits++;
4187720Sgblack@eecs.umich.edu            } else
4192470SN/A                panic("What's going on with eeprom interface? opcode:"
4208955Sgblack@eecs.umich.edu                      " %#x:%d addr: %#x:%d, data: %d\n", (uint32_t)eeOpcode,
4214181Sgblack@eecs.umich.edu                      (uint32_t)eeOpBits, (uint32_t)eeAddr,
4224522Ssaidi@eecs.umich.edu                      (uint32_t)eeAddrBits, (uint32_t)eeDataBits);
4234181Sgblack@eecs.umich.edu
4242623SN/A            // Reset everything for the next command
4252623SN/A            if ((eeDataBits == 16 && eeOpcode == EEPROM_READ_OPCODE_SPI) ||
4262623SN/A                (eeDataBits == 8 && eeOpcode == EEPROM_RDSR_OPCODE_SPI)) {
4272623SN/A                eeOpBits = 0;
4282623SN/A                eeAddrBits = 0;
4297720Sgblack@eecs.umich.edu                eeDataBits = 0;
4307720Sgblack@eecs.umich.edu                eeOpcode = 0;
4317720Sgblack@eecs.umich.edu                eeAddr = 0;
4327720Sgblack@eecs.umich.edu            }
4338780Sgblack@eecs.umich.edu
4343577Sgblack@eecs.umich.edu            DPRINTF(EthernetEEPROM, "EEPROM: opcode: %#X:%d addr: %#X:%d\n",
4357720Sgblack@eecs.umich.edu                    (uint32_t)eeOpcode, (uint32_t) eeOpBits,
4365086Sgblack@eecs.umich.edu                    (uint32_t)eeAddr>>1, (uint32_t)eeAddrBits);
4372623SN/A            if (eeOpBits == 8 && !(eeOpcode == EEPROM_READ_OPCODE_SPI ||
4382683Sktlim@umich.edu                                   eeOpcode == EEPROM_RDSR_OPCODE_SPI ))
4392623SN/A                panic("Unknown eeprom opcode: %#X:%d\n", (uint32_t)eeOpcode,
4402SN/A                      (uint32_t)eeOpBits);
4412623SN/A
4422623SN/A
4432SN/A        }
4442SN/A        // If driver requests eeprom access, immediately give it to it
4452623SN/A        regs.eecd.ee_gnt(regs.eecd.ee_req());
4462623SN/A        break;
4472623SN/A      case REG_EERD:
4482623SN/A        regs.eerd = val;
4492SN/A        if (regs.eerd.start()) {
4505953Ssaidi@eecs.umich.edu            regs.eerd.done(1);
4517720Sgblack@eecs.umich.edu            assert(regs.eerd.addr() < EEPROM_SIZE);
4525953Ssaidi@eecs.umich.edu            regs.eerd.data(flash[regs.eerd.addr()]);
4535953Ssaidi@eecs.umich.edu            regs.eerd.start(0);
4547897Shestness@cs.utexas.edu            DPRINTF(EthernetEEPROM, "EEPROM: read addr: %#X data %#x\n",
4557897Shestness@cs.utexas.edu                    regs.eerd.addr(), regs.eerd.data());
4567897Shestness@cs.utexas.edu        }
4577897Shestness@cs.utexas.edu        break;
4587897Shestness@cs.utexas.edu      case REG_MDIC:
4597897Shestness@cs.utexas.edu        regs.mdic = val;
4607897Shestness@cs.utexas.edu        if (regs.mdic.i())
4617897Shestness@cs.utexas.edu            panic("No support for interrupt on mdic complete\n");
4627897Shestness@cs.utexas.edu        if (regs.mdic.phyadd() != 1)
4637897Shestness@cs.utexas.edu            panic("No support for reading anything but phy\n");
4647897Shestness@cs.utexas.edu        DPRINTF(Ethernet, "%s phy address %x\n",
4657897Shestness@cs.utexas.edu                regs.mdic.op() == 1 ? "Writing" : "Reading",
4667897Shestness@cs.utexas.edu                regs.mdic.regadd());
4677897Shestness@cs.utexas.edu        switch (regs.mdic.regadd()) {
4687897Shestness@cs.utexas.edu          case PHY_PSTATUS:
4697897Shestness@cs.utexas.edu            regs.mdic.data(0x796D); // link up
4707897Shestness@cs.utexas.edu            break;
4717897Shestness@cs.utexas.edu          case PHY_PID:
4727897Shestness@cs.utexas.edu            regs.mdic.data(params()->phy_pid);
4737897Shestness@cs.utexas.edu            break;
4747897Shestness@cs.utexas.edu          case PHY_EPID:
4757897Shestness@cs.utexas.edu            regs.mdic.data(params()->phy_epid);
4767897Shestness@cs.utexas.edu            break;
4777897Shestness@cs.utexas.edu          case PHY_GSTATUS:
4787897Shestness@cs.utexas.edu            regs.mdic.data(0x7C00);
4797897Shestness@cs.utexas.edu            break;
4807897Shestness@cs.utexas.edu          case PHY_EPSTATUS:
4817897Shestness@cs.utexas.edu            regs.mdic.data(0x3000);
4827897Shestness@cs.utexas.edu            break;
4837897Shestness@cs.utexas.edu          case PHY_AGC:
4847897Shestness@cs.utexas.edu            regs.mdic.data(0x180); // some random length
4857897Shestness@cs.utexas.edu            break;
4867897Shestness@cs.utexas.edu          default:
4878780Sgblack@eecs.umich.edu            regs.mdic.data(0);
4888780Sgblack@eecs.umich.edu        }
4892644Sstever@eecs.umich.edu        regs.mdic.r(1);
4902644Sstever@eecs.umich.edu        break;
4914046Sbinkertn@umich.edu      case REG_ICR:
4924046Sbinkertn@umich.edu        DPRINTF(Ethernet, "Writing ICR. ICR=%#x IMR=%#x IAM=%#x IAME=%d\n",
4934046Sbinkertn@umich.edu                regs.icr(), regs.imr, regs.iam, regs.ctrl_ext.iame());
4942644Sstever@eecs.umich.edu        if (regs.ctrl_ext.iame())
4952623SN/A            regs.imr &= ~regs.iam;
4962SN/A        regs.icr = ~bits(val,30,0) & regs.icr();
4972SN/A        chkInterrupt();
4982623SN/A        break;
4992623SN/A      case REG_ITR:
5002623SN/A        regs.itr = val;
5014377Sgblack@eecs.umich.edu        break;
5024377Sgblack@eecs.umich.edu      case REG_ICS:
5032090SN/A        DPRINTF(EthernetIntr, "Posting interrupt because of ICS write\n");
5043905Ssaidi@eecs.umich.edu        postInterrupt((IntTypes)val);
5057678Sgblack@eecs.umich.edu        break;
5069023Sgblack@eecs.umich.edu      case REG_IMS:
5074377Sgblack@eecs.umich.edu        regs.imr |= val;
5087720Sgblack@eecs.umich.edu        chkInterrupt();
5097720Sgblack@eecs.umich.edu        break;
5107720Sgblack@eecs.umich.edu      case REG_IMC:
5117720Sgblack@eecs.umich.edu        regs.imr &= ~val;
5127720Sgblack@eecs.umich.edu        chkInterrupt();
5137720Sgblack@eecs.umich.edu        break;
5143276Sgblack@eecs.umich.edu      case REG_IAM:
5152SN/A        regs.iam = val;
5162SN/A        break;
5172SN/A      case REG_RCTL:
5185250Sksewell@umich.edu        oldrctl = regs.rctl;
5195222Sksewell@umich.edu        regs.rctl = val;
5205222Sksewell@umich.edu        if (regs.rctl.rst()) {
5215222Sksewell@umich.edu            rxDescCache.reset();
5225222Sksewell@umich.edu            DPRINTF(EthernetSM, "RXS: Got RESET!\n");
5235222Sksewell@umich.edu            rxFifo.clear();
5245222Sksewell@umich.edu            regs.rctl.rst(0);
5255222Sksewell@umich.edu        }
5265222Sksewell@umich.edu        if (regs.rctl.en())
5275222Sksewell@umich.edu            rxTick = true;
5285222Sksewell@umich.edu        restartClock();
5295222Sksewell@umich.edu        break;
5305222Sksewell@umich.edu      case REG_FCTTV:
5315222Sksewell@umich.edu        regs.fcttv = val;
5325222Sksewell@umich.edu        break;
5335222Sksewell@umich.edu      case REG_TCTL:
5345222Sksewell@umich.edu        regs.tctl = val;
5355222Sksewell@umich.edu        oldtctl = regs.tctl;
5365222Sksewell@umich.edu        regs.tctl = val;
5375222Sksewell@umich.edu        if (regs.tctl.en())
5385222Sksewell@umich.edu            txTick = true;
5395222Sksewell@umich.edu        restartClock();
5405222Sksewell@umich.edu        if (regs.tctl.en() && !oldtctl.en()) {
5415222Sksewell@umich.edu            txDescCache.reset();
5425222Sksewell@umich.edu        }
5435222Sksewell@umich.edu        break;
5445222Sksewell@umich.edu      case REG_PBA:
5455222Sksewell@umich.edu        regs.pba.rxa(val);
5465222Sksewell@umich.edu        regs.pba.txa(64 - regs.pba.rxa());
5475222Sksewell@umich.edu        break;
5485222Sksewell@umich.edu      case REG_WUC:
5495222Sksewell@umich.edu      case REG_LEDCTL:
5505222Sksewell@umich.edu      case REG_FCAL:
5515250Sksewell@umich.edu      case REG_FCAH:
552      case REG_FCT:
553      case REG_VET:
554      case REG_AIFS:
555      case REG_TIPG:
556        ; // We don't care, so don't store anything
557        break;
558      case REG_IVAR0:
559        warn("Writing to IVAR0, ignoring...\n");
560        break;
561      case REG_FCRTL:
562        regs.fcrtl = val;
563        break;
564      case REG_FCRTH:
565        regs.fcrth = val;
566        break;
567      case REG_RDBAL:
568        regs.rdba.rdbal( val & ~mask(4));
569        rxDescCache.areaChanged();
570        break;
571      case REG_RDBAH:
572        regs.rdba.rdbah(val);
573        rxDescCache.areaChanged();
574        break;
575      case REG_RDLEN:
576        regs.rdlen = val & ~mask(7);
577        rxDescCache.areaChanged();
578        break;
579      case REG_SRRCTL:
580        regs.srrctl = val;
581        break;
582      case REG_RDH:
583        regs.rdh = val;
584        rxDescCache.areaChanged();
585        break;
586      case REG_RDT:
587        regs.rdt = val;
588        DPRINTF(EthernetSM, "RXS: RDT Updated.\n");
589        if (getDrainState() == Drainable::Running) {
590            DPRINTF(EthernetSM, "RXS: RDT Fetching Descriptors!\n");
591            rxDescCache.fetchDescriptors();
592        } else {
593            DPRINTF(EthernetSM, "RXS: RDT NOT Fetching Desc b/c draining!\n");
594        }
595        break;
596      case REG_RDTR:
597        regs.rdtr = val;
598        break;
599      case REG_RADV:
600        regs.radv = val;
601        break;
602      case REG_RXDCTL:
603        regs.rxdctl = val;
604        break;
605      case REG_TDBAL:
606        regs.tdba.tdbal( val & ~mask(4));
607        txDescCache.areaChanged();
608        break;
609      case REG_TDBAH:
610        regs.tdba.tdbah(val);
611        txDescCache.areaChanged();
612        break;
613      case REG_TDLEN:
614        regs.tdlen = val & ~mask(7);
615        txDescCache.areaChanged();
616        break;
617      case REG_TDH:
618        regs.tdh = val;
619        txDescCache.areaChanged();
620        break;
621      case REG_TXDCA_CTL:
622        regs.txdca_ctl = val;
623        if (regs.txdca_ctl.enabled())
624            panic("No support for DCA\n");
625        break;
626      case REG_TDT:
627        regs.tdt = val;
628        DPRINTF(EthernetSM, "TXS: TX Tail pointer updated\n");
629        if (getDrainState() == Drainable::Running) {
630            DPRINTF(EthernetSM, "TXS: TDT Fetching Descriptors!\n");
631            txDescCache.fetchDescriptors();
632        } else {
633            DPRINTF(EthernetSM, "TXS: TDT NOT Fetching Desc b/c draining!\n");
634        }
635        break;
636      case REG_TIDV:
637        regs.tidv = val;
638        break;
639      case REG_TXDCTL:
640        regs.txdctl = val;
641        break;
642      case REG_TADV:
643        regs.tadv = val;
644        break;
645      case REG_TDWBAL:
646        regs.tdwba &= ~mask(32);
647        regs.tdwba |= val;
648        txDescCache.completionWriteback(regs.tdwba & ~mask(1),
649                                        regs.tdwba & mask(1));
650        break;
651      case REG_TDWBAH:
652        regs.tdwba &= mask(32);
653        regs.tdwba |= (uint64_t)val << 32;
654        txDescCache.completionWriteback(regs.tdwba & ~mask(1),
655                                        regs.tdwba & mask(1));
656        break;
657      case REG_RXCSUM:
658        regs.rxcsum = val;
659        break;
660      case REG_RLPML:
661        regs.rlpml = val;
662        break;
663      case REG_RFCTL:
664        regs.rfctl = val;
665        if (regs.rfctl.exsten())
666            panic("Extended RX descriptors not implemented\n");
667        break;
668      case REG_MANC:
669        regs.manc = val;
670        break;
671      case REG_SWSM:
672        regs.swsm = val;
673        if (regs.fwsm.eep_fw_semaphore())
674            regs.swsm.swesmbi(0);
675        break;
676      case REG_SWFWSYNC:
677        regs.sw_fw_sync = val;
678        break;
679      default:
680        if (!IN_RANGE(daddr, REG_VFTA, VLAN_FILTER_TABLE_SIZE*4) &&
681            !IN_RANGE(daddr, REG_RAL, RCV_ADDRESS_TABLE_SIZE*8) &&
682            !IN_RANGE(daddr, REG_MTA, MULTICAST_TABLE_SIZE*4))
683            panic("Write request to unknown register number: %#x\n", daddr);
684    };
685
686    pkt->makeAtomicResponse();
687    return pioDelay;
688}
689
690void
691IGbE::postInterrupt(IntTypes t, bool now)
692{
693    assert(t);
694
695    // Interrupt is already pending
696    if (t & regs.icr() && !now)
697        return;
698
699    regs.icr = regs.icr() | t;
700
701    Tick itr_interval = SimClock::Int::ns * 256 * regs.itr.interval();
702    DPRINTF(EthernetIntr,
703            "EINT: postInterrupt() curTick(): %d itr: %d interval: %d\n",
704            curTick(), regs.itr.interval(), itr_interval);
705
706    if (regs.itr.interval() == 0 || now ||
707        lastInterrupt + itr_interval <= curTick()) {
708        if (interEvent.scheduled()) {
709            deschedule(interEvent);
710        }
711        cpuPostInt();
712    } else {
713        Tick int_time = lastInterrupt + itr_interval;
714        assert(int_time > 0);
715        DPRINTF(EthernetIntr, "EINT: Scheduling timer interrupt for tick %d\n",
716                int_time);
717        if (!interEvent.scheduled()) {
718            schedule(interEvent, int_time);
719        }
720    }
721}
722
723void
724IGbE::delayIntEvent()
725{
726    cpuPostInt();
727}
728
729
730void
731IGbE::cpuPostInt()
732{
733
734    postedInterrupts++;
735
736    if (!(regs.icr() & regs.imr)) {
737        DPRINTF(Ethernet, "Interrupt Masked. Not Posting\n");
738        return;
739    }
740
741    DPRINTF(Ethernet, "Posting Interrupt\n");
742
743
744    if (interEvent.scheduled()) {
745        deschedule(interEvent);
746    }
747
748    if (rdtrEvent.scheduled()) {
749        regs.icr.rxt0(1);
750        deschedule(rdtrEvent);
751    }
752    if (radvEvent.scheduled()) {
753        regs.icr.rxt0(1);
754        deschedule(radvEvent);
755    }
756    if (tadvEvent.scheduled()) {
757        regs.icr.txdw(1);
758        deschedule(tadvEvent);
759    }
760    if (tidvEvent.scheduled()) {
761        regs.icr.txdw(1);
762        deschedule(tidvEvent);
763    }
764
765    regs.icr.int_assert(1);
766    DPRINTF(EthernetIntr, "EINT: Posting interrupt to CPU now. Vector %#x\n",
767            regs.icr());
768
769    intrPost();
770
771    lastInterrupt = curTick();
772}
773
774void
775IGbE::cpuClearInt()
776{
777    if (regs.icr.int_assert()) {
778        regs.icr.int_assert(0);
779        DPRINTF(EthernetIntr,
780                "EINT: Clearing interrupt to CPU now. Vector %#x\n",
781                regs.icr());
782        intrClear();
783    }
784}
785
786void
787IGbE::chkInterrupt()
788{
789    DPRINTF(Ethernet, "Checking interrupts icr: %#x imr: %#x\n", regs.icr(),
790            regs.imr);
791    // Check if we need to clear the cpu interrupt
792    if (!(regs.icr() & regs.imr)) {
793        DPRINTF(Ethernet, "Mask cleaned all interrupts\n");
794        if (interEvent.scheduled())
795            deschedule(interEvent);
796        if (regs.icr.int_assert())
797            cpuClearInt();
798    }
799    DPRINTF(Ethernet, "ITR = %#X itr.interval = %#X\n",
800            regs.itr(), regs.itr.interval());
801
802    if (regs.icr() & regs.imr) {
803        if (regs.itr.interval() == 0)  {
804            cpuPostInt();
805        } else {
806            DPRINTF(Ethernet,
807                    "Possibly scheduling interrupt because of imr write\n");
808            if (!interEvent.scheduled()) {
809                Tick t = curTick() + SimClock::Int::ns * 256 * regs.itr.interval();
810                DPRINTF(Ethernet, "Scheduling for %d\n", t);
811                schedule(interEvent, t);
812            }
813        }
814    }
815}
816
817
818///////////////////////////// IGbE::DescCache //////////////////////////////
819
820template<class T>
821IGbE::DescCache<T>::DescCache(IGbE *i, const std::string n, int s)
822    : igbe(i), _name(n), cachePnt(0), size(s), curFetching(0),
823      wbOut(0), moreToWb(false), wbAlignment(0), pktPtr(NULL),
824      wbDelayEvent(this), fetchDelayEvent(this), fetchEvent(this),
825      wbEvent(this)
826{
827    fetchBuf = new T[size];
828    wbBuf = new T[size];
829}
830
831template<class T>
832IGbE::DescCache<T>::~DescCache()
833{
834    reset();
835    delete[] fetchBuf;
836    delete[] wbBuf;
837}
838
839template<class T>
840void
841IGbE::DescCache<T>::areaChanged()
842{
843    if (usedCache.size() > 0 || curFetching || wbOut)
844        panic("Descriptor Address, Length or Head changed. Bad\n");
845    reset();
846
847}
848
849template<class T>
850void
851IGbE::DescCache<T>::writeback(Addr aMask)
852{
853    int curHead = descHead();
854    int max_to_wb = usedCache.size();
855
856    // Check if this writeback is less restrictive that the previous
857    // and if so setup another one immediately following it
858    if (wbOut) {
859        if (aMask < wbAlignment) {
860            moreToWb = true;
861            wbAlignment = aMask;
862        }
863        DPRINTF(EthernetDesc,
864                "Writing back already in process, returning\n");
865        return;
866    }
867
868    moreToWb = false;
869    wbAlignment = aMask;
870
871
872    DPRINTF(EthernetDesc, "Writing back descriptors head: %d tail: "
873            "%d len: %d cachePnt: %d max_to_wb: %d descleft: %d\n",
874            curHead, descTail(), descLen(), cachePnt, max_to_wb,
875            descLeft());
876
877    if (max_to_wb + curHead >= descLen()) {
878        max_to_wb = descLen() - curHead;
879        moreToWb = true;
880        // this is by definition aligned correctly
881    } else if (wbAlignment != 0) {
882        // align the wb point to the mask
883        max_to_wb = max_to_wb & ~wbAlignment;
884    }
885
886    DPRINTF(EthernetDesc, "Writing back %d descriptors\n", max_to_wb);
887
888    if (max_to_wb <= 0) {
889        if (usedCache.size())
890            igbe->anBegin(annSmWb, "Wait Alignment", CPA::FL_WAIT);
891        else
892            igbe->anWe(annSmWb, annUsedCacheQ);
893        return;
894    }
895
896    wbOut = max_to_wb;
897
898    assert(!wbDelayEvent.scheduled());
899    igbe->schedule(wbDelayEvent, curTick() + igbe->wbDelay);
900    igbe->anBegin(annSmWb, "Prepare Writeback Desc");
901}
902
903template<class T>
904void
905IGbE::DescCache<T>::writeback1()
906{
907    // If we're draining delay issuing this DMA
908    if (igbe->getDrainState() != Drainable::Running) {
909        igbe->schedule(wbDelayEvent, curTick() + igbe->wbDelay);
910        return;
911    }
912
913    DPRINTF(EthernetDesc, "Begining DMA of %d descriptors\n", wbOut);
914
915    for (int x = 0; x < wbOut; x++) {
916        assert(usedCache.size());
917        memcpy(&wbBuf[x], usedCache[x], sizeof(T));
918        igbe->anPq(annSmWb, annUsedCacheQ);
919        igbe->anPq(annSmWb, annDescQ);
920        igbe->anQ(annSmWb, annUsedDescQ);
921    }
922
923
924    igbe->anBegin(annSmWb, "Writeback Desc DMA");
925
926    assert(wbOut);
927    igbe->dmaWrite(pciToDma(descBase() + descHead() * sizeof(T)),
928                   wbOut * sizeof(T), &wbEvent, (uint8_t*)wbBuf,
929                   igbe->wbCompDelay);
930}
931
932template<class T>
933void
934IGbE::DescCache<T>::fetchDescriptors()
935{
936    size_t max_to_fetch;
937
938    if (curFetching) {
939        DPRINTF(EthernetDesc,
940                "Currently fetching %d descriptors, returning\n",
941                curFetching);
942        return;
943    }
944
945    if (descTail() >= cachePnt)
946        max_to_fetch = descTail() - cachePnt;
947    else
948        max_to_fetch = descLen() - cachePnt;
949
950    size_t free_cache = size - usedCache.size() - unusedCache.size();
951
952    if (!max_to_fetch)
953        igbe->anWe(annSmFetch, annUnusedDescQ);
954    else
955        igbe->anPq(annSmFetch, annUnusedDescQ, max_to_fetch);
956
957    if (max_to_fetch) {
958        if (!free_cache)
959            igbe->anWf(annSmFetch, annDescQ);
960        else
961            igbe->anRq(annSmFetch, annDescQ, free_cache);
962    }
963
964    max_to_fetch = std::min(max_to_fetch, free_cache);
965
966
967    DPRINTF(EthernetDesc, "Fetching descriptors head: %d tail: "
968            "%d len: %d cachePnt: %d max_to_fetch: %d descleft: %d\n",
969            descHead(), descTail(), descLen(), cachePnt,
970            max_to_fetch, descLeft());
971
972    // Nothing to do
973    if (max_to_fetch == 0)
974        return;
975
976    // So we don't have two descriptor fetches going on at once
977    curFetching = max_to_fetch;
978
979    assert(!fetchDelayEvent.scheduled());
980    igbe->schedule(fetchDelayEvent, curTick() + igbe->fetchDelay);
981    igbe->anBegin(annSmFetch, "Prepare Fetch Desc");
982}
983
984template<class T>
985void
986IGbE::DescCache<T>::fetchDescriptors1()
987{
988    // If we're draining delay issuing this DMA
989    if (igbe->getDrainState() != Drainable::Running) {
990        igbe->schedule(fetchDelayEvent, curTick() + igbe->fetchDelay);
991        return;
992    }
993
994    igbe->anBegin(annSmFetch, "Fetch Desc");
995
996    DPRINTF(EthernetDesc, "Fetching descriptors at %#x (%#x), size: %#x\n",
997            descBase() + cachePnt * sizeof(T),
998            pciToDma(descBase() + cachePnt * sizeof(T)),
999            curFetching * sizeof(T));
1000    assert(curFetching);
1001    igbe->dmaRead(pciToDma(descBase() + cachePnt * sizeof(T)),
1002                  curFetching * sizeof(T), &fetchEvent, (uint8_t*)fetchBuf,
1003                  igbe->fetchCompDelay);
1004}
1005
1006template<class T>
1007void
1008IGbE::DescCache<T>::fetchComplete()
1009{
1010    T *newDesc;
1011    igbe->anBegin(annSmFetch, "Fetch Complete");
1012    for (int x = 0; x < curFetching; x++) {
1013        newDesc = new T;
1014        memcpy(newDesc, &fetchBuf[x], sizeof(T));
1015        unusedCache.push_back(newDesc);
1016        igbe->anDq(annSmFetch, annUnusedDescQ);
1017        igbe->anQ(annSmFetch, annUnusedCacheQ);
1018        igbe->anQ(annSmFetch, annDescQ);
1019    }
1020
1021
1022#ifndef NDEBUG
1023    int oldCp = cachePnt;
1024#endif
1025
1026    cachePnt += curFetching;
1027    assert(cachePnt <= descLen());
1028    if (cachePnt == descLen())
1029        cachePnt = 0;
1030
1031    curFetching = 0;
1032
1033    DPRINTF(EthernetDesc, "Fetching complete cachePnt %d -> %d\n",
1034            oldCp, cachePnt);
1035
1036    if ((descTail() >= cachePnt ? (descTail() - cachePnt) : (descLen() -
1037                                                             cachePnt)) == 0)
1038    {
1039        igbe->anWe(annSmFetch, annUnusedDescQ);
1040    } else if (!(size - usedCache.size() - unusedCache.size())) {
1041        igbe->anWf(annSmFetch, annDescQ);
1042    } else {
1043        igbe->anBegin(annSmFetch, "Wait", CPA::FL_WAIT);
1044    }
1045
1046    enableSm();
1047    igbe->checkDrain();
1048}
1049
1050template<class T>
1051void
1052IGbE::DescCache<T>::wbComplete()
1053{
1054
1055    igbe->anBegin(annSmWb, "Finish Writeback");
1056
1057    long  curHead = descHead();
1058#ifndef NDEBUG
1059    long oldHead = curHead;
1060#endif
1061
1062    for (int x = 0; x < wbOut; x++) {
1063        assert(usedCache.size());
1064        delete usedCache[0];
1065        usedCache.pop_front();
1066
1067        igbe->anDq(annSmWb, annUsedCacheQ);
1068        igbe->anDq(annSmWb, annDescQ);
1069    }
1070
1071    curHead += wbOut;
1072    wbOut = 0;
1073
1074    if (curHead >= descLen())
1075        curHead -= descLen();
1076
1077    // Update the head
1078    updateHead(curHead);
1079
1080    DPRINTF(EthernetDesc, "Writeback complete curHead %d -> %d\n",
1081            oldHead, curHead);
1082
1083    // If we still have more to wb, call wb now
1084    actionAfterWb();
1085    if (moreToWb) {
1086        moreToWb = false;
1087        DPRINTF(EthernetDesc, "Writeback has more todo\n");
1088        writeback(wbAlignment);
1089    }
1090
1091    if (!wbOut) {
1092        igbe->checkDrain();
1093        if (usedCache.size())
1094            igbe->anBegin(annSmWb, "Wait", CPA::FL_WAIT);
1095        else
1096            igbe->anWe(annSmWb, annUsedCacheQ);
1097    }
1098    fetchAfterWb();
1099}
1100
1101template<class T>
1102void
1103IGbE::DescCache<T>::reset()
1104{
1105    DPRINTF(EthernetDesc, "Reseting descriptor cache\n");
1106    for (typename CacheType::size_type x = 0; x < usedCache.size(); x++)
1107        delete usedCache[x];
1108    for (typename CacheType::size_type x = 0; x < unusedCache.size(); x++)
1109        delete unusedCache[x];
1110
1111    usedCache.clear();
1112    unusedCache.clear();
1113
1114    cachePnt = 0;
1115
1116}
1117
1118template<class T>
1119void
1120IGbE::DescCache<T>::serialize(CheckpointOut &cp) const
1121{
1122    SERIALIZE_SCALAR(cachePnt);
1123    SERIALIZE_SCALAR(curFetching);
1124    SERIALIZE_SCALAR(wbOut);
1125    SERIALIZE_SCALAR(moreToWb);
1126    SERIALIZE_SCALAR(wbAlignment);
1127
1128    typename CacheType::size_type usedCacheSize = usedCache.size();
1129    SERIALIZE_SCALAR(usedCacheSize);
1130    for (typename CacheType::size_type x = 0; x < usedCacheSize; x++) {
1131        arrayParamOut(cp, csprintf("usedCache_%d", x),
1132                      (uint8_t*)usedCache[x],sizeof(T));
1133    }
1134
1135    typename CacheType::size_type unusedCacheSize = unusedCache.size();
1136    SERIALIZE_SCALAR(unusedCacheSize);
1137    for (typename CacheType::size_type x = 0; x < unusedCacheSize; x++) {
1138        arrayParamOut(cp, csprintf("unusedCache_%d", x),
1139                      (uint8_t*)unusedCache[x],sizeof(T));
1140    }
1141
1142    Tick fetch_delay = 0, wb_delay = 0;
1143    if (fetchDelayEvent.scheduled())
1144        fetch_delay = fetchDelayEvent.when();
1145    SERIALIZE_SCALAR(fetch_delay);
1146    if (wbDelayEvent.scheduled())
1147        wb_delay = wbDelayEvent.when();
1148    SERIALIZE_SCALAR(wb_delay);
1149
1150
1151}
1152
1153template<class T>
1154void
1155IGbE::DescCache<T>::unserialize(CheckpointIn &cp)
1156{
1157    UNSERIALIZE_SCALAR(cachePnt);
1158    UNSERIALIZE_SCALAR(curFetching);
1159    UNSERIALIZE_SCALAR(wbOut);
1160    UNSERIALIZE_SCALAR(moreToWb);
1161    UNSERIALIZE_SCALAR(wbAlignment);
1162
1163    typename CacheType::size_type usedCacheSize;
1164    UNSERIALIZE_SCALAR(usedCacheSize);
1165    T *temp;
1166    for (typename CacheType::size_type x = 0; x < usedCacheSize; x++) {
1167        temp = new T;
1168        arrayParamIn(cp, csprintf("usedCache_%d", x),
1169                     (uint8_t*)temp,sizeof(T));
1170        usedCache.push_back(temp);
1171    }
1172
1173    typename CacheType::size_type unusedCacheSize;
1174    UNSERIALIZE_SCALAR(unusedCacheSize);
1175    for (typename CacheType::size_type x = 0; x < unusedCacheSize; x++) {
1176        temp = new T;
1177        arrayParamIn(cp, csprintf("unusedCache_%d", x),
1178                     (uint8_t*)temp,sizeof(T));
1179        unusedCache.push_back(temp);
1180    }
1181    Tick fetch_delay = 0, wb_delay = 0;
1182    UNSERIALIZE_SCALAR(fetch_delay);
1183    UNSERIALIZE_SCALAR(wb_delay);
1184    if (fetch_delay)
1185        igbe->schedule(fetchDelayEvent, fetch_delay);
1186    if (wb_delay)
1187        igbe->schedule(wbDelayEvent, wb_delay);
1188
1189
1190}
1191
1192///////////////////////////// IGbE::RxDescCache //////////////////////////////
1193
1194IGbE::RxDescCache::RxDescCache(IGbE *i, const std::string n, int s)
1195    : DescCache<RxDesc>(i, n, s), pktDone(false), splitCount(0),
1196      pktEvent(this), pktHdrEvent(this), pktDataEvent(this)
1197
1198{
1199    annSmFetch = "RX Desc Fetch";
1200    annSmWb = "RX Desc Writeback";
1201    annUnusedDescQ = "RX Unused Descriptors";
1202    annUnusedCacheQ = "RX Unused Descriptor Cache";
1203    annUsedCacheQ = "RX Used Descriptor Cache";
1204    annUsedDescQ = "RX Used Descriptors";
1205    annDescQ = "RX Descriptors";
1206}
1207
1208void
1209IGbE::RxDescCache::pktSplitDone()
1210{
1211    splitCount++;
1212    DPRINTF(EthernetDesc,
1213            "Part of split packet done: splitcount now %d\n", splitCount);
1214    assert(splitCount <= 2);
1215    if (splitCount != 2)
1216        return;
1217    splitCount = 0;
1218    DPRINTF(EthernetDesc,
1219            "Part of split packet done: calling pktComplete()\n");
1220    pktComplete();
1221}
1222
1223int
1224IGbE::RxDescCache::writePacket(EthPacketPtr packet, int pkt_offset)
1225{
1226    assert(unusedCache.size());
1227    //if (!unusedCache.size())
1228    //    return false;
1229
1230    pktPtr = packet;
1231    pktDone = false;
1232    unsigned buf_len, hdr_len;
1233
1234    RxDesc *desc = unusedCache.front();
1235    switch (igbe->regs.srrctl.desctype()) {
1236      case RXDT_LEGACY:
1237        assert(pkt_offset == 0);
1238        bytesCopied = packet->length;
1239        DPRINTF(EthernetDesc, "Packet Length: %d Desc Size: %d\n",
1240                packet->length, igbe->regs.rctl.descSize());
1241        assert(packet->length < igbe->regs.rctl.descSize());
1242        igbe->dmaWrite(pciToDma(desc->legacy.buf),
1243                       packet->length, &pktEvent, packet->data,
1244                       igbe->rxWriteDelay);
1245        break;
1246      case RXDT_ADV_ONEBUF:
1247        assert(pkt_offset == 0);
1248        bytesCopied = packet->length;
1249        buf_len = igbe->regs.rctl.lpe() ? igbe->regs.srrctl.bufLen() :
1250            igbe->regs.rctl.descSize();
1251        DPRINTF(EthernetDesc, "Packet Length: %d srrctl: %#x Desc Size: %d\n",
1252                packet->length, igbe->regs.srrctl(), buf_len);
1253        assert(packet->length < buf_len);
1254        igbe->dmaWrite(pciToDma(desc->adv_read.pkt),
1255                       packet->length, &pktEvent, packet->data,
1256                       igbe->rxWriteDelay);
1257        desc->adv_wb.header_len = htole(0);
1258        desc->adv_wb.sph = htole(0);
1259        desc->adv_wb.pkt_len = htole((uint16_t)(pktPtr->length));
1260        break;
1261      case RXDT_ADV_SPLIT_A:
1262        int split_point;
1263
1264        buf_len = igbe->regs.rctl.lpe() ? igbe->regs.srrctl.bufLen() :
1265            igbe->regs.rctl.descSize();
1266        hdr_len = igbe->regs.rctl.lpe() ? igbe->regs.srrctl.hdrLen() : 0;
1267        DPRINTF(EthernetDesc,
1268                "lpe: %d Packet Length: %d offset: %d srrctl: %#x "
1269                "hdr addr: %#x Hdr Size: %d desc addr: %#x Desc Size: %d\n",
1270                igbe->regs.rctl.lpe(), packet->length, pkt_offset,
1271                igbe->regs.srrctl(), desc->adv_read.hdr, hdr_len,
1272                desc->adv_read.pkt, buf_len);
1273
1274        split_point = hsplit(pktPtr);
1275
1276        if (packet->length <= hdr_len) {
1277            bytesCopied = packet->length;
1278            assert(pkt_offset == 0);
1279            DPRINTF(EthernetDesc, "Hdr split: Entire packet in header\n");
1280            igbe->dmaWrite(pciToDma(desc->adv_read.hdr),
1281                           packet->length, &pktEvent, packet->data,
1282                           igbe->rxWriteDelay);
1283            desc->adv_wb.header_len = htole((uint16_t)packet->length);
1284            desc->adv_wb.sph = htole(0);
1285            desc->adv_wb.pkt_len = htole(0);
1286        } else if (split_point) {
1287            if (pkt_offset) {
1288                // we are only copying some data, header/data has already been
1289                // copied
1290                int max_to_copy =
1291                    std::min(packet->length - pkt_offset, buf_len);
1292                bytesCopied += max_to_copy;
1293                DPRINTF(EthernetDesc,
1294                        "Hdr split: Continuing data buffer copy\n");
1295                igbe->dmaWrite(pciToDma(desc->adv_read.pkt),
1296                               max_to_copy, &pktEvent,
1297                               packet->data + pkt_offset, igbe->rxWriteDelay);
1298                desc->adv_wb.header_len = htole(0);
1299                desc->adv_wb.pkt_len = htole((uint16_t)max_to_copy);
1300                desc->adv_wb.sph = htole(0);
1301            } else {
1302                int max_to_copy =
1303                    std::min(packet->length - split_point, buf_len);
1304                bytesCopied += max_to_copy + split_point;
1305
1306                DPRINTF(EthernetDesc, "Hdr split: splitting at %d\n",
1307                        split_point);
1308                igbe->dmaWrite(pciToDma(desc->adv_read.hdr),
1309                               split_point, &pktHdrEvent,
1310                               packet->data, igbe->rxWriteDelay);
1311                igbe->dmaWrite(pciToDma(desc->adv_read.pkt),
1312                               max_to_copy, &pktDataEvent,
1313                               packet->data + split_point, igbe->rxWriteDelay);
1314                desc->adv_wb.header_len = htole(split_point);
1315                desc->adv_wb.sph = 1;
1316                desc->adv_wb.pkt_len = htole((uint16_t)(max_to_copy));
1317            }
1318        } else {
1319            panic("Header split not fitting within header buffer or "
1320                  "undecodable packet not fitting in header unsupported\n");
1321        }
1322        break;
1323      default:
1324        panic("Unimplemnted RX receive buffer type: %d\n",
1325              igbe->regs.srrctl.desctype());
1326    }
1327    return bytesCopied;
1328
1329}
1330
1331void
1332IGbE::RxDescCache::pktComplete()
1333{
1334    assert(unusedCache.size());
1335    RxDesc *desc;
1336    desc = unusedCache.front();
1337
1338    igbe->anBegin("RXS", "Update Desc");
1339
1340    uint16_t crcfixup = igbe->regs.rctl.secrc() ? 0 : 4 ;
1341    DPRINTF(EthernetDesc, "pktPtr->length: %d bytesCopied: %d "
1342            "stripcrc offset: %d value written: %d %d\n",
1343            pktPtr->length, bytesCopied, crcfixup,
1344            htole((uint16_t)(pktPtr->length + crcfixup)),
1345            (uint16_t)(pktPtr->length + crcfixup));
1346
1347    // no support for anything but starting at 0
1348    assert(igbe->regs.rxcsum.pcss() == 0);
1349
1350    DPRINTF(EthernetDesc, "Packet written to memory updating Descriptor\n");
1351
1352    uint16_t status = RXDS_DD;
1353    uint8_t err = 0;
1354    uint16_t ext_err = 0;
1355    uint16_t csum = 0;
1356    uint16_t ptype = 0;
1357    uint16_t ip_id = 0;
1358
1359    assert(bytesCopied <= pktPtr->length);
1360    if (bytesCopied == pktPtr->length)
1361        status |= RXDS_EOP;
1362
1363    IpPtr ip(pktPtr);
1364
1365    if (ip) {
1366        DPRINTF(EthernetDesc, "Proccesing Ip packet with Id=%d\n", ip->id());
1367        ptype |= RXDP_IPV4;
1368        ip_id = ip->id();
1369
1370        if (igbe->regs.rxcsum.ipofld()) {
1371            DPRINTF(EthernetDesc, "Checking IP checksum\n");
1372            status |= RXDS_IPCS;
1373            csum = htole(cksum(ip));
1374            igbe->rxIpChecksums++;
1375            if (cksum(ip) != 0) {
1376                err |= RXDE_IPE;
1377                ext_err |= RXDEE_IPE;
1378                DPRINTF(EthernetDesc, "Checksum is bad!!\n");
1379            }
1380        }
1381        TcpPtr tcp(ip);
1382        if (tcp && igbe->regs.rxcsum.tuofld()) {
1383            DPRINTF(EthernetDesc, "Checking TCP checksum\n");
1384            status |= RXDS_TCPCS;
1385            ptype |= RXDP_TCP;
1386            csum = htole(cksum(tcp));
1387            igbe->rxTcpChecksums++;
1388            if (cksum(tcp) != 0) {
1389                DPRINTF(EthernetDesc, "Checksum is bad!!\n");
1390                err |= RXDE_TCPE;
1391                ext_err |= RXDEE_TCPE;
1392            }
1393        }
1394
1395        UdpPtr udp(ip);
1396        if (udp && igbe->regs.rxcsum.tuofld()) {
1397            DPRINTF(EthernetDesc, "Checking UDP checksum\n");
1398            status |= RXDS_UDPCS;
1399            ptype |= RXDP_UDP;
1400            csum = htole(cksum(udp));
1401            igbe->rxUdpChecksums++;
1402            if (cksum(udp) != 0) {
1403                DPRINTF(EthernetDesc, "Checksum is bad!!\n");
1404                ext_err |= RXDEE_TCPE;
1405                err |= RXDE_TCPE;
1406            }
1407        }
1408    } else { // if ip
1409        DPRINTF(EthernetSM, "Proccesing Non-Ip packet\n");
1410    }
1411
1412    switch (igbe->regs.srrctl.desctype()) {
1413      case RXDT_LEGACY:
1414        desc->legacy.len = htole((uint16_t)(pktPtr->length + crcfixup));
1415        desc->legacy.status = htole(status);
1416        desc->legacy.errors = htole(err);
1417        // No vlan support at this point... just set it to 0
1418        desc->legacy.vlan = 0;
1419        break;
1420      case RXDT_ADV_SPLIT_A:
1421      case RXDT_ADV_ONEBUF:
1422        desc->adv_wb.rss_type = htole(0);
1423        desc->adv_wb.pkt_type = htole(ptype);
1424        if (igbe->regs.rxcsum.pcsd()) {
1425            // no rss support right now
1426            desc->adv_wb.rss_hash = htole(0);
1427        } else {
1428            desc->adv_wb.id = htole(ip_id);
1429            desc->adv_wb.csum = htole(csum);
1430        }
1431        desc->adv_wb.status = htole(status);
1432        desc->adv_wb.errors = htole(ext_err);
1433        // no vlan support
1434        desc->adv_wb.vlan_tag = htole(0);
1435        break;
1436      default:
1437        panic("Unimplemnted RX receive buffer type %d\n",
1438              igbe->regs.srrctl.desctype());
1439    }
1440
1441    DPRINTF(EthernetDesc, "Descriptor complete w0: %#x w1: %#x\n",
1442            desc->adv_read.pkt, desc->adv_read.hdr);
1443
1444    if (bytesCopied == pktPtr->length) {
1445        DPRINTF(EthernetDesc,
1446                "Packet completely written to descriptor buffers\n");
1447        // Deal with the rx timer interrupts
1448        if (igbe->regs.rdtr.delay()) {
1449            Tick delay = igbe->regs.rdtr.delay() * igbe->intClock();
1450            DPRINTF(EthernetSM, "RXS: Scheduling DTR for %d\n", delay);
1451            igbe->reschedule(igbe->rdtrEvent, curTick() + delay);
1452        }
1453
1454        if (igbe->regs.radv.idv()) {
1455            Tick delay = igbe->regs.radv.idv() * igbe->intClock();
1456            DPRINTF(EthernetSM, "RXS: Scheduling ADV for %d\n", delay);
1457            if (!igbe->radvEvent.scheduled()) {
1458                igbe->schedule(igbe->radvEvent, curTick() + delay);
1459            }
1460        }
1461
1462        // if neither radv or rdtr, maybe itr is set...
1463        if (!igbe->regs.rdtr.delay() && !igbe->regs.radv.idv()) {
1464            DPRINTF(EthernetSM,
1465                    "RXS: Receive interrupt delay disabled, posting IT_RXT\n");
1466            igbe->postInterrupt(IT_RXT);
1467        }
1468
1469        // If the packet is small enough, interrupt appropriately
1470        // I wonder if this is delayed or not?!
1471        if (pktPtr->length <= igbe->regs.rsrpd.idv()) {
1472            DPRINTF(EthernetSM,
1473                    "RXS: Posting IT_SRPD beacuse small packet received\n");
1474            igbe->postInterrupt(IT_SRPD);
1475        }
1476        bytesCopied = 0;
1477    }
1478
1479    pktPtr = NULL;
1480    igbe->checkDrain();
1481    enableSm();
1482    pktDone = true;
1483
1484    igbe->anBegin("RXS", "Done Updating Desc");
1485    DPRINTF(EthernetDesc, "Processing of this descriptor complete\n");
1486    igbe->anDq("RXS", annUnusedCacheQ);
1487    unusedCache.pop_front();
1488    igbe->anQ("RXS", annUsedCacheQ);
1489    usedCache.push_back(desc);
1490}
1491
1492void
1493IGbE::RxDescCache::enableSm()
1494{
1495    if (!igbe->drainManager) {
1496        igbe->rxTick = true;
1497        igbe->restartClock();
1498    }
1499}
1500
1501bool
1502IGbE::RxDescCache::packetDone()
1503{
1504    if (pktDone) {
1505        pktDone = false;
1506        return true;
1507    }
1508    return false;
1509}
1510
1511bool
1512IGbE::RxDescCache::hasOutstandingEvents()
1513{
1514    return pktEvent.scheduled() || wbEvent.scheduled() ||
1515        fetchEvent.scheduled() || pktHdrEvent.scheduled() ||
1516        pktDataEvent.scheduled();
1517
1518}
1519
1520void
1521IGbE::RxDescCache::serialize(CheckpointOut &cp) const
1522{
1523    DescCache<RxDesc>::serialize(cp);
1524    SERIALIZE_SCALAR(pktDone);
1525    SERIALIZE_SCALAR(splitCount);
1526    SERIALIZE_SCALAR(bytesCopied);
1527}
1528
1529void
1530IGbE::RxDescCache::unserialize(CheckpointIn &cp)
1531{
1532    DescCache<RxDesc>::unserialize(cp);
1533    UNSERIALIZE_SCALAR(pktDone);
1534    UNSERIALIZE_SCALAR(splitCount);
1535    UNSERIALIZE_SCALAR(bytesCopied);
1536}
1537
1538
1539///////////////////////////// IGbE::TxDescCache //////////////////////////////
1540
1541IGbE::TxDescCache::TxDescCache(IGbE *i, const std::string n, int s)
1542    : DescCache<TxDesc>(i,n, s), pktDone(false), isTcp(false),
1543      pktWaiting(false), pktMultiDesc(false),
1544      completionAddress(0), completionEnabled(false),
1545      useTso(false), tsoHeaderLen(0), tsoMss(0), tsoTotalLen(0), tsoUsedLen(0),
1546      tsoPrevSeq(0), tsoPktPayloadBytes(0), tsoLoadedHeader(false),
1547      tsoPktHasHeader(false), tsoDescBytesUsed(0), tsoCopyBytes(0), tsoPkts(0),
1548      pktEvent(this), headerEvent(this), nullEvent(this)
1549{
1550    annSmFetch = "TX Desc Fetch";
1551    annSmWb = "TX Desc Writeback";
1552    annUnusedDescQ = "TX Unused Descriptors";
1553    annUnusedCacheQ = "TX Unused Descriptor Cache";
1554    annUsedCacheQ = "TX Used Descriptor Cache";
1555    annUsedDescQ = "TX Used Descriptors";
1556    annDescQ = "TX Descriptors";
1557}
1558
1559void
1560IGbE::TxDescCache::processContextDesc()
1561{
1562    assert(unusedCache.size());
1563    TxDesc *desc;
1564
1565    DPRINTF(EthernetDesc, "Checking and  processing context descriptors\n");
1566
1567    while (!useTso && unusedCache.size() &&
1568           TxdOp::isContext(unusedCache.front())) {
1569        DPRINTF(EthernetDesc, "Got context descriptor type...\n");
1570
1571        desc = unusedCache.front();
1572        DPRINTF(EthernetDesc, "Descriptor upper: %#x lower: %#X\n",
1573                desc->d1, desc->d2);
1574
1575
1576        // is this going to be a tcp or udp packet?
1577        isTcp = TxdOp::tcp(desc) ? true : false;
1578
1579        // setup all the TSO variables, they'll be ignored if we don't use
1580        // tso for this connection
1581        tsoHeaderLen = TxdOp::hdrlen(desc);
1582        tsoMss  = TxdOp::mss(desc);
1583
1584        if (TxdOp::isType(desc, TxdOp::TXD_CNXT) && TxdOp::tse(desc)) {
1585            DPRINTF(EthernetDesc, "TCP offload enabled for packet hdrlen: "
1586                    "%d mss: %d paylen %d\n", TxdOp::hdrlen(desc),
1587                    TxdOp::mss(desc), TxdOp::getLen(desc));
1588            useTso = true;
1589            tsoTotalLen = TxdOp::getLen(desc);
1590            tsoLoadedHeader = false;
1591            tsoDescBytesUsed = 0;
1592            tsoUsedLen = 0;
1593            tsoPrevSeq = 0;
1594            tsoPktHasHeader = false;
1595            tsoPkts = 0;
1596            tsoCopyBytes = 0;
1597        }
1598
1599        TxdOp::setDd(desc);
1600        unusedCache.pop_front();
1601        igbe->anDq("TXS", annUnusedCacheQ);
1602        usedCache.push_back(desc);
1603        igbe->anQ("TXS", annUsedCacheQ);
1604    }
1605
1606    if (!unusedCache.size())
1607        return;
1608
1609    desc = unusedCache.front();
1610    if (!useTso && TxdOp::isType(desc, TxdOp::TXD_ADVDATA) &&
1611        TxdOp::tse(desc)) {
1612        DPRINTF(EthernetDesc, "TCP offload(adv) enabled for packet "
1613                "hdrlen: %d mss: %d paylen %d\n",
1614                tsoHeaderLen, tsoMss, TxdOp::getTsoLen(desc));
1615        useTso = true;
1616        tsoTotalLen = TxdOp::getTsoLen(desc);
1617        tsoLoadedHeader = false;
1618        tsoDescBytesUsed = 0;
1619        tsoUsedLen = 0;
1620        tsoPrevSeq = 0;
1621        tsoPktHasHeader = false;
1622        tsoPkts = 0;
1623    }
1624
1625    if (useTso && !tsoLoadedHeader) {
1626        // we need to fetch a header
1627        DPRINTF(EthernetDesc, "Starting DMA of TSO header\n");
1628        assert(TxdOp::isData(desc) && TxdOp::getLen(desc) >= tsoHeaderLen);
1629        pktWaiting = true;
1630        assert(tsoHeaderLen <= 256);
1631        igbe->dmaRead(pciToDma(TxdOp::getBuf(desc)),
1632                      tsoHeaderLen, &headerEvent, tsoHeader, 0);
1633    }
1634}
1635
1636void
1637IGbE::TxDescCache::headerComplete()
1638{
1639    DPRINTF(EthernetDesc, "TSO: Fetching TSO header complete\n");
1640    pktWaiting = false;
1641
1642    assert(unusedCache.size());
1643    TxDesc *desc = unusedCache.front();
1644    DPRINTF(EthernetDesc, "TSO: len: %d tsoHeaderLen: %d\n",
1645            TxdOp::getLen(desc), tsoHeaderLen);
1646
1647    if (TxdOp::getLen(desc) == tsoHeaderLen) {
1648        tsoDescBytesUsed = 0;
1649        tsoLoadedHeader = true;
1650        unusedCache.pop_front();
1651        usedCache.push_back(desc);
1652    } else {
1653        DPRINTF(EthernetDesc, "TSO: header part of larger payload\n");
1654        tsoDescBytesUsed = tsoHeaderLen;
1655        tsoLoadedHeader = true;
1656    }
1657    enableSm();
1658    igbe->checkDrain();
1659}
1660
1661unsigned
1662IGbE::TxDescCache::getPacketSize(EthPacketPtr p)
1663{
1664    if (!unusedCache.size())
1665        return 0;
1666
1667    DPRINTF(EthernetDesc, "Starting processing of descriptor\n");
1668
1669    assert(!useTso || tsoLoadedHeader);
1670    TxDesc *desc = unusedCache.front();
1671
1672    if (useTso) {
1673        DPRINTF(EthernetDesc, "getPacket(): TxDescriptor data "
1674                "d1: %#llx d2: %#llx\n", desc->d1, desc->d2);
1675        DPRINTF(EthernetDesc, "TSO: use: %d hdrlen: %d mss: %d total: %d "
1676                "used: %d loaded hdr: %d\n", useTso, tsoHeaderLen, tsoMss,
1677                tsoTotalLen, tsoUsedLen, tsoLoadedHeader);
1678
1679        if (tsoPktHasHeader)
1680            tsoCopyBytes =  std::min((tsoMss + tsoHeaderLen) - p->length,
1681                                     TxdOp::getLen(desc) - tsoDescBytesUsed);
1682        else
1683            tsoCopyBytes =  std::min(tsoMss,
1684                                     TxdOp::getLen(desc) - tsoDescBytesUsed);
1685        unsigned pkt_size =
1686            tsoCopyBytes + (tsoPktHasHeader ? 0 : tsoHeaderLen);
1687
1688        DPRINTF(EthernetDesc, "TSO: descBytesUsed: %d copyBytes: %d "
1689                "this descLen: %d\n",
1690                tsoDescBytesUsed, tsoCopyBytes, TxdOp::getLen(desc));
1691        DPRINTF(EthernetDesc, "TSO: pktHasHeader: %d\n", tsoPktHasHeader);
1692        DPRINTF(EthernetDesc, "TSO: Next packet is %d bytes\n", pkt_size);
1693        return pkt_size;
1694    }
1695
1696    DPRINTF(EthernetDesc, "Next TX packet is %d bytes\n",
1697            TxdOp::getLen(unusedCache.front()));
1698    return TxdOp::getLen(desc);
1699}
1700
1701void
1702IGbE::TxDescCache::getPacketData(EthPacketPtr p)
1703{
1704    assert(unusedCache.size());
1705
1706    TxDesc *desc;
1707    desc = unusedCache.front();
1708
1709    DPRINTF(EthernetDesc, "getPacketData(): TxDescriptor data "
1710            "d1: %#llx d2: %#llx\n", desc->d1, desc->d2);
1711    assert((TxdOp::isLegacy(desc) || TxdOp::isData(desc)) &&
1712           TxdOp::getLen(desc));
1713
1714    pktPtr = p;
1715
1716    pktWaiting = true;
1717
1718    DPRINTF(EthernetDesc, "Starting DMA of packet at offset %d\n", p->length);
1719
1720    if (useTso) {
1721        assert(tsoLoadedHeader);
1722        if (!tsoPktHasHeader) {
1723            DPRINTF(EthernetDesc,
1724                    "Loading TSO header (%d bytes) into start of packet\n",
1725                    tsoHeaderLen);
1726            memcpy(p->data, &tsoHeader,tsoHeaderLen);
1727            p->length +=tsoHeaderLen;
1728            tsoPktHasHeader = true;
1729        }
1730    }
1731
1732    if (useTso) {
1733        DPRINTF(EthernetDesc,
1734                "Starting DMA of packet at offset %d length: %d\n",
1735                p->length, tsoCopyBytes);
1736        igbe->dmaRead(pciToDma(TxdOp::getBuf(desc))
1737                      + tsoDescBytesUsed,
1738                      tsoCopyBytes, &pktEvent, p->data + p->length,
1739                      igbe->txReadDelay);
1740        tsoDescBytesUsed += tsoCopyBytes;
1741        assert(tsoDescBytesUsed <= TxdOp::getLen(desc));
1742    } else {
1743        igbe->dmaRead(pciToDma(TxdOp::getBuf(desc)),
1744                      TxdOp::getLen(desc), &pktEvent, p->data + p->length,
1745                      igbe->txReadDelay);
1746    }
1747}
1748
1749void
1750IGbE::TxDescCache::pktComplete()
1751{
1752
1753    TxDesc *desc;
1754    assert(unusedCache.size());
1755    assert(pktPtr);
1756
1757    igbe->anBegin("TXS", "Update Desc");
1758
1759    DPRINTF(EthernetDesc, "DMA of packet complete\n");
1760
1761
1762    desc = unusedCache.front();
1763    assert((TxdOp::isLegacy(desc) || TxdOp::isData(desc)) &&
1764           TxdOp::getLen(desc));
1765
1766    DPRINTF(EthernetDesc, "TxDescriptor data d1: %#llx d2: %#llx\n",
1767            desc->d1, desc->d2);
1768
1769    // Set the length of the data in the EtherPacket
1770    if (useTso) {
1771        DPRINTF(EthernetDesc, "TSO: use: %d hdrlen: %d mss: %d total: %d "
1772            "used: %d loaded hdr: %d\n", useTso, tsoHeaderLen, tsoMss,
1773            tsoTotalLen, tsoUsedLen, tsoLoadedHeader);
1774        pktPtr->length += tsoCopyBytes;
1775        tsoUsedLen += tsoCopyBytes;
1776        DPRINTF(EthernetDesc, "TSO: descBytesUsed: %d copyBytes: %d\n",
1777            tsoDescBytesUsed, tsoCopyBytes);
1778    } else
1779        pktPtr->length += TxdOp::getLen(desc);
1780
1781
1782
1783    if ((!TxdOp::eop(desc) && !useTso) ||
1784        (pktPtr->length < ( tsoMss + tsoHeaderLen) &&
1785         tsoTotalLen != tsoUsedLen && useTso)) {
1786        assert(!useTso || (tsoDescBytesUsed == TxdOp::getLen(desc)));
1787        igbe->anDq("TXS", annUnusedCacheQ);
1788        unusedCache.pop_front();
1789        igbe->anQ("TXS", annUsedCacheQ);
1790        usedCache.push_back(desc);
1791
1792        tsoDescBytesUsed = 0;
1793        pktDone = true;
1794        pktWaiting = false;
1795        pktMultiDesc = true;
1796
1797        DPRINTF(EthernetDesc, "Partial Packet Descriptor of %d bytes Done\n",
1798                pktPtr->length);
1799        pktPtr = NULL;
1800
1801        enableSm();
1802        igbe->checkDrain();
1803        return;
1804    }
1805
1806
1807    pktMultiDesc = false;
1808    // no support for vlans
1809    assert(!TxdOp::vle(desc));
1810
1811    // we only support single packet descriptors at this point
1812    if (!useTso)
1813        assert(TxdOp::eop(desc));
1814
1815    // set that this packet is done
1816    if (TxdOp::rs(desc))
1817        TxdOp::setDd(desc);
1818
1819    DPRINTF(EthernetDesc, "TxDescriptor data d1: %#llx d2: %#llx\n",
1820            desc->d1, desc->d2);
1821
1822    if (useTso) {
1823        IpPtr ip(pktPtr);
1824        if (ip) {
1825            DPRINTF(EthernetDesc, "TSO: Modifying IP header. Id + %d\n",
1826                    tsoPkts);
1827            ip->id(ip->id() + tsoPkts++);
1828            ip->len(pktPtr->length - EthPtr(pktPtr)->size());
1829
1830            TcpPtr tcp(ip);
1831            if (tcp) {
1832                DPRINTF(EthernetDesc,
1833                        "TSO: Modifying TCP header. old seq %d + %d\n",
1834                        tcp->seq(), tsoPrevSeq);
1835                tcp->seq(tcp->seq() + tsoPrevSeq);
1836                if (tsoUsedLen != tsoTotalLen)
1837                    tcp->flags(tcp->flags() & ~9); // clear fin & psh
1838            }
1839            UdpPtr udp(ip);
1840            if (udp) {
1841                DPRINTF(EthernetDesc, "TSO: Modifying UDP header.\n");
1842                udp->len(pktPtr->length - EthPtr(pktPtr)->size());
1843            }
1844        }
1845        tsoPrevSeq = tsoUsedLen;
1846    }
1847
1848    if (DTRACE(EthernetDesc)) {
1849        IpPtr ip(pktPtr);
1850        if (ip)
1851            DPRINTF(EthernetDesc, "Proccesing Ip packet with Id=%d\n",
1852                    ip->id());
1853        else
1854            DPRINTF(EthernetSM, "Proccesing Non-Ip packet\n");
1855    }
1856
1857    // Checksums are only ofloaded for new descriptor types
1858    if (TxdOp::isData(desc) && ( TxdOp::ixsm(desc) || TxdOp::txsm(desc)) ) {
1859        DPRINTF(EthernetDesc, "Calculating checksums for packet\n");
1860        IpPtr ip(pktPtr);
1861        assert(ip);
1862        if (TxdOp::ixsm(desc)) {
1863            ip->sum(0);
1864            ip->sum(cksum(ip));
1865            igbe->txIpChecksums++;
1866            DPRINTF(EthernetDesc, "Calculated IP checksum\n");
1867        }
1868        if (TxdOp::txsm(desc)) {
1869            TcpPtr tcp(ip);
1870            UdpPtr udp(ip);
1871            if (tcp) {
1872                tcp->sum(0);
1873                tcp->sum(cksum(tcp));
1874                igbe->txTcpChecksums++;
1875                DPRINTF(EthernetDesc, "Calculated TCP checksum\n");
1876            } else if (udp) {
1877                assert(udp);
1878                udp->sum(0);
1879                udp->sum(cksum(udp));
1880                igbe->txUdpChecksums++;
1881                DPRINTF(EthernetDesc, "Calculated UDP checksum\n");
1882            } else {
1883                panic("Told to checksum, but don't know how\n");
1884            }
1885        }
1886    }
1887
1888    if (TxdOp::ide(desc)) {
1889        // Deal with the rx timer interrupts
1890        DPRINTF(EthernetDesc, "Descriptor had IDE set\n");
1891        if (igbe->regs.tidv.idv()) {
1892            Tick delay = igbe->regs.tidv.idv() * igbe->intClock();
1893            DPRINTF(EthernetDesc, "setting tidv\n");
1894            igbe->reschedule(igbe->tidvEvent, curTick() + delay, true);
1895        }
1896
1897        if (igbe->regs.tadv.idv() && igbe->regs.tidv.idv()) {
1898            Tick delay = igbe->regs.tadv.idv() * igbe->intClock();
1899            DPRINTF(EthernetDesc, "setting tadv\n");
1900            if (!igbe->tadvEvent.scheduled()) {
1901                igbe->schedule(igbe->tadvEvent, curTick() + delay);
1902            }
1903        }
1904    }
1905
1906
1907    if (!useTso ||  TxdOp::getLen(desc) == tsoDescBytesUsed) {
1908        DPRINTF(EthernetDesc, "Descriptor Done\n");
1909        igbe->anDq("TXS", annUnusedCacheQ);
1910        unusedCache.pop_front();
1911        igbe->anQ("TXS", annUsedCacheQ);
1912        usedCache.push_back(desc);
1913        tsoDescBytesUsed = 0;
1914    }
1915
1916    if (useTso && tsoUsedLen == tsoTotalLen)
1917        useTso = false;
1918
1919
1920    DPRINTF(EthernetDesc,
1921            "------Packet of %d bytes ready for transmission-------\n",
1922            pktPtr->length);
1923    pktDone = true;
1924    pktWaiting = false;
1925    pktPtr = NULL;
1926    tsoPktHasHeader = false;
1927
1928    if (igbe->regs.txdctl.wthresh() == 0) {
1929        igbe->anBegin("TXS", "Desc Writeback");
1930        DPRINTF(EthernetDesc, "WTHRESH == 0, writing back descriptor\n");
1931        writeback(0);
1932    } else if (!igbe->regs.txdctl.gran() && igbe->regs.txdctl.wthresh() <=
1933               descInBlock(usedCache.size())) {
1934        DPRINTF(EthernetDesc, "used > WTHRESH, writing back descriptor\n");
1935        igbe->anBegin("TXS", "Desc Writeback");
1936        writeback((igbe->cacheBlockSize()-1)>>4);
1937    } else if (igbe->regs.txdctl.wthresh() <= usedCache.size()) {
1938        DPRINTF(EthernetDesc, "used > WTHRESH, writing back descriptor\n");
1939        igbe->anBegin("TXS", "Desc Writeback");
1940        writeback((igbe->cacheBlockSize()-1)>>4);
1941    }
1942
1943    enableSm();
1944    igbe->checkDrain();
1945}
1946
1947void
1948IGbE::TxDescCache::actionAfterWb()
1949{
1950    DPRINTF(EthernetDesc, "actionAfterWb() completionEnabled: %d\n",
1951            completionEnabled);
1952    igbe->postInterrupt(iGbReg::IT_TXDW);
1953    if (completionEnabled) {
1954        descEnd = igbe->regs.tdh();
1955        DPRINTF(EthernetDesc,
1956                "Completion writing back value: %d to addr: %#x\n", descEnd,
1957                completionAddress);
1958        igbe->dmaWrite(pciToDma(mbits(completionAddress, 63, 2)),
1959                       sizeof(descEnd), &nullEvent, (uint8_t*)&descEnd, 0);
1960    }
1961}
1962
1963void
1964IGbE::TxDescCache::serialize(CheckpointOut &cp) const
1965{
1966    DescCache<TxDesc>::serialize(cp);
1967
1968    SERIALIZE_SCALAR(pktDone);
1969    SERIALIZE_SCALAR(isTcp);
1970    SERIALIZE_SCALAR(pktWaiting);
1971    SERIALIZE_SCALAR(pktMultiDesc);
1972
1973    SERIALIZE_SCALAR(useTso);
1974    SERIALIZE_SCALAR(tsoHeaderLen);
1975    SERIALIZE_SCALAR(tsoMss);
1976    SERIALIZE_SCALAR(tsoTotalLen);
1977    SERIALIZE_SCALAR(tsoUsedLen);
1978    SERIALIZE_SCALAR(tsoPrevSeq);;
1979    SERIALIZE_SCALAR(tsoPktPayloadBytes);
1980    SERIALIZE_SCALAR(tsoLoadedHeader);
1981    SERIALIZE_SCALAR(tsoPktHasHeader);
1982    SERIALIZE_ARRAY(tsoHeader, 256);
1983    SERIALIZE_SCALAR(tsoDescBytesUsed);
1984    SERIALIZE_SCALAR(tsoCopyBytes);
1985    SERIALIZE_SCALAR(tsoPkts);
1986
1987    SERIALIZE_SCALAR(completionAddress);
1988    SERIALIZE_SCALAR(completionEnabled);
1989    SERIALIZE_SCALAR(descEnd);
1990}
1991
1992void
1993IGbE::TxDescCache::unserialize(CheckpointIn &cp)
1994{
1995    DescCache<TxDesc>::unserialize(cp);
1996
1997    UNSERIALIZE_SCALAR(pktDone);
1998    UNSERIALIZE_SCALAR(isTcp);
1999    UNSERIALIZE_SCALAR(pktWaiting);
2000    UNSERIALIZE_SCALAR(pktMultiDesc);
2001
2002    UNSERIALIZE_SCALAR(useTso);
2003    UNSERIALIZE_SCALAR(tsoHeaderLen);
2004    UNSERIALIZE_SCALAR(tsoMss);
2005    UNSERIALIZE_SCALAR(tsoTotalLen);
2006    UNSERIALIZE_SCALAR(tsoUsedLen);
2007    UNSERIALIZE_SCALAR(tsoPrevSeq);;
2008    UNSERIALIZE_SCALAR(tsoPktPayloadBytes);
2009    UNSERIALIZE_SCALAR(tsoLoadedHeader);
2010    UNSERIALIZE_SCALAR(tsoPktHasHeader);
2011    UNSERIALIZE_ARRAY(tsoHeader, 256);
2012    UNSERIALIZE_SCALAR(tsoDescBytesUsed);
2013    UNSERIALIZE_SCALAR(tsoCopyBytes);
2014    UNSERIALIZE_SCALAR(tsoPkts);
2015
2016    UNSERIALIZE_SCALAR(completionAddress);
2017    UNSERIALIZE_SCALAR(completionEnabled);
2018    UNSERIALIZE_SCALAR(descEnd);
2019}
2020
2021bool
2022IGbE::TxDescCache::packetAvailable()
2023{
2024    if (pktDone) {
2025        pktDone = false;
2026        return true;
2027    }
2028    return false;
2029}
2030
2031void
2032IGbE::TxDescCache::enableSm()
2033{
2034    if (!igbe->drainManager) {
2035        igbe->txTick = true;
2036        igbe->restartClock();
2037    }
2038}
2039
2040bool
2041IGbE::TxDescCache::hasOutstandingEvents()
2042{
2043    return pktEvent.scheduled() || wbEvent.scheduled() ||
2044        fetchEvent.scheduled();
2045}
2046
2047
2048///////////////////////////////////// IGbE /////////////////////////////////
2049
2050void
2051IGbE::restartClock()
2052{
2053    if (!tickEvent.scheduled() && (rxTick || txTick || txFifoTick) &&
2054        getDrainState() == Drainable::Running)
2055        schedule(tickEvent, clockEdge(Cycles(1)));
2056}
2057
2058unsigned int
2059IGbE::drain(DrainManager *dm)
2060{
2061    unsigned int count;
2062    count = pioPort.drain(dm) + dmaPort.drain(dm);
2063    if (rxDescCache.hasOutstandingEvents() ||
2064        txDescCache.hasOutstandingEvents()) {
2065        count++;
2066        drainManager = dm;
2067    }
2068
2069    txFifoTick = false;
2070    txTick = false;
2071    rxTick = false;
2072
2073    if (tickEvent.scheduled())
2074        deschedule(tickEvent);
2075
2076    if (count) {
2077        DPRINTF(Drain, "IGbE not drained\n");
2078        setDrainState(Drainable::Draining);
2079    } else
2080        setDrainState(Drainable::Drained);
2081
2082    return count;
2083}
2084
2085void
2086IGbE::drainResume()
2087{
2088    Drainable::drainResume();
2089
2090    txFifoTick = true;
2091    txTick = true;
2092    rxTick = true;
2093
2094    restartClock();
2095    DPRINTF(EthernetSM, "resuming from drain");
2096}
2097
2098void
2099IGbE::checkDrain()
2100{
2101    if (!drainManager)
2102        return;
2103
2104    txFifoTick = false;
2105    txTick = false;
2106    rxTick = false;
2107    if (!rxDescCache.hasOutstandingEvents() &&
2108        !txDescCache.hasOutstandingEvents()) {
2109        DPRINTF(Drain, "IGbE done draining, processing drain event\n");
2110        drainManager->signalDrainDone();
2111        drainManager = NULL;
2112    }
2113}
2114
2115void
2116IGbE::txStateMachine()
2117{
2118    if (!regs.tctl.en()) {
2119        txTick = false;
2120        DPRINTF(EthernetSM, "TXS: TX disabled, stopping ticking\n");
2121        return;
2122    }
2123
2124    // If we have a packet available and it's length is not 0 (meaning it's not
2125    // a multidescriptor packet) put it in the fifo, otherwise an the next
2126    // iteration we'll get the rest of the data
2127    if (txPacket && txDescCache.packetAvailable()
2128        && !txDescCache.packetMultiDesc() && txPacket->length) {
2129        anQ("TXS", "TX FIFO Q");
2130        DPRINTF(EthernetSM, "TXS: packet placed in TX FIFO\n");
2131#ifndef NDEBUG
2132        bool success =
2133#endif
2134            txFifo.push(txPacket);
2135        txFifoTick = true && !drainManager;
2136        assert(success);
2137        txPacket = NULL;
2138        anBegin("TXS", "Desc Writeback");
2139        txDescCache.writeback((cacheBlockSize()-1)>>4);
2140        return;
2141    }
2142
2143    // Only support descriptor granularity
2144    if (regs.txdctl.lwthresh() &&
2145        txDescCache.descLeft() < (regs.txdctl.lwthresh() * 8)) {
2146        DPRINTF(EthernetSM, "TXS: LWTHRESH caused posting of TXDLOW\n");
2147        postInterrupt(IT_TXDLOW);
2148    }
2149
2150    if (!txPacket) {
2151        txPacket = std::make_shared<EthPacketData>(16384);
2152    }
2153
2154    if (!txDescCache.packetWaiting()) {
2155        if (txDescCache.descLeft() == 0) {
2156            postInterrupt(IT_TXQE);
2157            anBegin("TXS", "Desc Writeback");
2158            txDescCache.writeback(0);
2159            anBegin("TXS", "Desc Fetch");
2160            anWe("TXS", txDescCache.annUnusedCacheQ);
2161            txDescCache.fetchDescriptors();
2162            DPRINTF(EthernetSM, "TXS: No descriptors left in ring, forcing "
2163                    "writeback stopping ticking and posting TXQE\n");
2164            txTick = false;
2165            return;
2166        }
2167
2168
2169        if (!(txDescCache.descUnused())) {
2170            anBegin("TXS", "Desc Fetch");
2171            txDescCache.fetchDescriptors();
2172            anWe("TXS", txDescCache.annUnusedCacheQ);
2173            DPRINTF(EthernetSM, "TXS: No descriptors available in cache, "
2174                    "fetching and stopping ticking\n");
2175            txTick = false;
2176            return;
2177        }
2178        anPq("TXS", txDescCache.annUnusedCacheQ);
2179
2180
2181        txDescCache.processContextDesc();
2182        if (txDescCache.packetWaiting()) {
2183            DPRINTF(EthernetSM,
2184                    "TXS: Fetching TSO header, stopping ticking\n");
2185            txTick = false;
2186            return;
2187        }
2188
2189        unsigned size = txDescCache.getPacketSize(txPacket);
2190        if (size > 0 && txFifo.avail() > size) {
2191            anRq("TXS", "TX FIFO Q");
2192            anBegin("TXS", "DMA Packet");
2193            DPRINTF(EthernetSM, "TXS: Reserving %d bytes in FIFO and "
2194                    "beginning DMA of next packet\n", size);
2195            txFifo.reserve(size);
2196            txDescCache.getPacketData(txPacket);
2197        } else if (size == 0) {
2198            DPRINTF(EthernetSM, "TXS: getPacketSize returned: %d\n", size);
2199            DPRINTF(EthernetSM,
2200                    "TXS: No packets to get, writing back used descriptors\n");
2201            anBegin("TXS", "Desc Writeback");
2202            txDescCache.writeback(0);
2203        } else {
2204            anWf("TXS", "TX FIFO Q");
2205            DPRINTF(EthernetSM, "TXS: FIFO full, stopping ticking until space "
2206                    "available in FIFO\n");
2207            txTick = false;
2208        }
2209
2210
2211        return;
2212    }
2213    DPRINTF(EthernetSM, "TXS: Nothing to do, stopping ticking\n");
2214    txTick = false;
2215}
2216
2217bool
2218IGbE::ethRxPkt(EthPacketPtr pkt)
2219{
2220    rxBytes += pkt->length;
2221    rxPackets++;
2222
2223    DPRINTF(Ethernet, "RxFIFO: Receiving pcakte from wire\n");
2224    anBegin("RXQ", "Wire Recv");
2225
2226
2227    if (!regs.rctl.en()) {
2228        DPRINTF(Ethernet, "RxFIFO: RX not enabled, dropping\n");
2229        anBegin("RXQ", "FIFO Drop", CPA::FL_BAD);
2230        return true;
2231    }
2232
2233    // restart the state machines if they are stopped
2234    rxTick = true && !drainManager;
2235    if ((rxTick || txTick) && !tickEvent.scheduled()) {
2236        DPRINTF(EthernetSM,
2237                "RXS: received packet into fifo, starting ticking\n");
2238        restartClock();
2239    }
2240
2241    if (!rxFifo.push(pkt)) {
2242        DPRINTF(Ethernet, "RxFIFO: Packet won't fit in fifo... dropped\n");
2243        postInterrupt(IT_RXO, true);
2244        anBegin("RXQ", "FIFO Drop", CPA::FL_BAD);
2245        return false;
2246    }
2247
2248    if (CPA::available() && cpa->enabled()) {
2249        assert(sys->numSystemsRunning <= 2);
2250        System *other_sys;
2251        if (sys->systemList[0] == sys)
2252            other_sys = sys->systemList[1];
2253        else
2254            other_sys = sys->systemList[0];
2255
2256        cpa->hwDq(CPA::FL_NONE, sys, macAddr, "RXQ", "WireQ", 0, other_sys);
2257        anQ("RXQ", "RX FIFO Q");
2258        cpa->hwWe(CPA::FL_NONE, sys, macAddr, "RXQ", "WireQ", 0, other_sys);
2259    }
2260
2261    return true;
2262}
2263
2264
2265void
2266IGbE::rxStateMachine()
2267{
2268    if (!regs.rctl.en()) {
2269        rxTick = false;
2270        DPRINTF(EthernetSM, "RXS: RX disabled, stopping ticking\n");
2271        return;
2272    }
2273
2274    // If the packet is done check for interrupts/descriptors/etc
2275    if (rxDescCache.packetDone()) {
2276        rxDmaPacket = false;
2277        DPRINTF(EthernetSM, "RXS: Packet completed DMA to memory\n");
2278        int descLeft = rxDescCache.descLeft();
2279        DPRINTF(EthernetSM, "RXS: descLeft: %d rdmts: %d rdlen: %d\n",
2280                descLeft, regs.rctl.rdmts(), regs.rdlen());
2281        switch (regs.rctl.rdmts()) {
2282          case 2: if (descLeft > .125 * regs.rdlen()) break;
2283          case 1: if (descLeft > .250 * regs.rdlen()) break;
2284          case 0: if (descLeft > .500 * regs.rdlen())  break;
2285            DPRINTF(Ethernet, "RXS: Interrupting (RXDMT) "
2286                    "because of descriptors left\n");
2287            postInterrupt(IT_RXDMT);
2288            break;
2289        }
2290
2291        if (rxFifo.empty())
2292            rxDescCache.writeback(0);
2293
2294        if (descLeft == 0) {
2295            anBegin("RXS", "Writeback Descriptors");
2296            rxDescCache.writeback(0);
2297            DPRINTF(EthernetSM, "RXS: No descriptors left in ring, forcing"
2298                    " writeback and stopping ticking\n");
2299            rxTick = false;
2300        }
2301
2302        // only support descriptor granulaties
2303        assert(regs.rxdctl.gran());
2304
2305        if (regs.rxdctl.wthresh() >= rxDescCache.descUsed()) {
2306            DPRINTF(EthernetSM,
2307                    "RXS: Writing back because WTHRESH >= descUsed\n");
2308            anBegin("RXS", "Writeback Descriptors");
2309            if (regs.rxdctl.wthresh() < (cacheBlockSize()>>4))
2310                rxDescCache.writeback(regs.rxdctl.wthresh()-1);
2311            else
2312                rxDescCache.writeback((cacheBlockSize()-1)>>4);
2313        }
2314
2315        if ((rxDescCache.descUnused() < regs.rxdctl.pthresh()) &&
2316            ((rxDescCache.descLeft() - rxDescCache.descUnused()) >
2317             regs.rxdctl.hthresh())) {
2318            DPRINTF(EthernetSM, "RXS: Fetching descriptors because "
2319                    "descUnused < PTHRESH\n");
2320            anBegin("RXS", "Fetch Descriptors");
2321            rxDescCache.fetchDescriptors();
2322        }
2323
2324        if (rxDescCache.descUnused() == 0) {
2325            anBegin("RXS", "Fetch Descriptors");
2326            rxDescCache.fetchDescriptors();
2327            anWe("RXS", rxDescCache.annUnusedCacheQ);
2328            DPRINTF(EthernetSM, "RXS: No descriptors available in cache, "
2329                    "fetching descriptors and stopping ticking\n");
2330            rxTick = false;
2331        }
2332        return;
2333    }
2334
2335    if (rxDmaPacket) {
2336        DPRINTF(EthernetSM,
2337                "RXS: stopping ticking until packet DMA completes\n");
2338        rxTick = false;
2339        return;
2340    }
2341
2342    if (!rxDescCache.descUnused()) {
2343        anBegin("RXS", "Fetch Descriptors");
2344        rxDescCache.fetchDescriptors();
2345        anWe("RXS", rxDescCache.annUnusedCacheQ);
2346        DPRINTF(EthernetSM, "RXS: No descriptors available in cache, "
2347                "stopping ticking\n");
2348        rxTick = false;
2349        DPRINTF(EthernetSM, "RXS: No descriptors available, fetching\n");
2350        return;
2351    }
2352    anPq("RXS", rxDescCache.annUnusedCacheQ);
2353
2354    if (rxFifo.empty()) {
2355        anWe("RXS", "RX FIFO Q");
2356        DPRINTF(EthernetSM, "RXS: RxFIFO empty, stopping ticking\n");
2357        rxTick = false;
2358        return;
2359    }
2360    anPq("RXS", "RX FIFO Q");
2361    anBegin("RXS", "Get Desc");
2362
2363    EthPacketPtr pkt;
2364    pkt = rxFifo.front();
2365
2366
2367    pktOffset = rxDescCache.writePacket(pkt, pktOffset);
2368    DPRINTF(EthernetSM, "RXS: Writing packet into memory\n");
2369    if (pktOffset == pkt->length) {
2370        anBegin( "RXS", "FIFO Dequeue");
2371        DPRINTF(EthernetSM, "RXS: Removing packet from FIFO\n");
2372        pktOffset = 0;
2373        anDq("RXS", "RX FIFO Q");
2374        rxFifo.pop();
2375    }
2376
2377    DPRINTF(EthernetSM, "RXS: stopping ticking until packet DMA completes\n");
2378    rxTick = false;
2379    rxDmaPacket = true;
2380    anBegin("RXS", "DMA Packet");
2381}
2382
2383void
2384IGbE::txWire()
2385{
2386    if (txFifo.empty()) {
2387        anWe("TXQ", "TX FIFO Q");
2388        txFifoTick = false;
2389        return;
2390    }
2391
2392
2393    anPq("TXQ", "TX FIFO Q");
2394    if (etherInt->sendPacket(txFifo.front())) {
2395        anQ("TXQ", "WireQ");
2396        if (DTRACE(EthernetSM)) {
2397            IpPtr ip(txFifo.front());
2398            if (ip)
2399                DPRINTF(EthernetSM, "Transmitting Ip packet with Id=%d\n",
2400                        ip->id());
2401            else
2402                DPRINTF(EthernetSM, "Transmitting Non-Ip packet\n");
2403        }
2404        anDq("TXQ", "TX FIFO Q");
2405        anBegin("TXQ", "Wire Send");
2406        DPRINTF(EthernetSM,
2407                "TxFIFO: Successful transmit, bytes available in fifo: %d\n",
2408                txFifo.avail());
2409
2410        txBytes += txFifo.front()->length;
2411        txPackets++;
2412        txFifoTick = false;
2413
2414        txFifo.pop();
2415    } else {
2416        // We'll get woken up when the packet ethTxDone() gets called
2417        txFifoTick = false;
2418    }
2419}
2420
2421void
2422IGbE::tick()
2423{
2424    DPRINTF(EthernetSM, "IGbE: -------------- Cycle --------------\n");
2425
2426    if (rxTick)
2427        rxStateMachine();
2428
2429    if (txTick)
2430        txStateMachine();
2431
2432    if (txFifoTick)
2433        txWire();
2434
2435
2436    if (rxTick || txTick || txFifoTick)
2437        schedule(tickEvent, curTick() + clockPeriod());
2438}
2439
2440void
2441IGbE::ethTxDone()
2442{
2443    anBegin("TXQ", "Send Done");
2444    // restart the tx state machines if they are stopped
2445    // fifo to send another packet
2446    // tx sm to put more data into the fifo
2447    txFifoTick = true && !drainManager;
2448    if (txDescCache.descLeft() != 0 && !drainManager)
2449        txTick = true;
2450
2451    restartClock();
2452    txWire();
2453    DPRINTF(EthernetSM, "TxFIFO: Transmission complete\n");
2454}
2455
2456void
2457IGbE::serialize(CheckpointOut &cp) const
2458{
2459    PciDevice::serialize(cp);
2460
2461    regs.serialize(cp);
2462    SERIALIZE_SCALAR(eeOpBits);
2463    SERIALIZE_SCALAR(eeAddrBits);
2464    SERIALIZE_SCALAR(eeDataBits);
2465    SERIALIZE_SCALAR(eeOpcode);
2466    SERIALIZE_SCALAR(eeAddr);
2467    SERIALIZE_SCALAR(lastInterrupt);
2468    SERIALIZE_ARRAY(flash,iGbReg::EEPROM_SIZE);
2469
2470    rxFifo.serialize("rxfifo", cp);
2471    txFifo.serialize("txfifo", cp);
2472
2473    bool txPktExists = txPacket != nullptr;
2474    SERIALIZE_SCALAR(txPktExists);
2475    if (txPktExists)
2476        txPacket->serialize("txpacket", cp);
2477
2478    Tick rdtr_time = 0, radv_time = 0, tidv_time = 0, tadv_time = 0,
2479        inter_time = 0;
2480
2481    if (rdtrEvent.scheduled())
2482        rdtr_time = rdtrEvent.when();
2483    SERIALIZE_SCALAR(rdtr_time);
2484
2485    if (radvEvent.scheduled())
2486        radv_time = radvEvent.when();
2487    SERIALIZE_SCALAR(radv_time);
2488
2489    if (tidvEvent.scheduled())
2490        tidv_time = tidvEvent.when();
2491    SERIALIZE_SCALAR(tidv_time);
2492
2493    if (tadvEvent.scheduled())
2494        tadv_time = tadvEvent.when();
2495    SERIALIZE_SCALAR(tadv_time);
2496
2497    if (interEvent.scheduled())
2498        inter_time = interEvent.when();
2499    SERIALIZE_SCALAR(inter_time);
2500
2501    SERIALIZE_SCALAR(pktOffset);
2502
2503    txDescCache.serializeSection(cp, "TxDescCache");
2504    rxDescCache.serializeSection(cp, "RxDescCache");
2505}
2506
2507void
2508IGbE::unserialize(CheckpointIn &cp)
2509{
2510    PciDevice::unserialize(cp);
2511
2512    regs.unserialize(cp);
2513    UNSERIALIZE_SCALAR(eeOpBits);
2514    UNSERIALIZE_SCALAR(eeAddrBits);
2515    UNSERIALIZE_SCALAR(eeDataBits);
2516    UNSERIALIZE_SCALAR(eeOpcode);
2517    UNSERIALIZE_SCALAR(eeAddr);
2518    UNSERIALIZE_SCALAR(lastInterrupt);
2519    UNSERIALIZE_ARRAY(flash,iGbReg::EEPROM_SIZE);
2520
2521    rxFifo.unserialize("rxfifo", cp);
2522    txFifo.unserialize("txfifo", cp);
2523
2524    bool txPktExists;
2525    UNSERIALIZE_SCALAR(txPktExists);
2526    if (txPktExists) {
2527        txPacket = std::make_shared<EthPacketData>(16384);
2528        txPacket->unserialize("txpacket", cp);
2529    }
2530
2531    rxTick = true;
2532    txTick = true;
2533    txFifoTick = true;
2534
2535    Tick rdtr_time, radv_time, tidv_time, tadv_time, inter_time;
2536    UNSERIALIZE_SCALAR(rdtr_time);
2537    UNSERIALIZE_SCALAR(radv_time);
2538    UNSERIALIZE_SCALAR(tidv_time);
2539    UNSERIALIZE_SCALAR(tadv_time);
2540    UNSERIALIZE_SCALAR(inter_time);
2541
2542    if (rdtr_time)
2543        schedule(rdtrEvent, rdtr_time);
2544
2545    if (radv_time)
2546        schedule(radvEvent, radv_time);
2547
2548    if (tidv_time)
2549        schedule(tidvEvent, tidv_time);
2550
2551    if (tadv_time)
2552        schedule(tadvEvent, tadv_time);
2553
2554    if (inter_time)
2555        schedule(interEvent, inter_time);
2556
2557    UNSERIALIZE_SCALAR(pktOffset);
2558
2559    txDescCache.unserializeSection(cp, "TxDescCache");
2560    rxDescCache.unserializeSection(cp, "RxDescCache");
2561}
2562
2563IGbE *
2564IGbEParams::create()
2565{
2566    return new IGbE(this);
2567}
2568