rv_ctrl.hh revision 11011
17584SAli.Saidi@arm.com/*
211011SAndreas.Sandberg@ARM.com * Copyright (c) 2010,2013,2015 ARM Limited
37584SAli.Saidi@arm.com * All rights reserved
47584SAli.Saidi@arm.com *
57584SAli.Saidi@arm.com * The license below extends only to copyright in the software and shall
67584SAli.Saidi@arm.com * not be construed as granting a license to any other intellectual
77584SAli.Saidi@arm.com * property including but not limited to intellectual property relating
87584SAli.Saidi@arm.com * to a hardware implementation of the functionality of the software
97584SAli.Saidi@arm.com * licensed hereunder.  You may use the software subject to the license
107584SAli.Saidi@arm.com * terms below provided that you ensure that this notice is replicated
117584SAli.Saidi@arm.com * unmodified and in its entirety in all distributions of the software,
127584SAli.Saidi@arm.com * modified or unmodified, in source code or in binary form.
137584SAli.Saidi@arm.com *
147584SAli.Saidi@arm.com * Redistribution and use in source and binary forms, with or without
157584SAli.Saidi@arm.com * modification, are permitted provided that the following conditions are
167584SAli.Saidi@arm.com * met: redistributions of source code must retain the above copyright
177584SAli.Saidi@arm.com * notice, this list of conditions and the following disclaimer;
187584SAli.Saidi@arm.com * redistributions in binary form must reproduce the above copyright
197584SAli.Saidi@arm.com * notice, this list of conditions and the following disclaimer in the
207584SAli.Saidi@arm.com * documentation and/or other materials provided with the distribution;
217584SAli.Saidi@arm.com * neither the name of the copyright holders nor the names of its
227584SAli.Saidi@arm.com * contributors may be used to endorse or promote products derived from
237584SAli.Saidi@arm.com * this software without specific prior written permission.
247584SAli.Saidi@arm.com *
257584SAli.Saidi@arm.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
267584SAli.Saidi@arm.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
277584SAli.Saidi@arm.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
287584SAli.Saidi@arm.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
297584SAli.Saidi@arm.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
307584SAli.Saidi@arm.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
317584SAli.Saidi@arm.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
327584SAli.Saidi@arm.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
337584SAli.Saidi@arm.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
347584SAli.Saidi@arm.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
357584SAli.Saidi@arm.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
367584SAli.Saidi@arm.com *
377584SAli.Saidi@arm.com * Authors: Ali Saidi
387584SAli.Saidi@arm.com */
397584SAli.Saidi@arm.com
407584SAli.Saidi@arm.com#ifndef __DEV_ARM_RV_HH__
417584SAli.Saidi@arm.com#define __DEV_ARM_RV_HH__
427584SAli.Saidi@arm.com
437950SAli.Saidi@ARM.com#include "base/bitunion.hh"
447584SAli.Saidi@arm.com#include "dev/io_device.hh"
457584SAli.Saidi@arm.com#include "params/RealViewCtrl.hh"
4611011SAndreas.Sandberg@ARM.com#include "params/RealViewOsc.hh"
477584SAli.Saidi@arm.com
487584SAli.Saidi@arm.com/** @file
497584SAli.Saidi@arm.com * This implements the simple real view registers on a PBXA9
507584SAli.Saidi@arm.com */
517584SAli.Saidi@arm.com
527584SAli.Saidi@arm.comclass RealViewCtrl : public BasicPioDevice
537584SAli.Saidi@arm.com{
5411011SAndreas.Sandberg@ARM.com  public:
5511011SAndreas.Sandberg@ARM.com    enum DeviceFunc {
5611011SAndreas.Sandberg@ARM.com        FUNC_OSC      = 1,
5711011SAndreas.Sandberg@ARM.com        FUNC_VOLT     = 2,
5811011SAndreas.Sandberg@ARM.com        FUNC_AMP      = 3,
5911011SAndreas.Sandberg@ARM.com        FUNC_TEMP     = 4,
6011011SAndreas.Sandberg@ARM.com        FUNC_RESET    = 5,
6111011SAndreas.Sandberg@ARM.com        FUNC_SCC      = 6,
6211011SAndreas.Sandberg@ARM.com        FUNC_MUXFPGA  = 7,
6311011SAndreas.Sandberg@ARM.com        FUNC_SHUTDOWN = 8,
6411011SAndreas.Sandberg@ARM.com        FUNC_REBOOT   = 9,
6511011SAndreas.Sandberg@ARM.com        FUNC_DVIMODE  = 11,
6611011SAndreas.Sandberg@ARM.com        FUNC_POWER    = 12,
6711011SAndreas.Sandberg@ARM.com        FUNC_ENERGY   = 13,
6811011SAndreas.Sandberg@ARM.com    };
6911011SAndreas.Sandberg@ARM.com
7011011SAndreas.Sandberg@ARM.com    class Device
7111011SAndreas.Sandberg@ARM.com    {
7211011SAndreas.Sandberg@ARM.com      public:
7311011SAndreas.Sandberg@ARM.com        Device(RealViewCtrl &parent, DeviceFunc func,
7411011SAndreas.Sandberg@ARM.com               uint8_t site, uint8_t pos, uint8_t dcc, uint16_t dev)
7511011SAndreas.Sandberg@ARM.com        {
7611011SAndreas.Sandberg@ARM.com            parent.registerDevice(func, site, pos, dcc, dev,  this);
7711011SAndreas.Sandberg@ARM.com        }
7811011SAndreas.Sandberg@ARM.com
7911011SAndreas.Sandberg@ARM.com        virtual ~Device() {}
8011011SAndreas.Sandberg@ARM.com
8111011SAndreas.Sandberg@ARM.com        virtual uint32_t read() const = 0;
8211011SAndreas.Sandberg@ARM.com        virtual void write(uint32_t value) = 0;
8311011SAndreas.Sandberg@ARM.com    };
8411011SAndreas.Sandberg@ARM.com
857584SAli.Saidi@arm.com  protected:
867584SAli.Saidi@arm.com    enum {
877584SAli.Saidi@arm.com        IdReg      = 0x00,
887584SAli.Saidi@arm.com        SwReg      = 0x04,
897584SAli.Saidi@arm.com        Led        = 0x08,
907584SAli.Saidi@arm.com        Osc0       = 0x0C,
917584SAli.Saidi@arm.com        Osc1       = 0x10,
927584SAli.Saidi@arm.com        Osc2       = 0x14,
937584SAli.Saidi@arm.com        Osc3       = 0x18,
947584SAli.Saidi@arm.com        Osc4       = 0x1C,
957584SAli.Saidi@arm.com        Lock       = 0x20,
967584SAli.Saidi@arm.com        Clock100   = 0x24,
977584SAli.Saidi@arm.com        CfgData1   = 0x28,
987584SAli.Saidi@arm.com        CfgData2   = 0x2C,
997584SAli.Saidi@arm.com        Flags      = 0x30,
1007584SAli.Saidi@arm.com        FlagsClr   = 0x34,
1017584SAli.Saidi@arm.com        NvFlags    = 0x38,
1027584SAli.Saidi@arm.com        NvFlagsClr = 0x3C,
1037584SAli.Saidi@arm.com        ResetCtl   = 0x40,
1047584SAli.Saidi@arm.com        PciCtl     = 0x44,
1057584SAli.Saidi@arm.com        MciCtl     = 0x48,
1067584SAli.Saidi@arm.com        Flash      = 0x4C,
1077584SAli.Saidi@arm.com        Clcd       = 0x50,
1087584SAli.Saidi@arm.com        ClcdSer    = 0x54,
1097584SAli.Saidi@arm.com        Bootcs     = 0x58,
1107584SAli.Saidi@arm.com        Clock24    = 0x5C,
1117584SAli.Saidi@arm.com        Misc       = 0x60,
1127584SAli.Saidi@arm.com        IoSel      = 0x70,
1138524SAli.Saidi@ARM.com        ProcId0    = 0x84,
1148524SAli.Saidi@ARM.com        ProcId1    = 0x88,
1159958Smatt.evans@arm.com        CfgData    = 0xA0,
1169958Smatt.evans@arm.com        CfgCtrl    = 0xA4,
1178524SAli.Saidi@ARM.com        CfgStat    = 0xA8,
1187584SAli.Saidi@arm.com        TestOsc0   = 0xC0,
1197584SAli.Saidi@arm.com        TestOsc1   = 0xC4,
1207584SAli.Saidi@arm.com        TestOsc2   = 0xC8,
1217584SAli.Saidi@arm.com        TestOsc3   = 0xCC,
1227584SAli.Saidi@arm.com        TestOsc4   = 0xD0
1237584SAli.Saidi@arm.com    };
1247584SAli.Saidi@arm.com
1257950SAli.Saidi@ARM.com    // system lock value
1267950SAli.Saidi@ARM.com    BitUnion32(SysLockReg)
1277950SAli.Saidi@ARM.com        Bitfield<15,0> lockVal;
1287950SAli.Saidi@ARM.com        Bitfield<16> locked;
1297950SAli.Saidi@ARM.com    EndBitUnion(SysLockReg)
1307950SAli.Saidi@ARM.com
13111011SAndreas.Sandberg@ARM.com    BitUnion32(CfgCtrlReg)
13211011SAndreas.Sandberg@ARM.com        Bitfield<11, 0> dev;
13311011SAndreas.Sandberg@ARM.com        Bitfield<15, 12> pos;
13411011SAndreas.Sandberg@ARM.com        Bitfield<17, 16> site;
13511011SAndreas.Sandberg@ARM.com        Bitfield<25, 20> func;
13611011SAndreas.Sandberg@ARM.com        Bitfield<29, 26> dcc;
13711011SAndreas.Sandberg@ARM.com        Bitfield<30> wr;
13811011SAndreas.Sandberg@ARM.com        Bitfield<31> start;
13911011SAndreas.Sandberg@ARM.com    EndBitUnion(CfgCtrlReg)
14011011SAndreas.Sandberg@ARM.com
14111011SAndreas.Sandberg@ARM.com    static const uint32_t CFG_CTRL_ADDR_MASK = 0x3fffffffUL;
14211011SAndreas.Sandberg@ARM.com
1437950SAli.Saidi@ARM.com    SysLockReg sysLock;
1447950SAli.Saidi@ARM.com
1458281SAli.Saidi@ARM.com    /** This register is used for smp booting.
1468281SAli.Saidi@ARM.com     * The primary cpu writes the secondary start address here before
1478281SAli.Saidi@ARM.com     * sends it a soft interrupt. The secondary cpu reads this register and if
1488281SAli.Saidi@ARM.com     * it's non-zero it jumps to the address
1498281SAli.Saidi@ARM.com     */
1508281SAli.Saidi@ARM.com    uint32_t flags;
1518281SAli.Saidi@ARM.com
1529958Smatt.evans@arm.com    /** This register contains the result from a system control reg access
1539958Smatt.evans@arm.com     */
1549958Smatt.evans@arm.com    uint32_t scData;
1559958Smatt.evans@arm.com
1567584SAli.Saidi@arm.com  public:
1577584SAli.Saidi@arm.com    typedef RealViewCtrlParams Params;
1587584SAli.Saidi@arm.com    const Params *
1597584SAli.Saidi@arm.com    params() const
1607584SAli.Saidi@arm.com    {
1617584SAli.Saidi@arm.com        return dynamic_cast<const Params *>(_params);
1627584SAli.Saidi@arm.com    }
1637584SAli.Saidi@arm.com    /**
1647584SAli.Saidi@arm.com      * The constructor for RealView just registers itself with the MMU.
1657584SAli.Saidi@arm.com      * @param p params structure
1667584SAli.Saidi@arm.com      */
1677584SAli.Saidi@arm.com    RealViewCtrl(Params *p);
1687584SAli.Saidi@arm.com
1697584SAli.Saidi@arm.com    /**
1707584SAli.Saidi@arm.com     * Handle a read to the device
1717584SAli.Saidi@arm.com     * @param pkt The memory request.
1727584SAli.Saidi@arm.com     * @param data Where to put the data.
1737584SAli.Saidi@arm.com     */
17411011SAndreas.Sandberg@ARM.com    Tick read(PacketPtr pkt) M5_ATTR_OVERRIDE;
1757584SAli.Saidi@arm.com
1767584SAli.Saidi@arm.com    /**
1777584SAli.Saidi@arm.com     * All writes are simply ignored.
1787584SAli.Saidi@arm.com     * @param pkt The memory request.
1797584SAli.Saidi@arm.com     * @param data the data
1807584SAli.Saidi@arm.com     */
18111011SAndreas.Sandberg@ARM.com    Tick write(PacketPtr pkt) M5_ATTR_OVERRIDE;
1827584SAli.Saidi@arm.com
18310905Sandreas.sandberg@arm.com    void serialize(CheckpointOut &cp) const M5_ATTR_OVERRIDE;
18410905Sandreas.sandberg@arm.com    void unserialize(CheckpointIn &cp) M5_ATTR_OVERRIDE;
18511011SAndreas.Sandberg@ARM.com
18611011SAndreas.Sandberg@ARM.com  public:
18711011SAndreas.Sandberg@ARM.com    void registerDevice(DeviceFunc func, uint8_t site, uint8_t pos,
18811011SAndreas.Sandberg@ARM.com                        uint8_t dcc, uint16_t dev,
18911011SAndreas.Sandberg@ARM.com                        Device *handler);
19011011SAndreas.Sandberg@ARM.com
19111011SAndreas.Sandberg@ARM.com  protected:
19211011SAndreas.Sandberg@ARM.com    std::map<uint32_t, Device *> devices;
1937584SAli.Saidi@arm.com};
1947584SAli.Saidi@arm.com
19511011SAndreas.Sandberg@ARM.com/**
19611011SAndreas.Sandberg@ARM.com * This is an implementation of a programmable oscillator on the that
19711011SAndreas.Sandberg@ARM.com * can be configured through the RealView/Versatile Express
19811011SAndreas.Sandberg@ARM.com * configuration interface.
19911011SAndreas.Sandberg@ARM.com *
20011011SAndreas.Sandberg@ARM.com * See ARM DUI 0447J (ARM  Motherboard Express uATX -- V2M-P1).
20111011SAndreas.Sandberg@ARM.com */
20211011SAndreas.Sandberg@ARM.comclass RealViewOsc
20311011SAndreas.Sandberg@ARM.com    : public ClockDomain, RealViewCtrl::Device
20411011SAndreas.Sandberg@ARM.com{
20511011SAndreas.Sandberg@ARM.com  public:
20611011SAndreas.Sandberg@ARM.com    RealViewOsc(RealViewOscParams *p);
20711011SAndreas.Sandberg@ARM.com    virtual ~RealViewOsc() {};
20811011SAndreas.Sandberg@ARM.com
20911011SAndreas.Sandberg@ARM.com    void startup() M5_ATTR_OVERRIDE;
21011011SAndreas.Sandberg@ARM.com
21111011SAndreas.Sandberg@ARM.com    void serialize(CheckpointOut &cp) const M5_ATTR_OVERRIDE;
21211011SAndreas.Sandberg@ARM.com    void unserialize(CheckpointIn &cp) M5_ATTR_OVERRIDE;
21311011SAndreas.Sandberg@ARM.com
21411011SAndreas.Sandberg@ARM.com  public: // RealViewCtrl::Device interface
21511011SAndreas.Sandberg@ARM.com    uint32_t read() const M5_ATTR_OVERRIDE;
21611011SAndreas.Sandberg@ARM.com    void write(uint32_t freq) M5_ATTR_OVERRIDE;
21711011SAndreas.Sandberg@ARM.com
21811011SAndreas.Sandberg@ARM.com  protected:
21911011SAndreas.Sandberg@ARM.com    void clockPeriod(Tick clock_period);
22011011SAndreas.Sandberg@ARM.com};
22111011SAndreas.Sandberg@ARM.com
2227584SAli.Saidi@arm.com
2237584SAli.Saidi@arm.com#endif // __DEV_ARM_RV_HH__
224