RealView.py revision 10353:dfebd39c48a7
1# Copyright (c) 2009-2014 ARM Limited
2# All rights reserved.
3#
4# The license below extends only to copyright in the software and shall
5# not be construed as granting a license to any other intellectual
6# property including but not limited to intellectual property relating
7# to a hardware implementation of the functionality of the software
8# licensed hereunder.  You may use the software subject to the license
9# terms below provided that you ensure that this notice is replicated
10# unmodified and in its entirety in all distributions of the software,
11# modified or unmodified, in source code or in binary form.
12#
13# Copyright (c) 2006-2007 The Regents of The University of Michigan
14# All rights reserved.
15#
16# Redistribution and use in source and binary forms, with or without
17# modification, are permitted provided that the following conditions are
18# met: redistributions of source code must retain the above copyright
19# notice, this list of conditions and the following disclaimer;
20# redistributions in binary form must reproduce the above copyright
21# notice, this list of conditions and the following disclaimer in the
22# documentation and/or other materials provided with the distribution;
23# neither the name of the copyright holders nor the names of its
24# contributors may be used to endorse or promote products derived from
25# this software without specific prior written permission.
26#
27# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
28# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
29# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
30# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
31# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
32# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
33# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
34# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
35# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
36# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
37# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
38#
39# Authors: Ali Saidi
40#          Gabe Black
41#          William Wang
42
43from m5.params import *
44from m5.proxy import *
45from Device import BasicPioDevice, PioDevice, IsaFake, BadAddr, DmaDevice
46from Pci import PciConfigAll
47from Ethernet import NSGigE, IGbE_igb, IGbE_e1000
48from Ide import *
49from Platform import Platform
50from Terminal import Terminal
51from Uart import Uart
52from SimpleMemory import SimpleMemory
53from Gic import *
54
55class AmbaPioDevice(BasicPioDevice):
56    type = 'AmbaPioDevice'
57    abstract = True
58    cxx_header = "dev/arm/amba_device.hh"
59    amba_id = Param.UInt32("ID of AMBA device for kernel detection")
60
61class AmbaIntDevice(AmbaPioDevice):
62    type = 'AmbaIntDevice'
63    abstract = True
64    cxx_header = "dev/arm/amba_device.hh"
65    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
66    int_num = Param.UInt32("Interrupt number that connects to GIC")
67    int_delay = Param.Latency("100ns",
68            "Time between action and interrupt generation by device")
69
70class AmbaDmaDevice(DmaDevice):
71    type = 'AmbaDmaDevice'
72    abstract = True
73    cxx_header = "dev/arm/amba_device.hh"
74    pio_addr = Param.Addr("Address for AMBA slave interface")
75    pio_latency = Param.Latency("10ns", "Time between action and write/read result by AMBA DMA Device")
76    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
77    int_num = Param.UInt32("Interrupt number that connects to GIC")
78    amba_id = Param.UInt32("ID of AMBA device for kernel detection")
79
80class A9SCU(BasicPioDevice):
81    type = 'A9SCU'
82    cxx_header = "dev/arm/a9scu.hh"
83
84class RealViewCtrl(BasicPioDevice):
85    type = 'RealViewCtrl'
86    cxx_header = "dev/arm/rv_ctrl.hh"
87    proc_id0 = Param.UInt32(0x0C000000, "Processor ID, SYS_PROCID")
88    proc_id1 = Param.UInt32(0x0C000222, "Processor ID, SYS_PROCID1")
89    idreg = Param.UInt32(0x00000000, "ID Register, SYS_ID")
90
91class VGic(PioDevice):
92    type = 'VGic'
93    cxx_header = "dev/arm/vgic.hh"
94    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
95    platform = Param.Platform(Parent.any, "Platform this device is part of.")
96    vcpu_addr = Param.Addr(0, "Address for vcpu interfaces")
97    hv_addr = Param.Addr(0, "Address for hv control")
98    pio_delay = Param.Latency('10ns', "Delay for PIO r/w")
99   # The number of list registers is not currently configurable at runtime.
100    ppint = Param.UInt32("HV maintenance interrupt number")
101
102class AmbaFake(AmbaPioDevice):
103    type = 'AmbaFake'
104    cxx_header = "dev/arm/amba_fake.hh"
105    ignore_access = Param.Bool(False, "Ignore reads/writes to this device, (e.g. IsaFake + AMBA)")
106    amba_id = 0;
107
108class Pl011(Uart):
109    type = 'Pl011'
110    cxx_header = "dev/arm/pl011.hh"
111    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
112    int_num = Param.UInt32("Interrupt number that connects to GIC")
113    end_on_eot = Param.Bool(False, "End the simulation when a EOT is received on the UART")
114    int_delay = Param.Latency("100ns", "Time between action and interrupt generation by UART")
115
116class Sp804(AmbaPioDevice):
117    type = 'Sp804'
118    cxx_header = "dev/arm/timer_sp804.hh"
119    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
120    int_num0 = Param.UInt32("Interrupt number that connects to GIC")
121    clock0 = Param.Clock('1MHz', "Clock speed of the input")
122    int_num1 = Param.UInt32("Interrupt number that connects to GIC")
123    clock1 = Param.Clock('1MHz', "Clock speed of the input")
124    amba_id = 0x00141804
125
126class CpuLocalTimer(BasicPioDevice):
127    type = 'CpuLocalTimer'
128    cxx_header = "dev/arm/timer_cpulocal.hh"
129    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
130    int_num_timer = Param.UInt32("Interrrupt number used per-cpu to GIC")
131    int_num_watchdog = Param.UInt32("Interrupt number for per-cpu watchdog to GIC")
132
133class GenericTimer(SimObject):
134    type = 'GenericTimer'
135    cxx_header = "dev/arm/generic_timer.hh"
136    system = Param.System(Parent.any, "system")
137    gic = Param.BaseGic(Parent.any, "GIC to use for interrupting")
138    int_num = Param.UInt32("Interrupt number used per-cpu to GIC")
139    # @todo: for now only one timer per CPU is supported, which is the
140    # normal behaviour when Security and Virt. extensions are disabled.
141
142class PL031(AmbaIntDevice):
143    type = 'PL031'
144    cxx_header = "dev/arm/rtc_pl031.hh"
145    time = Param.Time('01/01/2009', "System time to use ('Now' for actual time)")
146    amba_id = 0x00341031
147
148class Pl050(AmbaIntDevice):
149    type = 'Pl050'
150    cxx_header = "dev/arm/kmi.hh"
151    vnc = Param.VncInput(Parent.any, "Vnc server for remote frame buffer display")
152    is_mouse = Param.Bool(False, "Is this interface a mouse, if not a keyboard")
153    int_delay = '1us'
154    amba_id = 0x00141050
155
156class Pl111(AmbaDmaDevice):
157    type = 'Pl111'
158    cxx_header = "dev/arm/pl111.hh"
159    pixel_clock = Param.Clock('24MHz', "Pixel clock")
160    vnc   = Param.VncInput(Parent.any, "Vnc server for remote frame buffer display")
161    amba_id = 0x00141111
162    enable_capture = Param.Bool(True, "capture frame to system.framebuffer.bmp")
163
164
165class HDLcd(AmbaDmaDevice):
166    type = 'HDLcd'
167    cxx_header = "dev/arm/hdlcd.hh"
168    # For reference, 1024x768MR-16@60  ~= 56 MHz
169    #                1920x1080MR-16@60 ~= 137 MHz
170    #                3840x2160MR-16@60 ~= 533 MHz
171    # Match against the resolution selected in the Linux DTS/DTB file.
172    pixel_clock = Param.Clock('137MHz', "Clock frequency of the pixel clock "
173                                        "(i.e. PXLREFCLK / OSCCLK 5")
174    vnc = Param.VncInput(Parent.any, "Vnc server for remote frame buffer "
175                                     "display")
176    amba_id = 0x00141000
177    enable_capture = Param.Bool(True, "capture frame to system.framebuffer.bmp")
178
179class RealView(Platform):
180    type = 'RealView'
181    cxx_header = "dev/arm/realview.hh"
182    system = Param.System(Parent.any, "system")
183    pci_cfg_base = Param.Addr(0, "Base address of PCI Configuraiton Space")
184    mem_start_addr = Param.Addr(0, "Start address of main memory")
185    max_mem_size = Param.Addr('256MB', "Maximum amount of RAM supported by platform")
186
187    def attachPciDevices(self):
188        pass
189
190    def enableMSIX(self):
191        pass
192
193    def onChipIOClkDomain(self, clkdomain):
194        pass
195
196    def offChipIOClkDomain(self, clkdomain):
197        pass
198
199    def setupBootLoader(self, mem_bus, cur_sys, loc):
200        self.nvmem = SimpleMemory(range = AddrRange('2GB', size = '64MB'),
201                                  conf_table_reported = False)
202        self.nvmem.port = mem_bus.master
203        cur_sys.boot_loader = loc('boot.arm')
204        cur_sys.atags_addr = 0x100
205        cur_sys.load_addr_mask = 0xfffffff
206        cur_sys.load_offset = 0
207
208
209# Reference for memory map and interrupt number
210# RealView Platform Baseboard Explore for Cortex-A9 User Guide(ARM DUI 0440A)
211# Chapter 4: Programmer's Reference
212class RealViewPBX(RealView):
213    uart = Pl011(pio_addr=0x10009000, int_num=44)
214    realview_io = RealViewCtrl(pio_addr=0x10000000)
215    gic = Pl390()
216    timer0 = Sp804(int_num0=36, int_num1=36, pio_addr=0x10011000)
217    timer1 = Sp804(int_num0=37, int_num1=37, pio_addr=0x10012000)
218    local_cpu_timer = CpuLocalTimer(int_num_timer=29, int_num_watchdog=30, pio_addr=0x1f000600)
219    clcd = Pl111(pio_addr=0x10020000, int_num=55)
220    kmi0   = Pl050(pio_addr=0x10006000, int_num=52)
221    kmi1   = Pl050(pio_addr=0x10007000, int_num=53, is_mouse=True)
222    a9scu  = A9SCU(pio_addr=0x1f000000)
223    cf_ctrl = IdeController(disks=[], pci_func=0, pci_dev=7, pci_bus=2,
224                            io_shift = 1, ctrl_offset = 2, Command = 0x1,
225                            BAR0 = 0x18000000, BAR0Size = '16B',
226                            BAR1 = 0x18000100, BAR1Size = '1B',
227                            BAR0LegacyIO = True, BAR1LegacyIO = True)
228
229
230    l2x0_fake     = IsaFake(pio_addr=0x1f002000, pio_size=0xfff)
231    flash_fake    = IsaFake(pio_addr=0x40000000, pio_size=0x20000000,
232                            fake_mem=True)
233    dmac_fake     = AmbaFake(pio_addr=0x10030000)
234    uart1_fake    = AmbaFake(pio_addr=0x1000a000)
235    uart2_fake    = AmbaFake(pio_addr=0x1000b000)
236    uart3_fake    = AmbaFake(pio_addr=0x1000c000)
237    smc_fake      = AmbaFake(pio_addr=0x100e1000)
238    sp810_fake    = AmbaFake(pio_addr=0x10001000, ignore_access=True)
239    watchdog_fake = AmbaFake(pio_addr=0x10010000)
240    gpio0_fake    = AmbaFake(pio_addr=0x10013000)
241    gpio1_fake    = AmbaFake(pio_addr=0x10014000)
242    gpio2_fake    = AmbaFake(pio_addr=0x10015000)
243    ssp_fake      = AmbaFake(pio_addr=0x1000d000)
244    sci_fake      = AmbaFake(pio_addr=0x1000e000)
245    aaci_fake     = AmbaFake(pio_addr=0x10004000)
246    mmc_fake      = AmbaFake(pio_addr=0x10005000)
247    rtc           = PL031(pio_addr=0x10017000, int_num=42)
248
249
250    # Attach I/O devices that are on chip and also set the appropriate
251    # ranges for the bridge
252    def attachOnChipIO(self, bus, bridge):
253       self.gic.pio = bus.master
254       self.l2x0_fake.pio = bus.master
255       self.a9scu.pio = bus.master
256       self.local_cpu_timer.pio = bus.master
257       # Bridge ranges based on excluding what is part of on-chip I/O
258       # (gic, l2x0, a9scu, local_cpu_timer)
259       bridge.ranges = [AddrRange(self.realview_io.pio_addr,
260                                  self.a9scu.pio_addr - 1),
261                        AddrRange(self.flash_fake.pio_addr,
262                                  self.flash_fake.pio_addr + \
263                                  self.flash_fake.pio_size - 1)]
264
265    # Set the clock domain for IO objects that are considered
266    # to be "close" to the cores.
267    def onChipIOClkDomain(self, clkdomain):
268        self.gic.clk_domain             = clkdomain
269        self.l2x0_fake.clk_domain       = clkdomain
270        self.a9scu.clkdomain            = clkdomain
271        self.local_cpu_timer.clk_domain = clkdomain
272
273    # Attach I/O devices to specified bus object.  Can't do this
274    # earlier, since the bus object itself is typically defined at the
275    # System level.
276    def attachIO(self, bus):
277       self.uart.pio          = bus.master
278       self.realview_io.pio   = bus.master
279       self.timer0.pio        = bus.master
280       self.timer1.pio        = bus.master
281       self.clcd.pio          = bus.master
282       self.clcd.dma          = bus.slave
283       self.kmi0.pio          = bus.master
284       self.kmi1.pio          = bus.master
285       self.cf_ctrl.pio       = bus.master
286       self.cf_ctrl.config    = bus.master
287       self.cf_ctrl.dma       = bus.slave
288       self.dmac_fake.pio     = bus.master
289       self.uart1_fake.pio    = bus.master
290       self.uart2_fake.pio    = bus.master
291       self.uart3_fake.pio    = bus.master
292       self.smc_fake.pio      = bus.master
293       self.sp810_fake.pio    = bus.master
294       self.watchdog_fake.pio = bus.master
295       self.gpio0_fake.pio    = bus.master
296       self.gpio1_fake.pio    = bus.master
297       self.gpio2_fake.pio    = bus.master
298       self.ssp_fake.pio      = bus.master
299       self.sci_fake.pio      = bus.master
300       self.aaci_fake.pio     = bus.master
301       self.mmc_fake.pio      = bus.master
302       self.rtc.pio           = bus.master
303       self.flash_fake.pio    = bus.master
304
305    # Set the clock domain for IO objects that are considered
306    # to be "far" away from the cores.
307    def offChipIOClkDomain(self, clkdomain):
308        self.uart.clk_domain          = clkdomain
309        self.realview_io.clk_domain   = clkdomain
310        self.timer0.clk_domain        = clkdomain
311        self.timer1.clk_domain        = clkdomain
312        self.clcd.clk_domain          = clkdomain
313        self.kmi0.clk_domain          = clkdomain
314        self.kmi1.clk_domain          = clkdomain
315        self.cf_ctrl.clk_domain       = clkdomain
316        self.dmac_fake.clk_domain     = clkdomain
317        self.uart1_fake.clk_domain    = clkdomain
318        self.uart2_fake.clk_domain    = clkdomain
319        self.uart3_fake.clk_domain    = clkdomain
320        self.smc_fake.clk_domain      = clkdomain
321        self.sp810_fake.clk_domain    = clkdomain
322        self.watchdog_fake.clk_domain = clkdomain
323        self.gpio0_fake.clk_domain    = clkdomain
324        self.gpio1_fake.clk_domain    = clkdomain
325        self.gpio2_fake.clk_domain    = clkdomain
326        self.ssp_fake.clk_domain      = clkdomain
327        self.sci_fake.clk_domain      = clkdomain
328        self.aaci_fake.clk_domain     = clkdomain
329        self.mmc_fake.clk_domain      = clkdomain
330        self.rtc.clk_domain           = clkdomain
331        self.flash_fake.clk_domain    = clkdomain
332
333# Reference for memory map and interrupt number
334# RealView Emulation Baseboard User Guide (ARM DUI 0143B)
335# Chapter 4: Programmer's Reference
336class RealViewEB(RealView):
337    uart = Pl011(pio_addr=0x10009000, int_num=44)
338    realview_io = RealViewCtrl(pio_addr=0x10000000, idreg=0x01400500)
339    gic = Pl390(dist_addr=0x10041000, cpu_addr=0x10040000)
340    timer0 = Sp804(int_num0=36, int_num1=36, pio_addr=0x10011000)
341    timer1 = Sp804(int_num0=37, int_num1=37, pio_addr=0x10012000)
342    clcd   = Pl111(pio_addr=0x10020000, int_num=23)
343    kmi0   = Pl050(pio_addr=0x10006000, int_num=20)
344    kmi1   = Pl050(pio_addr=0x10007000, int_num=21, is_mouse=True)
345
346    l2x0_fake     = IsaFake(pio_addr=0x1f002000, pio_size=0xfff, warn_access="1")
347    flash_fake    = IsaFake(pio_addr=0x40000000, pio_size=0x20000000-1,
348                            fake_mem=True)
349    dmac_fake     = AmbaFake(pio_addr=0x10030000)
350    uart1_fake    = AmbaFake(pio_addr=0x1000a000)
351    uart2_fake    = AmbaFake(pio_addr=0x1000b000)
352    uart3_fake    = AmbaFake(pio_addr=0x1000c000)
353    smcreg_fake   = IsaFake(pio_addr=0x10080000, pio_size=0x10000-1)
354    smc_fake      = AmbaFake(pio_addr=0x100e1000)
355    sp810_fake    = AmbaFake(pio_addr=0x10001000, ignore_access=True)
356    watchdog_fake = AmbaFake(pio_addr=0x10010000)
357    gpio0_fake    = AmbaFake(pio_addr=0x10013000)
358    gpio1_fake    = AmbaFake(pio_addr=0x10014000)
359    gpio2_fake    = AmbaFake(pio_addr=0x10015000)
360    ssp_fake      = AmbaFake(pio_addr=0x1000d000)
361    sci_fake      = AmbaFake(pio_addr=0x1000e000)
362    aaci_fake     = AmbaFake(pio_addr=0x10004000)
363    mmc_fake      = AmbaFake(pio_addr=0x10005000)
364    rtc_fake      = AmbaFake(pio_addr=0x10017000, amba_id=0x41031)
365
366
367
368    # Attach I/O devices that are on chip and also set the appropriate
369    # ranges for the bridge
370    def attachOnChipIO(self, bus, bridge):
371       self.gic.pio = bus.master
372       self.l2x0_fake.pio = bus.master
373       # Bridge ranges based on excluding what is part of on-chip I/O
374       # (gic, l2x0)
375       bridge.ranges = [AddrRange(self.realview_io.pio_addr,
376                                  self.gic.cpu_addr - 1),
377                        AddrRange(self.flash_fake.pio_addr, Addr.max)]
378
379    # Set the clock domain for IO objects that are considered
380    # to be "close" to the cores.
381    def onChipIOClkDomain(self, clkdomain):
382        self.gic.clk_domain             = clkdomain
383        self.l2x0_fake.clk_domain       = clkdomain
384
385    # Attach I/O devices to specified bus object.  Can't do this
386    # earlier, since the bus object itself is typically defined at the
387    # System level.
388    def attachIO(self, bus):
389       self.uart.pio          = bus.master
390       self.realview_io.pio   = bus.master
391       self.timer0.pio        = bus.master
392       self.timer1.pio        = bus.master
393       self.clcd.pio          = bus.master
394       self.clcd.dma          = bus.slave
395       self.kmi0.pio          = bus.master
396       self.kmi1.pio          = bus.master
397       self.dmac_fake.pio     = bus.master
398       self.uart1_fake.pio    = bus.master
399       self.uart2_fake.pio    = bus.master
400       self.uart3_fake.pio    = bus.master
401       self.smc_fake.pio      = bus.master
402       self.sp810_fake.pio    = bus.master
403       self.watchdog_fake.pio = bus.master
404       self.gpio0_fake.pio    = bus.master
405       self.gpio1_fake.pio    = bus.master
406       self.gpio2_fake.pio    = bus.master
407       self.ssp_fake.pio      = bus.master
408       self.sci_fake.pio      = bus.master
409       self.aaci_fake.pio     = bus.master
410       self.mmc_fake.pio      = bus.master
411       self.rtc_fake.pio      = bus.master
412       self.flash_fake.pio    = bus.master
413       self.smcreg_fake.pio   = bus.master
414
415    # Set the clock domain for IO objects that are considered
416    # to be "far" away from the cores.
417    def offChipIOClkDomain(self, clkdomain):
418        self.uart.clk_domain          = clkdomain
419        self.realview_io.clk_domain   = clkdomain
420        self.timer0.clk_domain        = clkdomain
421        self.timer1.clk_domain        = clkdomain
422        self.clcd.clk_domain          = clkdomain
423        self.kmi0.clk_domain          = clkdomain
424        self.kmi1.clk_domain          = clkdomain
425        self.dmac_fake.clk_domain     = clkdomain
426        self.uart1_fake.clk_domain    = clkdomain
427        self.uart2_fake.clk_domain    = clkdomain
428        self.uart3_fake.clk_domain    = clkdomain
429        self.smc_fake.clk_domain      = clkdomain
430        self.sp810_fake.clk_domain    = clkdomain
431        self.watchdog_fake.clk_domain = clkdomain
432        self.gpio0_fake.clk_domain    = clkdomain
433        self.gpio1_fake.clk_domain    = clkdomain
434        self.gpio2_fake.clk_domain    = clkdomain
435        self.ssp_fake.clk_domain      = clkdomain
436        self.sci_fake.clk_domain      = clkdomain
437        self.aaci_fake.clk_domain     = clkdomain
438        self.mmc_fake.clk_domain      = clkdomain
439        self.rtc.clk_domain           = clkdomain
440        self.flash_fake.clk_domain    = clkdomain
441        self.smcreg_fake.clk_domain   = clkdomain
442
443class VExpress_EMM(RealView):
444    mem_start_addr = '2GB'
445    max_mem_size = '2GB'
446    pci_cfg_base = 0x30000000
447    uart = Pl011(pio_addr=0x1c090000, int_num=37)
448    realview_io = RealViewCtrl(proc_id0=0x14000000, proc_id1=0x14000000, \
449                               idreg=0x02250000, pio_addr=0x1C010000)
450    gic = Pl390(dist_addr=0x2C001000, cpu_addr=0x2C002000)
451    local_cpu_timer = CpuLocalTimer(int_num_timer=29, int_num_watchdog=30, pio_addr=0x2C080000)
452    generic_timer = GenericTimer(int_num=29)
453    timer0 = Sp804(int_num0=34, int_num1=34, pio_addr=0x1C110000, clock0='1MHz', clock1='1MHz')
454    timer1 = Sp804(int_num0=35, int_num1=35, pio_addr=0x1C120000, clock0='1MHz', clock1='1MHz')
455    clcd   = Pl111(pio_addr=0x1c1f0000, int_num=46)
456    hdlcd  = HDLcd(pio_addr=0x2b000000, int_num=117)
457    kmi0   = Pl050(pio_addr=0x1c060000, int_num=44)
458    kmi1   = Pl050(pio_addr=0x1c070000, int_num=45, is_mouse=True)
459    vgic   = VGic(vcpu_addr=0x2c006000, hv_addr=0x2c004000, ppint=25)
460    cf_ctrl = IdeController(disks=[], pci_func=0, pci_dev=0, pci_bus=2,
461                            io_shift = 2, ctrl_offset = 2, Command = 0x1,
462                            BAR0 = 0x1C1A0000, BAR0Size = '256B',
463                            BAR1 = 0x1C1A0100, BAR1Size = '4096B',
464                            BAR0LegacyIO = True, BAR1LegacyIO = True)
465
466    pciconfig = PciConfigAll(size='256MB')
467    vram           = SimpleMemory(range = AddrRange(0x18000000, size='32MB'),
468                                  conf_table_reported = False)
469    rtc            = PL031(pio_addr=0x1C170000, int_num=36)
470
471    l2x0_fake      = IsaFake(pio_addr=0x2C100000, pio_size=0xfff)
472    uart1_fake     = AmbaFake(pio_addr=0x1C0A0000)
473    uart2_fake     = AmbaFake(pio_addr=0x1C0B0000)
474    uart3_fake     = AmbaFake(pio_addr=0x1C0C0000)
475    sp810_fake     = AmbaFake(pio_addr=0x1C020000, ignore_access=True)
476    watchdog_fake  = AmbaFake(pio_addr=0x1C0F0000)
477    aaci_fake      = AmbaFake(pio_addr=0x1C040000)
478    lan_fake       = IsaFake(pio_addr=0x1A000000, pio_size=0xffff)
479    usb_fake       = IsaFake(pio_addr=0x1B000000, pio_size=0x1ffff)
480    mmc_fake       = AmbaFake(pio_addr=0x1c050000)
481
482    # Attach any PCI devices that are supported
483    def attachPciDevices(self):
484        self.ethernet = IGbE_e1000(pci_bus=0, pci_dev=0, pci_func=0,
485                                   InterruptLine=1, InterruptPin=1)
486        self.ide = IdeController(disks = [], pci_bus=0, pci_dev=1, pci_func=0,
487                                 InterruptLine=2, InterruptPin=2)
488
489    def enableMSIX(self):
490        self.gic = Pl390(dist_addr=0x2C001000, cpu_addr=0x2C002000, it_lines=512)
491        self.gicv2m = Gicv2m()
492        self.gicv2m.frames = [Gicv2mFrame(spi_base=256, spi_len=64, addr=0x2C1C0000)]
493
494    def setupBootLoader(self, mem_bus, cur_sys, loc):
495        self.nvmem = SimpleMemory(range = AddrRange('64MB'),
496                                  conf_table_reported = False)
497        self.nvmem.port = mem_bus.master
498        cur_sys.boot_loader = loc('boot_emm.arm')
499        cur_sys.atags_addr = 0x8000000
500        cur_sys.load_addr_mask = 0xfffffff
501        cur_sys.load_offset = 0x80000000
502
503    # Attach I/O devices that are on chip and also set the appropriate
504    # ranges for the bridge
505    def attachOnChipIO(self, bus, bridge):
506       self.gic.pio = bus.master
507       self.local_cpu_timer.pio = bus.master
508       if hasattr(self, "gicv2m"):
509           self.gicv2m.pio      = bus.master
510       self.hdlcd.dma           = bus.slave
511       # Bridge ranges based on excluding what is part of on-chip I/O
512       # (gic, a9scu)
513       bridge.ranges = [AddrRange(0x2F000000, size='16MB'),
514                        AddrRange(0x2B000000, size='4MB'),
515                        AddrRange(0x30000000, size='256MB'),
516                        AddrRange(0x40000000, size='512MB'),
517                        AddrRange(0x18000000, size='64MB'),
518                        AddrRange(0x1C000000, size='64MB')]
519       self.vgic.pio = bus.master
520
521
522    # Set the clock domain for IO objects that are considered
523    # to be "close" to the cores.
524    def onChipIOClkDomain(self, clkdomain):
525        self.gic.clk_domain             = clkdomain
526        if hasattr(self, "gicv2m"):
527            self.gicv2m.clk_domain      = clkdomain
528        self.hdlcd.clk_domain           = clkdomain
529        self.vgic.clk_domain            = clkdomain
530
531    # Attach I/O devices to specified bus object.  Done here
532    # as the specified bus to connect to may not always be fixed.
533    def attachIO(self, bus):
534       self.uart.pio            = bus.master
535       self.realview_io.pio     = bus.master
536       self.timer0.pio          = bus.master
537       self.timer1.pio          = bus.master
538       self.clcd.pio            = bus.master
539       self.clcd.dma            = bus.slave
540       self.hdlcd.pio           = bus.master
541       self.kmi0.pio            = bus.master
542       self.kmi1.pio            = bus.master
543       self.cf_ctrl.pio         = bus.master
544       self.cf_ctrl.dma         = bus.slave
545       self.cf_ctrl.config      = bus.master
546       self.rtc.pio             = bus.master
547       bus.use_default_range    = True
548       self.vram.port           = bus.master
549       self.pciconfig.pio       = bus.default
550
551       self.l2x0_fake.pio       = bus.master
552       self.uart1_fake.pio      = bus.master
553       self.uart2_fake.pio      = bus.master
554       self.uart3_fake.pio      = bus.master
555       self.sp810_fake.pio      = bus.master
556       self.watchdog_fake.pio   = bus.master
557       self.aaci_fake.pio       = bus.master
558       self.lan_fake.pio        = bus.master
559       self.usb_fake.pio        = bus.master
560       self.mmc_fake.pio        = bus.master
561
562       # Try to attach the I/O if it exists
563       try:
564           self.ide.pio         = bus.master
565           self.ide.config      = bus.master
566           self.ide.dma         = bus.slave
567           self.ethernet.pio    = bus.master
568           self.ethernet.config = bus.master
569           self.ethernet.dma    = bus.slave
570       except:
571           pass
572
573    # Set the clock domain for IO objects that are considered
574    # to be "far" away from the cores.
575    def offChipIOClkDomain(self, clkdomain):
576        self.uart.clk_domain          = clkdomain
577        self.realview_io.clk_domain   = clkdomain
578        self.timer0.clk_domain        = clkdomain
579        self.timer1.clk_domain        = clkdomain
580        self.clcd.clk_domain          = clkdomain
581        self.kmi0.clk_domain          = clkdomain
582        self.kmi1.clk_domain          = clkdomain
583        self.cf_ctrl.clk_domain       = clkdomain
584        self.rtc.clk_domain           = clkdomain
585        self.vram.clk_domain          = clkdomain
586        self.pciconfig.clk_domain     = clkdomain
587
588        self.l2x0_fake.clk_domain     = clkdomain
589        self.uart1_fake.clk_domain    = clkdomain
590        self.uart2_fake.clk_domain    = clkdomain
591        self.uart3_fake.clk_domain    = clkdomain
592        self.sp810_fake.clk_domain    = clkdomain
593        self.watchdog_fake.clk_domain = clkdomain
594        self.aaci_fake.clk_domain     = clkdomain
595        self.lan_fake.clk_domain      = clkdomain
596        self.usb_fake.clk_domain      = clkdomain
597        self.mmc_fake.clk_domain      = clkdomain
598
599class VExpress_EMM64(VExpress_EMM):
600    def setupBootLoader(self, mem_bus, cur_sys, loc):
601        self.nvmem = SimpleMemory(range = AddrRange(0, size = '64MB'))
602        self.nvmem.port = mem_bus.master
603        cur_sys.boot_loader = loc('boot_emm.arm64')
604        cur_sys.atags_addr = 0x8000000
605        cur_sys.load_addr_mask = 0xfffffff
606        cur_sys.load_offset = 0x80000000
607
608
609