RealView.py revision 14274
114153Sgiacomo.travaglini@arm.com# Copyright (c) 2009-2019 ARM Limited
27090SN/A# All rights reserved.
37090SN/A#
47090SN/A# The license below extends only to copyright in the software and shall
57090SN/A# not be construed as granting a license to any other intellectual
67090SN/A# property including but not limited to intellectual property relating
77090SN/A# to a hardware implementation of the functionality of the software
87090SN/A# licensed hereunder.  You may use the software subject to the license
97090SN/A# terms below provided that you ensure that this notice is replicated
107090SN/A# unmodified and in its entirety in all distributions of the software,
117090SN/A# modified or unmodified, in source code or in binary form.
127090SN/A#
134486SN/A# Copyright (c) 2006-2007 The Regents of The University of Michigan
144486SN/A# All rights reserved.
154486SN/A#
164486SN/A# Redistribution and use in source and binary forms, with or without
174486SN/A# modification, are permitted provided that the following conditions are
184486SN/A# met: redistributions of source code must retain the above copyright
194486SN/A# notice, this list of conditions and the following disclaimer;
204486SN/A# redistributions in binary form must reproduce the above copyright
214486SN/A# notice, this list of conditions and the following disclaimer in the
224486SN/A# documentation and/or other materials provided with the distribution;
234486SN/A# neither the name of the copyright holders nor the names of its
244486SN/A# contributors may be used to endorse or promote products derived from
254486SN/A# this software without specific prior written permission.
264486SN/A#
274486SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
284486SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
294486SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
304486SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
314486SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
324486SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
334486SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
344486SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
354486SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
364486SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
374486SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
384486SN/A#
397584SAli.Saidi@arm.com# Authors: Ali Saidi
407584SAli.Saidi@arm.com#          Gabe Black
417754SWilliam.Wang@arm.com#          William Wang
4212472Sglenn.bergmans@arm.com#          Glenn Bergmans
434486SN/A
4412472Sglenn.bergmans@arm.comfrom m5.defines import buildEnv
453630SN/Afrom m5.params import *
463630SN/Afrom m5.proxy import *
4712472Sglenn.bergmans@arm.comfrom m5.util.fdthelper import *
4813665Sandreas.sandberg@arm.comfrom m5.objects.ClockDomain import ClockDomain
4913665Sandreas.sandberg@arm.comfrom m5.objects.VoltageDomain import VoltageDomain
5013665Sandreas.sandberg@arm.comfrom m5.objects.Device import \
5113665Sandreas.sandberg@arm.com    BasicPioDevice, PioDevice, IsaFake, BadAddr, DmaDevice
5213665Sandreas.sandberg@arm.comfrom m5.objects.PciHost import *
5313665Sandreas.sandberg@arm.comfrom m5.objects.Ethernet import NSGigE, IGbE_igb, IGbE_e1000
5413665Sandreas.sandberg@arm.comfrom m5.objects.Ide import *
5513665Sandreas.sandberg@arm.comfrom m5.objects.Platform import Platform
5613665Sandreas.sandberg@arm.comfrom m5.objects.Terminal import Terminal
5713665Sandreas.sandberg@arm.comfrom m5.objects.Uart import Uart
5813665Sandreas.sandberg@arm.comfrom m5.objects.SimpleMemory import SimpleMemory
5913665Sandreas.sandberg@arm.comfrom m5.objects.Gic import *
6013665Sandreas.sandberg@arm.comfrom m5.objects.EnergyCtrl import EnergyCtrl
6113665Sandreas.sandberg@arm.comfrom m5.objects.ClockedObject import ClockedObject
6213665Sandreas.sandberg@arm.comfrom m5.objects.ClockDomain import SrcClockDomain
6313665Sandreas.sandberg@arm.comfrom m5.objects.SubSystem import SubSystem
6413665Sandreas.sandberg@arm.comfrom m5.objects.Graphics import ImageFormat
6513665Sandreas.sandberg@arm.comfrom m5.objects.ClockedObject import ClockedObject
6613665Sandreas.sandberg@arm.comfrom m5.objects.PS2 import *
6713665Sandreas.sandberg@arm.comfrom m5.objects.VirtIOMMIO import MmioVirtIO
683630SN/A
6911841Sandreas.sandberg@arm.com# Platforms with KVM support should generally use in-kernel GIC
7011841Sandreas.sandberg@arm.com# emulation. Use a GIC model that automatically switches between
7111841Sandreas.sandberg@arm.com# gem5's GIC model and KVM's GIC model if KVM is available.
7211841Sandreas.sandberg@arm.comtry:
7313665Sandreas.sandberg@arm.com    from m5.objects.KvmGic import MuxingKvmGic
7411841Sandreas.sandberg@arm.com    kvm_gicv2_class = MuxingKvmGic
7511841Sandreas.sandberg@arm.comexcept ImportError:
7611841Sandreas.sandberg@arm.com    # KVM support wasn't compiled into gem5. Fallback to a
7711841Sandreas.sandberg@arm.com    # software-only GIC.
7813505Sgiacomo.travaglini@arm.com    kvm_gicv2_class = Gic400
7911841Sandreas.sandberg@arm.com    pass
8011841Sandreas.sandberg@arm.com
819806Sstever@gmail.comclass AmbaPioDevice(BasicPioDevice):
829806Sstever@gmail.com    type = 'AmbaPioDevice'
837584SAli.Saidi@arm.com    abstract = True
849338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/amba_device.hh"
857584SAli.Saidi@arm.com    amba_id = Param.UInt32("ID of AMBA device for kernel detection")
863898SN/A
879806Sstever@gmail.comclass AmbaIntDevice(AmbaPioDevice):
887950SAli.Saidi@ARM.com    type = 'AmbaIntDevice'
897950SAli.Saidi@ARM.com    abstract = True
909338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/amba_device.hh"
919525SAndreas.Sandberg@ARM.com    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
927950SAli.Saidi@ARM.com    int_num = Param.UInt32("Interrupt number that connects to GIC")
937950SAli.Saidi@ARM.com    int_delay = Param.Latency("100ns",
947950SAli.Saidi@ARM.com            "Time between action and interrupt generation by device")
957950SAli.Saidi@ARM.com
967587SAli.Saidi@arm.comclass AmbaDmaDevice(DmaDevice):
977587SAli.Saidi@arm.com    type = 'AmbaDmaDevice'
987587SAli.Saidi@arm.com    abstract = True
999338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/amba_device.hh"
1007753SWilliam.Wang@arm.com    pio_addr = Param.Addr("Address for AMBA slave interface")
1017753SWilliam.Wang@arm.com    pio_latency = Param.Latency("10ns", "Time between action and write/read result by AMBA DMA Device")
1029525SAndreas.Sandberg@ARM.com    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
1037753SWilliam.Wang@arm.com    int_num = Param.UInt32("Interrupt number that connects to GIC")
1047587SAli.Saidi@arm.com    amba_id = Param.UInt32("ID of AMBA device for kernel detection")
1057587SAli.Saidi@arm.com
1068282SAli.Saidi@ARM.comclass A9SCU(BasicPioDevice):
1078282SAli.Saidi@ARM.com    type = 'A9SCU'
1089338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/a9scu.hh"
1098282SAli.Saidi@ARM.com
11011296Sandreas.sandberg@arm.comclass ArmPciIntRouting(Enum): vals = [
11111296Sandreas.sandberg@arm.com    'ARM_PCI_INT_STATIC',
11211296Sandreas.sandberg@arm.com    'ARM_PCI_INT_DEV',
11311296Sandreas.sandberg@arm.com    'ARM_PCI_INT_PIN',
11411296Sandreas.sandberg@arm.com    ]
11511296Sandreas.sandberg@arm.com
11611296Sandreas.sandberg@arm.comclass GenericArmPciHost(GenericPciHost):
11711296Sandreas.sandberg@arm.com    type = 'GenericArmPciHost'
11811296Sandreas.sandberg@arm.com    cxx_header = "dev/arm/pci_host.hh"
11911296Sandreas.sandberg@arm.com
12011296Sandreas.sandberg@arm.com    int_policy = Param.ArmPciIntRouting("PCI interrupt routing policy")
12111296Sandreas.sandberg@arm.com    int_base = Param.Unsigned("PCI interrupt base")
12211296Sandreas.sandberg@arm.com    int_count = Param.Unsigned("Maximum number of interrupts used by this host")
12311296Sandreas.sandberg@arm.com
12413805Sgiacomo.travaglini@arm.com    # This python parameter can be used in configuration scripts to turn
12513805Sgiacomo.travaglini@arm.com    # on/off the fdt dma-coherent flag when doing dtb autogeneration
12613805Sgiacomo.travaglini@arm.com    _dma_coherent = True
12713805Sgiacomo.travaglini@arm.com
12812474Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
12914153Sgiacomo.travaglini@arm.com        local_state = FdtState(
13014153Sgiacomo.travaglini@arm.com            addr_cells=3, size_cells=2,
13114153Sgiacomo.travaglini@arm.com            cpu_cells=1, interrupt_cells=1)
13212474Sglenn.bergmans@arm.com
13312474Sglenn.bergmans@arm.com        node = FdtNode("pci")
13412474Sglenn.bergmans@arm.com
13512474Sglenn.bergmans@arm.com        if int(self.conf_device_bits) == 8:
13612474Sglenn.bergmans@arm.com            node.appendCompatible("pci-host-cam-generic")
13712474Sglenn.bergmans@arm.com        elif int(self.conf_device_bits) == 12:
13812474Sglenn.bergmans@arm.com            node.appendCompatible("pci-host-ecam-generic")
13912474Sglenn.bergmans@arm.com        else:
14012474Sglenn.bergmans@arm.com            m5.fatal("No compatibility string for the set conf_device_width")
14112474Sglenn.bergmans@arm.com
14212474Sglenn.bergmans@arm.com        node.append(FdtPropertyStrings("device_type", ["pci"]))
14312474Sglenn.bergmans@arm.com
14412474Sglenn.bergmans@arm.com        # Cell sizes of child nodes/peripherals
14512474Sglenn.bergmans@arm.com        node.append(local_state.addrCellsProperty())
14612474Sglenn.bergmans@arm.com        node.append(local_state.sizeCellsProperty())
14714153Sgiacomo.travaglini@arm.com        node.append(local_state.interruptCellsProperty())
14812474Sglenn.bergmans@arm.com        # PCI address for CPU
14912474Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("reg",
15012474Sglenn.bergmans@arm.com            state.addrCells(self.conf_base) +
15112474Sglenn.bergmans@arm.com            state.sizeCells(self.conf_size) ))
15212474Sglenn.bergmans@arm.com
15312474Sglenn.bergmans@arm.com        # Ranges mapping
15412474Sglenn.bergmans@arm.com        # For now some of this is hard coded, because the PCI module does not
15512474Sglenn.bergmans@arm.com        # have a proper full understanding of the memory map, but adapting the
15612474Sglenn.bergmans@arm.com        # PCI module is beyond the scope of what I'm trying to do here.
15712474Sglenn.bergmans@arm.com        # Values are taken from the VExpress_GEM5_V1 platform.
15812474Sglenn.bergmans@arm.com        ranges = []
15912474Sglenn.bergmans@arm.com        # Pio address range
16012474Sglenn.bergmans@arm.com        ranges += self.pciFdtAddr(space=1, addr=0)
16112474Sglenn.bergmans@arm.com        ranges += state.addrCells(self.pci_pio_base)
16212474Sglenn.bergmans@arm.com        ranges += local_state.sizeCells(0x10000)  # Fixed size
16312474Sglenn.bergmans@arm.com
16412474Sglenn.bergmans@arm.com        # AXI memory address range
16512474Sglenn.bergmans@arm.com        ranges += self.pciFdtAddr(space=2, addr=0)
16612474Sglenn.bergmans@arm.com        ranges += state.addrCells(0x40000000) # Fixed offset
16712474Sglenn.bergmans@arm.com        ranges += local_state.sizeCells(0x40000000) # Fixed size
16812474Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("ranges", ranges))
16912474Sglenn.bergmans@arm.com
17012474Sglenn.bergmans@arm.com        if str(self.int_policy) == 'ARM_PCI_INT_DEV':
17114153Sgiacomo.travaglini@arm.com            gic = self._parent.unproxy(self).gic
17214153Sgiacomo.travaglini@arm.com            int_phandle = state.phandle(gic)
17312474Sglenn.bergmans@arm.com            # Interrupt mapping
17412474Sglenn.bergmans@arm.com            interrupts = []
17514153Sgiacomo.travaglini@arm.com
17614153Sgiacomo.travaglini@arm.com            # child interrupt specifier
17714153Sgiacomo.travaglini@arm.com            child_interrupt = local_state.interruptCells(0x0)
17814153Sgiacomo.travaglini@arm.com
17914153Sgiacomo.travaglini@arm.com            # parent unit address
18014153Sgiacomo.travaglini@arm.com            parent_addr = gic._state.addrCells(0x0)
18114153Sgiacomo.travaglini@arm.com
18212474Sglenn.bergmans@arm.com            for i in range(int(self.int_count)):
18314153Sgiacomo.travaglini@arm.com                parent_interrupt = gic.interruptCells(0,
18414153Sgiacomo.travaglini@arm.com                    int(self.int_base) - 32 + i, 1)
18514153Sgiacomo.travaglini@arm.com
18612474Sglenn.bergmans@arm.com                interrupts += self.pciFdtAddr(device=i, addr=0) + \
18714153Sgiacomo.travaglini@arm.com                    child_interrupt + [int_phandle] + parent_addr + \
18814153Sgiacomo.travaglini@arm.com                    parent_interrupt
18912474Sglenn.bergmans@arm.com
19012474Sglenn.bergmans@arm.com            node.append(FdtPropertyWords("interrupt-map", interrupts))
19112474Sglenn.bergmans@arm.com
19212474Sglenn.bergmans@arm.com            int_count = int(self.int_count)
19312474Sglenn.bergmans@arm.com            if int_count & (int_count - 1):
19412474Sglenn.bergmans@arm.com                fatal("PCI interrupt count should be power of 2")
19512474Sglenn.bergmans@arm.com
19612474Sglenn.bergmans@arm.com            intmask = self.pciFdtAddr(device=int_count - 1, addr=0) + [0x0]
19712474Sglenn.bergmans@arm.com            node.append(FdtPropertyWords("interrupt-map-mask", intmask))
19812474Sglenn.bergmans@arm.com        else:
19912474Sglenn.bergmans@arm.com            m5.fatal("Unsupported PCI interrupt policy " +
20012474Sglenn.bergmans@arm.com                     "for Device Tree generation")
20112474Sglenn.bergmans@arm.com
20213805Sgiacomo.travaglini@arm.com        if self._dma_coherent:
20313805Sgiacomo.travaglini@arm.com            node.append(FdtProperty("dma-coherent"))
20412474Sglenn.bergmans@arm.com
20512474Sglenn.bergmans@arm.com        yield node
20612474Sglenn.bergmans@arm.com
2077584SAli.Saidi@arm.comclass RealViewCtrl(BasicPioDevice):
2087584SAli.Saidi@arm.com    type = 'RealViewCtrl'
2099338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/rv_ctrl.hh"
2108524SAli.Saidi@ARM.com    proc_id0 = Param.UInt32(0x0C000000, "Processor ID, SYS_PROCID")
2118524SAli.Saidi@ARM.com    proc_id1 = Param.UInt32(0x0C000222, "Processor ID, SYS_PROCID1")
2128299Schander.sudanthi@arm.com    idreg = Param.UInt32(0x00000000, "ID Register, SYS_ID")
2137584SAli.Saidi@arm.com
21412472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
21512472Sglenn.bergmans@arm.com        node = FdtNode("sysreg@%x" % long(self.pio_addr))
21612472Sglenn.bergmans@arm.com        node.appendCompatible("arm,vexpress-sysreg")
21712472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("reg",
21812472Sglenn.bergmans@arm.com            state.addrCells(self.pio_addr) +
21912472Sglenn.bergmans@arm.com            state.sizeCells(0x1000) ))
22012472Sglenn.bergmans@arm.com        node.append(FdtProperty("gpio-controller"))
22112472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("#gpio-cells", [2]))
22212472Sglenn.bergmans@arm.com        node.appendPhandle(self)
22312472Sglenn.bergmans@arm.com
22412472Sglenn.bergmans@arm.com        yield node
22512472Sglenn.bergmans@arm.com
22611011SAndreas.Sandberg@ARM.comclass RealViewOsc(ClockDomain):
22711011SAndreas.Sandberg@ARM.com    type = 'RealViewOsc'
22811011SAndreas.Sandberg@ARM.com    cxx_header = "dev/arm/rv_ctrl.hh"
22911011SAndreas.Sandberg@ARM.com
23011011SAndreas.Sandberg@ARM.com    parent = Param.RealViewCtrl(Parent.any, "RealView controller")
23111011SAndreas.Sandberg@ARM.com
23211011SAndreas.Sandberg@ARM.com    # TODO: We currently don't have the notion of a clock source,
23311011SAndreas.Sandberg@ARM.com    # which means we have to associate oscillators with a voltage
23411011SAndreas.Sandberg@ARM.com    # source.
23511011SAndreas.Sandberg@ARM.com    voltage_domain = Param.VoltageDomain(Parent.voltage_domain,
23611011SAndreas.Sandberg@ARM.com                                         "Voltage domain")
23711011SAndreas.Sandberg@ARM.com
23811011SAndreas.Sandberg@ARM.com    # See ARM DUI 0447J (ARM Motherboard Express uATX -- V2M-P1) and
23911011SAndreas.Sandberg@ARM.com    # the individual core/logic tile reference manuals for details
24011011SAndreas.Sandberg@ARM.com    # about the site/position/dcc/device allocation.
24111011SAndreas.Sandberg@ARM.com    site = Param.UInt8("Board Site")
24211011SAndreas.Sandberg@ARM.com    position = Param.UInt8("Position in device stack")
24311011SAndreas.Sandberg@ARM.com    dcc = Param.UInt8("Daughterboard Configuration Controller")
24411011SAndreas.Sandberg@ARM.com    device = Param.UInt8("Device ID")
24511011SAndreas.Sandberg@ARM.com
24611011SAndreas.Sandberg@ARM.com    freq = Param.Clock("Default frequency")
24711011SAndreas.Sandberg@ARM.com
24812472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
24912472Sglenn.bergmans@arm.com        phandle = state.phandle(self)
25012472Sglenn.bergmans@arm.com        node = FdtNode("osc@" + format(long(phandle), 'x'))
25112472Sglenn.bergmans@arm.com        node.appendCompatible("arm,vexpress-osc")
25212472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("arm,vexpress-sysreg,func",
25312472Sglenn.bergmans@arm.com                                     [0x1, int(self.device)]))
25412472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("#clock-cells", [0]))
25512472Sglenn.bergmans@arm.com        freq = int(1.0/self.freq.value) # Values are stored as a clock period
25612472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("freq-range", [freq, freq]))
25712472Sglenn.bergmans@arm.com        node.append(FdtPropertyStrings("clock-output-names",
25812472Sglenn.bergmans@arm.com                                       ["oscclk" + str(phandle)]))
25912472Sglenn.bergmans@arm.com        node.appendPhandle(self)
26012472Sglenn.bergmans@arm.com        yield node
26112472Sglenn.bergmans@arm.com
26211421Sdavid.guillen@arm.comclass RealViewTemperatureSensor(SimObject):
26311421Sdavid.guillen@arm.com    type = 'RealViewTemperatureSensor'
26411421Sdavid.guillen@arm.com    cxx_header = "dev/arm/rv_ctrl.hh"
26511421Sdavid.guillen@arm.com
26611421Sdavid.guillen@arm.com    parent = Param.RealViewCtrl(Parent.any, "RealView controller")
26711421Sdavid.guillen@arm.com
26811421Sdavid.guillen@arm.com    system = Param.System(Parent.any, "system")
26911421Sdavid.guillen@arm.com
27011421Sdavid.guillen@arm.com    # See ARM DUI 0447J (ARM Motherboard Express uATX -- V2M-P1) and
27111421Sdavid.guillen@arm.com    # the individual core/logic tile reference manuals for details
27211421Sdavid.guillen@arm.com    # about the site/position/dcc/device allocation.
27311421Sdavid.guillen@arm.com    site = Param.UInt8("Board Site")
27411421Sdavid.guillen@arm.com    position = Param.UInt8("Position in device stack")
27511421Sdavid.guillen@arm.com    dcc = Param.UInt8("Daughterboard Configuration Controller")
27611421Sdavid.guillen@arm.com    device = Param.UInt8("Device ID")
27711421Sdavid.guillen@arm.com
27811236Sandreas.sandberg@arm.comclass VExpressMCC(SubSystem):
27911236Sandreas.sandberg@arm.com    """ARM V2M-P1 Motherboard Configuration Controller
28011236Sandreas.sandberg@arm.com
28111236Sandreas.sandberg@arm.comThis subsystem describes a subset of the devices that sit behind the
28211236Sandreas.sandberg@arm.commotherboard configuration controller on the the ARM Motherboard
28311236Sandreas.sandberg@arm.comExpress (V2M-P1) motherboard. See ARM DUI 0447J for details.
28411236Sandreas.sandberg@arm.com    """
28511236Sandreas.sandberg@arm.com
28611236Sandreas.sandberg@arm.com    class Osc(RealViewOsc):
28711011SAndreas.Sandberg@ARM.com        site, position, dcc = (0, 0, 0)
28811011SAndreas.Sandberg@ARM.com
28911421Sdavid.guillen@arm.com    class Temperature(RealViewTemperatureSensor):
29011421Sdavid.guillen@arm.com        site, position, dcc = (0, 0, 0)
29111421Sdavid.guillen@arm.com
29211236Sandreas.sandberg@arm.com    osc_mcc = Osc(device=0, freq="50MHz")
29311236Sandreas.sandberg@arm.com    osc_clcd = Osc(device=1, freq="23.75MHz")
29411236Sandreas.sandberg@arm.com    osc_peripheral = Osc(device=2, freq="24MHz")
29511236Sandreas.sandberg@arm.com    osc_system_bus = Osc(device=4, freq="24MHz")
29611236Sandreas.sandberg@arm.com
29711421Sdavid.guillen@arm.com    # See Table 4.19 in ARM DUI 0447J (Motherboard Express uATX TRM).
29811421Sdavid.guillen@arm.com    temp_crtl = Temperature(device=0)
29911421Sdavid.guillen@arm.com
30012472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
30112472Sglenn.bergmans@arm.com        node = FdtNode("mcc")
30212472Sglenn.bergmans@arm.com        node.appendCompatible("arm,vexpress,config-bus")
30312472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("arm,vexpress,site", [0]))
30412472Sglenn.bergmans@arm.com
30512472Sglenn.bergmans@arm.com        for obj in self._children.values():
30612472Sglenn.bergmans@arm.com            if issubclass(type(obj), SimObject):
30712472Sglenn.bergmans@arm.com                node.append(obj.generateDeviceTree(state))
30812472Sglenn.bergmans@arm.com
30912472Sglenn.bergmans@arm.com        io_phandle = state.phandle(self.osc_mcc.parent.unproxy(self))
31012472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("arm,vexpress,config-bridge", io_phandle))
31112472Sglenn.bergmans@arm.com
31212472Sglenn.bergmans@arm.com        yield node
31312472Sglenn.bergmans@arm.com
31411236Sandreas.sandberg@arm.comclass CoreTile2A15DCC(SubSystem):
31511236Sandreas.sandberg@arm.com    """ARM CoreTile Express A15x2 Daughterboard Configuration Controller
31611236Sandreas.sandberg@arm.com
31711236Sandreas.sandberg@arm.comThis subsystem describes a subset of the devices that sit behind the
31811236Sandreas.sandberg@arm.comdaughterboard configuration controller on a CoreTile Express A15x2. See
31911236Sandreas.sandberg@arm.comARM DUI 0604E for details.
32011236Sandreas.sandberg@arm.com    """
32111236Sandreas.sandberg@arm.com
32211236Sandreas.sandberg@arm.com    class Osc(RealViewOsc):
32311011SAndreas.Sandberg@ARM.com        site, position, dcc = (1, 0, 0)
32411011SAndreas.Sandberg@ARM.com
32511236Sandreas.sandberg@arm.com    # See Table 2.8 in ARM DUI 0604E (CoreTile Express A15x2 TRM)
32611236Sandreas.sandberg@arm.com    osc_cpu = Osc(device=0, freq="60MHz")
32711236Sandreas.sandberg@arm.com    osc_hsbm = Osc(device=4, freq="40MHz")
32811236Sandreas.sandberg@arm.com    osc_pxl = Osc(device=5, freq="23.75MHz")
32911236Sandreas.sandberg@arm.com    osc_smb = Osc(device=6, freq="50MHz")
33011236Sandreas.sandberg@arm.com    osc_sys = Osc(device=7, freq="60MHz")
33111236Sandreas.sandberg@arm.com    osc_ddr = Osc(device=8, freq="40MHz")
33211011SAndreas.Sandberg@ARM.com
33312472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
33412472Sglenn.bergmans@arm.com        node = FdtNode("dcc")
33512472Sglenn.bergmans@arm.com        node.appendCompatible("arm,vexpress,config-bus")
33612472Sglenn.bergmans@arm.com
33712472Sglenn.bergmans@arm.com        for obj in self._children.values():
33812472Sglenn.bergmans@arm.com            if isinstance(obj, SimObject):
33912472Sglenn.bergmans@arm.com                node.append(obj.generateDeviceTree(state))
34012472Sglenn.bergmans@arm.com
34112472Sglenn.bergmans@arm.com        io_phandle = state.phandle(self.osc_cpu.parent.unproxy(self))
34212472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("arm,vexpress,config-bridge", io_phandle))
34312472Sglenn.bergmans@arm.com
34412472Sglenn.bergmans@arm.com        yield node
34512472Sglenn.bergmans@arm.com
3469806Sstever@gmail.comclass AmbaFake(AmbaPioDevice):
3477584SAli.Saidi@arm.com    type = 'AmbaFake'
3489338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/amba_fake.hh"
3497584SAli.Saidi@arm.com    ignore_access = Param.Bool(False, "Ignore reads/writes to this device, (e.g. IsaFake + AMBA)")
3507584SAli.Saidi@arm.com    amba_id = 0;
3517584SAli.Saidi@arm.com
3527584SAli.Saidi@arm.comclass Pl011(Uart):
3537584SAli.Saidi@arm.com    type = 'Pl011'
3549338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/pl011.hh"
3559525SAndreas.Sandberg@ARM.com    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
3567584SAli.Saidi@arm.com    int_num = Param.UInt32("Interrupt number that connects to GIC")
3577584SAli.Saidi@arm.com    end_on_eot = Param.Bool(False, "End the simulation when a EOT is received on the UART")
3587584SAli.Saidi@arm.com    int_delay = Param.Latency("100ns", "Time between action and interrupt generation by UART")
3597584SAli.Saidi@arm.com
36012472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
36112472Sglenn.bergmans@arm.com        node = self.generateBasicPioDeviceNode(state, 'uart', self.pio_addr,
36212472Sglenn.bergmans@arm.com                                               0x1000, [int(self.int_num)])
36312472Sglenn.bergmans@arm.com        node.appendCompatible(["arm,pl011", "arm,primecell"])
36412472Sglenn.bergmans@arm.com
36512472Sglenn.bergmans@arm.com        # Hardcoded reference to the realview platform clocks, because the
36612472Sglenn.bergmans@arm.com        # clk_domain can only store one clock (i.e. it is not a VectorParam)
36712472Sglenn.bergmans@arm.com        realview = self._parent.unproxy(self)
36812472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("clocks",
36912472Sglenn.bergmans@arm.com            [state.phandle(realview.mcc.osc_peripheral),
37012472Sglenn.bergmans@arm.com            state.phandle(realview.dcc.osc_smb)]))
37112472Sglenn.bergmans@arm.com        node.append(FdtPropertyStrings("clock-names", ["uartclk", "apb_pclk"]))
37212472Sglenn.bergmans@arm.com        yield node
37312472Sglenn.bergmans@arm.com
3749806Sstever@gmail.comclass Sp804(AmbaPioDevice):
3757584SAli.Saidi@arm.com    type = 'Sp804'
3769338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/timer_sp804.hh"
3779525SAndreas.Sandberg@ARM.com    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
3787584SAli.Saidi@arm.com    int_num0 = Param.UInt32("Interrupt number that connects to GIC")
3797584SAli.Saidi@arm.com    clock0 = Param.Clock('1MHz', "Clock speed of the input")
3807584SAli.Saidi@arm.com    int_num1 = Param.UInt32("Interrupt number that connects to GIC")
3817584SAli.Saidi@arm.com    clock1 = Param.Clock('1MHz', "Clock speed of the input")
3827584SAli.Saidi@arm.com    amba_id = 0x00141804
3837584SAli.Saidi@arm.com
38412077Sgedare@rtems.orgclass A9GlobalTimer(BasicPioDevice):
38512077Sgedare@rtems.org    type = 'A9GlobalTimer'
38612077Sgedare@rtems.org    cxx_header = "dev/arm/timer_a9global.hh"
38712077Sgedare@rtems.org    gic = Param.BaseGic(Parent.any, "Gic to use for interrupting")
38812077Sgedare@rtems.org    int_num = Param.UInt32("Interrrupt number that connects to GIC")
38912077Sgedare@rtems.org
3908512Sgeoffrey.blake@arm.comclass CpuLocalTimer(BasicPioDevice):
3918512Sgeoffrey.blake@arm.com    type = 'CpuLocalTimer'
3929338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/timer_cpulocal.hh"
39313106Sgiacomo.travaglini@arm.com    int_timer = Param.ArmPPI("Interrrupt used per-cpu to GIC")
39413106Sgiacomo.travaglini@arm.com    int_watchdog = Param.ArmPPI("Interrupt for per-cpu watchdog to GIC")
3958512Sgeoffrey.blake@arm.com
39612467SCurtis.Dunham@arm.comclass GenericTimer(ClockedObject):
39710037SARM gem5 Developers    type = 'GenericTimer'
39810037SARM gem5 Developers    cxx_header = "dev/arm/generic_timer.hh"
39911668Sandreas.sandberg@arm.com    system = Param.ArmSystem(Parent.any, "system")
40012975Sgiacomo.travaglini@arm.com    int_phys_s = Param.ArmPPI("Physical (S) timer interrupt")
40112975Sgiacomo.travaglini@arm.com    int_phys_ns = Param.ArmPPI("Physical (NS) timer interrupt")
40212975Sgiacomo.travaglini@arm.com    int_virt = Param.ArmPPI("Virtual timer interrupt")
40312975Sgiacomo.travaglini@arm.com    int_hyp = Param.ArmPPI("Hypervisor timer interrupt")
40410037SARM gem5 Developers
40512472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
40612472Sglenn.bergmans@arm.com        node = FdtNode("timer")
40712472Sglenn.bergmans@arm.com
40812472Sglenn.bergmans@arm.com        node.appendCompatible(["arm,cortex-a15-timer",
40912472Sglenn.bergmans@arm.com                               "arm,armv7-timer",
41012472Sglenn.bergmans@arm.com                               "arm,armv8-timer"])
41112733Sandreas.sandberg@arm.com        node.append(FdtPropertyWords("interrupts", [
41212975Sgiacomo.travaglini@arm.com            1, int(self.int_phys_s.num) - 16, 0xf08,
41312975Sgiacomo.travaglini@arm.com            1, int(self.int_phys_ns.num) - 16, 0xf08,
41412975Sgiacomo.travaglini@arm.com            1, int(self.int_virt.num) - 16, 0xf08,
41512975Sgiacomo.travaglini@arm.com            1, int(self.int_hyp.num) - 16, 0xf08,
41612733Sandreas.sandberg@arm.com        ]))
41712472Sglenn.bergmans@arm.com        clock = state.phandle(self.clk_domain.unproxy(self))
41812472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("clocks", clock))
41912472Sglenn.bergmans@arm.com
42012472Sglenn.bergmans@arm.com        yield node
42112472Sglenn.bergmans@arm.com
42210847Sandreas.sandberg@arm.comclass GenericTimerMem(PioDevice):
42310847Sandreas.sandberg@arm.com    type = 'GenericTimerMem'
42410847Sandreas.sandberg@arm.com    cxx_header = "dev/arm/generic_timer.hh"
42510847Sandreas.sandberg@arm.com
42610847Sandreas.sandberg@arm.com    base = Param.Addr(0, "Base address")
42710847Sandreas.sandberg@arm.com
42812975Sgiacomo.travaglini@arm.com    int_phys = Param.ArmSPI("Physical Interrupt")
42912975Sgiacomo.travaglini@arm.com    int_virt = Param.ArmSPI("Virtual Interrupt")
43010847Sandreas.sandberg@arm.com
4318870SAli.Saidi@ARM.comclass PL031(AmbaIntDevice):
4328870SAli.Saidi@ARM.com    type = 'PL031'
4339338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/rtc_pl031.hh"
4348870SAli.Saidi@ARM.com    time = Param.Time('01/01/2009', "System time to use ('Now' for actual time)")
4358870SAli.Saidi@ARM.com    amba_id = 0x00341031
4368870SAli.Saidi@ARM.com
43712472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
43812472Sglenn.bergmans@arm.com        node = self.generateBasicPioDeviceNode(state, 'rtc', self.pio_addr,
43912472Sglenn.bergmans@arm.com                                               0x1000, [int(self.int_num)])
44012472Sglenn.bergmans@arm.com
44112472Sglenn.bergmans@arm.com        node.appendCompatible(["arm,pl031", "arm,primecell"])
44212472Sglenn.bergmans@arm.com        clock = state.phandle(self.clk_domain.unproxy(self))
44312472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("clocks", clock))
44412472Sglenn.bergmans@arm.com
44512472Sglenn.bergmans@arm.com        yield node
44612472Sglenn.bergmans@arm.com
4477950SAli.Saidi@ARM.comclass Pl050(AmbaIntDevice):
4487754SWilliam.Wang@arm.com    type = 'Pl050'
4499338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/kmi.hh"
4507754SWilliam.Wang@arm.com    amba_id = 0x00141050
4517754SWilliam.Wang@arm.com
45212659Sandreas.sandberg@arm.com    ps2 = Param.PS2Device("PS/2 device")
45312659Sandreas.sandberg@arm.com
45412472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
45512472Sglenn.bergmans@arm.com        node = self.generateBasicPioDeviceNode(state, 'kmi', self.pio_addr,
45612472Sglenn.bergmans@arm.com                                               0x1000, [int(self.int_num)])
45712472Sglenn.bergmans@arm.com
45812472Sglenn.bergmans@arm.com        node.appendCompatible(["arm,pl050", "arm,primecell"])
45912472Sglenn.bergmans@arm.com        clock = state.phandle(self.clk_domain.unproxy(self))
46012472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("clocks", clock))
46112472Sglenn.bergmans@arm.com
46212472Sglenn.bergmans@arm.com        yield node
46312472Sglenn.bergmans@arm.com
4647753SWilliam.Wang@arm.comclass Pl111(AmbaDmaDevice):
4657753SWilliam.Wang@arm.com    type = 'Pl111'
4669338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/pl111.hh"
4679394Sandreas.hansson@arm.com    pixel_clock = Param.Clock('24MHz', "Pixel clock")
4689330Schander.sudanthi@arm.com    vnc   = Param.VncInput(Parent.any, "Vnc server for remote frame buffer display")
4697753SWilliam.Wang@arm.com    amba_id = 0x00141111
4709939Sdam.sunwoo@arm.com    enable_capture = Param.Bool(True, "capture frame to system.framebuffer.bmp")
4719939Sdam.sunwoo@arm.com
4729646SChris.Emmons@arm.comclass HDLcd(AmbaDmaDevice):
4739646SChris.Emmons@arm.com    type = 'HDLcd'
4749646SChris.Emmons@arm.com    cxx_header = "dev/arm/hdlcd.hh"
4759646SChris.Emmons@arm.com    vnc = Param.VncInput(Parent.any, "Vnc server for remote frame buffer "
4769646SChris.Emmons@arm.com                                     "display")
4779646SChris.Emmons@arm.com    amba_id = 0x00141000
47811237Sandreas.sandberg@arm.com    workaround_swap_rb = Param.Bool(False, "Workaround incorrect color "
47910840Sandreas.sandberg@arm.com                                    "selector order in some kernels")
48011090Sandreas.sandberg@arm.com    workaround_dma_line_count = Param.Bool(True, "Workaround incorrect "
48111090Sandreas.sandberg@arm.com                                           "DMA line count (off by 1)")
48212232Sgiacomo.travaglini@arm.com    enable_capture = Param.Bool(True, "capture frame to "
48312232Sgiacomo.travaglini@arm.com                                      "system.framebuffer.{extension}")
48412232Sgiacomo.travaglini@arm.com    frame_format = Param.ImageFormat("Auto",
48512232Sgiacomo.travaglini@arm.com                                     "image format of the captured frame")
4869646SChris.Emmons@arm.com
48711090Sandreas.sandberg@arm.com    pixel_buffer_size = Param.MemorySize32("2kB", "Size of address range")
48811090Sandreas.sandberg@arm.com
48911090Sandreas.sandberg@arm.com    pxl_clk = Param.ClockDomain("Pixel clock source")
49011090Sandreas.sandberg@arm.com    pixel_chunk = Param.Unsigned(32, "Number of pixels to handle in one batch")
49111898Ssudhanshu.jha@arm.com    virt_refresh_rate = Param.Frequency("20Hz", "Frame refresh rate "
49211898Ssudhanshu.jha@arm.com                                        "in KVM mode")
49311090Sandreas.sandberg@arm.com
49412472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
49512472Sglenn.bergmans@arm.com        # Interrupt number is hardcoded; it is not a property of this class
49612472Sglenn.bergmans@arm.com        node = self.generateBasicPioDeviceNode(state, 'hdlcd',
49712472Sglenn.bergmans@arm.com                                               self.pio_addr, 0x1000, [63])
49812472Sglenn.bergmans@arm.com
49912472Sglenn.bergmans@arm.com        node.appendCompatible(["arm,hdlcd"])
50012472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("clocks", state.phandle(self.pxl_clk)))
50112472Sglenn.bergmans@arm.com        node.append(FdtPropertyStrings("clock-names", ["pxlclk"]))
50212472Sglenn.bergmans@arm.com
50312472Sglenn.bergmans@arm.com        # This driver is disabled by default since the required DT nodes
50412472Sglenn.bergmans@arm.com        # haven't been standardized yet. To use it,  override this status to
50512472Sglenn.bergmans@arm.com        # "ok" and add the display configuration nodes required by the driver.
50612472Sglenn.bergmans@arm.com        # See the driver for more information.
50712472Sglenn.bergmans@arm.com        node.append(FdtPropertyStrings("status", ["disabled"]))
50812472Sglenn.bergmans@arm.com
50914274Sgiacomo.travaglini@arm.com        self.addIommuProperty(state, node)
51014274Sgiacomo.travaglini@arm.com
51112472Sglenn.bergmans@arm.com        yield node
51212472Sglenn.bergmans@arm.com
5137584SAli.Saidi@arm.comclass RealView(Platform):
5147584SAli.Saidi@arm.com    type = 'RealView'
5159338SAndreas.Sandberg@arm.com    cxx_header = "dev/arm/realview.hh"
5163630SN/A    system = Param.System(Parent.any, "system")
51713636Sgiacomo.travaglini@arm.com    _mem_regions = [ AddrRange(0, size='256MB') ]
5188870SAli.Saidi@ARM.com
51911297Sandreas.sandberg@arm.com    def _on_chip_devices(self):
52011297Sandreas.sandberg@arm.com        return []
52111297Sandreas.sandberg@arm.com
52211297Sandreas.sandberg@arm.com    def _off_chip_devices(self):
52311297Sandreas.sandberg@arm.com        return []
52411297Sandreas.sandberg@arm.com
52511297Sandreas.sandberg@arm.com    _off_chip_ranges = []
52611297Sandreas.sandberg@arm.com
52711597Sandreas.sandberg@arm.com    def _attach_device(self, device, bus, dma_ports=None):
52811597Sandreas.sandberg@arm.com        if hasattr(device, "pio"):
52911597Sandreas.sandberg@arm.com            device.pio = bus.master
53011597Sandreas.sandberg@arm.com        if hasattr(device, "dma"):
53111597Sandreas.sandberg@arm.com            if dma_ports is None:
53211597Sandreas.sandberg@arm.com                device.dma = bus.slave
53311597Sandreas.sandberg@arm.com            else:
53411597Sandreas.sandberg@arm.com                dma_ports.append(device.dma)
53511597Sandreas.sandberg@arm.com
53611597Sandreas.sandberg@arm.com    def _attach_io(self, devices, *args, **kwargs):
53711297Sandreas.sandberg@arm.com        for d in devices:
53811597Sandreas.sandberg@arm.com            self._attach_device(d, *args, **kwargs)
53911297Sandreas.sandberg@arm.com
54011297Sandreas.sandberg@arm.com    def _attach_clk(self, devices, clkdomain):
54111297Sandreas.sandberg@arm.com        for d in devices:
54211297Sandreas.sandberg@arm.com            if hasattr(d, "clk_domain"):
54311297Sandreas.sandberg@arm.com                d.clk_domain = clkdomain
54411297Sandreas.sandberg@arm.com
54510353SGeoffrey.Blake@arm.com    def attachPciDevices(self):
54610353SGeoffrey.Blake@arm.com        pass
54710353SGeoffrey.Blake@arm.com
54810353SGeoffrey.Blake@arm.com    def enableMSIX(self):
54910353SGeoffrey.Blake@arm.com        pass
55010353SGeoffrey.Blake@arm.com
55110353SGeoffrey.Blake@arm.com    def onChipIOClkDomain(self, clkdomain):
55211297Sandreas.sandberg@arm.com        self._attach_clk(self._on_chip_devices(), clkdomain)
55310353SGeoffrey.Blake@arm.com
55410353SGeoffrey.Blake@arm.com    def offChipIOClkDomain(self, clkdomain):
55511297Sandreas.sandberg@arm.com        self._attach_clk(self._off_chip_devices(), clkdomain)
55611297Sandreas.sandberg@arm.com
55712069Snikos.nikoleris@arm.com    def attachOnChipIO(self, bus, bridge=None, *args, **kwargs):
55812069Snikos.nikoleris@arm.com        self._attach_io(self._on_chip_devices(), bus, *args, **kwargs)
55911297Sandreas.sandberg@arm.com        if bridge:
56011297Sandreas.sandberg@arm.com            bridge.ranges = self._off_chip_ranges
56111297Sandreas.sandberg@arm.com
56211597Sandreas.sandberg@arm.com    def attachIO(self, *args, **kwargs):
56311597Sandreas.sandberg@arm.com        self._attach_io(self._off_chip_devices(), *args, **kwargs)
56411297Sandreas.sandberg@arm.com
5658870SAli.Saidi@ARM.com    def setupBootLoader(self, mem_bus, cur_sys, loc):
56612598Snikos.nikoleris@arm.com        cur_sys.bootmem = SimpleMemory(
56712598Snikos.nikoleris@arm.com            range = AddrRange('2GB', size = '64MB'),
56812598Snikos.nikoleris@arm.com            conf_table_reported = False)
56912598Snikos.nikoleris@arm.com        if mem_bus is not None:
57012598Snikos.nikoleris@arm.com            cur_sys.bootmem.port = mem_bus.master
5718870SAli.Saidi@ARM.com        cur_sys.boot_loader = loc('boot.arm')
57210037SARM gem5 Developers        cur_sys.atags_addr = 0x100
57310037SARM gem5 Developers        cur_sys.load_offset = 0
5748870SAli.Saidi@ARM.com
57512472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
57612472Sglenn.bergmans@arm.com        node = FdtNode("/") # Things in this module need to end up in the root
57712472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("interrupt-parent",
57812472Sglenn.bergmans@arm.com                                     state.phandle(self.gic)))
57912472Sglenn.bergmans@arm.com
58012785Sandreas.sandberg@arm.com        for subnode in self.recurseDeviceTree(state):
58112785Sandreas.sandberg@arm.com            node.append(subnode)
58212472Sglenn.bergmans@arm.com
58312472Sglenn.bergmans@arm.com        yield node
58412472Sglenn.bergmans@arm.com
58512472Sglenn.bergmans@arm.com    def annotateCpuDeviceNode(self, cpu, state):
58612472Sglenn.bergmans@arm.com        cpu.append(FdtPropertyStrings("enable-method", "spin-table"))
58712472Sglenn.bergmans@arm.com        cpu.append(FdtPropertyWords("cpu-release-addr", \
58812472Sglenn.bergmans@arm.com                                    state.addrCells(0x8000fff8)))
5893630SN/A
5907753SWilliam.Wang@arm.com# Reference for memory map and interrupt number
5917753SWilliam.Wang@arm.com# RealView Platform Baseboard Explore for Cortex-A9 User Guide(ARM DUI 0440A)
5927753SWilliam.Wang@arm.com# Chapter 4: Programmer's Reference
5937584SAli.Saidi@arm.comclass RealViewPBX(RealView):
5947584SAli.Saidi@arm.com    uart = Pl011(pio_addr=0x10009000, int_num=44)
59511236Sandreas.sandberg@arm.com    realview_io = RealViewCtrl(pio_addr=0x10000000)
59611236Sandreas.sandberg@arm.com    mcc = VExpressMCC()
59711236Sandreas.sandberg@arm.com    dcc = CoreTile2A15DCC()
59813505Sgiacomo.travaglini@arm.com    gic = Gic400(cpu_addr=0x1f000100, dist_addr=0x1f001000, cpu_size=0x100)
59911244Sandreas.sandberg@arm.com    pci_host = GenericPciHost(
60011244Sandreas.sandberg@arm.com        conf_base=0x30000000, conf_size='256MB', conf_device_bits=16,
60111244Sandreas.sandberg@arm.com        pci_pio_base=0)
6027584SAli.Saidi@arm.com    timer0 = Sp804(int_num0=36, int_num1=36, pio_addr=0x10011000)
6037584SAli.Saidi@arm.com    timer1 = Sp804(int_num0=37, int_num1=37, pio_addr=0x10012000)
60412077Sgedare@rtems.org    global_timer = A9GlobalTimer(int_num=27, pio_addr=0x1f000200)
60513106Sgiacomo.travaglini@arm.com    local_cpu_timer = CpuLocalTimer(int_timer=ArmPPI(num=29),
60613106Sgiacomo.travaglini@arm.com                                    int_watchdog=ArmPPI(num=30),
60712077Sgedare@rtems.org                                    pio_addr=0x1f000600)
6087753SWilliam.Wang@arm.com    clcd = Pl111(pio_addr=0x10020000, int_num=55)
60912659Sandreas.sandberg@arm.com    kmi0   = Pl050(pio_addr=0x10006000, int_num=52, ps2=PS2Keyboard())
61012659Sandreas.sandberg@arm.com    kmi1   = Pl050(pio_addr=0x10007000, int_num=53, ps2=PS2TouchKit())
6118282SAli.Saidi@ARM.com    a9scu  = A9SCU(pio_addr=0x1f000000)
6128525SAli.Saidi@ARM.com    cf_ctrl = IdeController(disks=[], pci_func=0, pci_dev=7, pci_bus=2,
6138212SAli.Saidi@ARM.com                            io_shift = 1, ctrl_offset = 2, Command = 0x1,
6148212SAli.Saidi@ARM.com                            BAR0 = 0x18000000, BAR0Size = '16B',
6158212SAli.Saidi@ARM.com                            BAR1 = 0x18000100, BAR1Size = '1B',
6168212SAli.Saidi@ARM.com                            BAR0LegacyIO = True, BAR1LegacyIO = True)
6178212SAli.Saidi@ARM.com
6187584SAli.Saidi@arm.com
6197731SAli.Saidi@ARM.com    l2x0_fake     = IsaFake(pio_addr=0x1f002000, pio_size=0xfff)
6208461SAli.Saidi@ARM.com    flash_fake    = IsaFake(pio_addr=0x40000000, pio_size=0x20000000,
6218461SAli.Saidi@ARM.com                            fake_mem=True)
6227696SAli.Saidi@ARM.com    dmac_fake     = AmbaFake(pio_addr=0x10030000)
6237696SAli.Saidi@ARM.com    uart1_fake    = AmbaFake(pio_addr=0x1000a000)
6247696SAli.Saidi@ARM.com    uart2_fake    = AmbaFake(pio_addr=0x1000b000)
6257696SAli.Saidi@ARM.com    uart3_fake    = AmbaFake(pio_addr=0x1000c000)
6267696SAli.Saidi@ARM.com    smc_fake      = AmbaFake(pio_addr=0x100e1000)
6277696SAli.Saidi@ARM.com    sp810_fake    = AmbaFake(pio_addr=0x10001000, ignore_access=True)
6287696SAli.Saidi@ARM.com    watchdog_fake = AmbaFake(pio_addr=0x10010000)
6297696SAli.Saidi@ARM.com    gpio0_fake    = AmbaFake(pio_addr=0x10013000)
6307696SAli.Saidi@ARM.com    gpio1_fake    = AmbaFake(pio_addr=0x10014000)
6317696SAli.Saidi@ARM.com    gpio2_fake    = AmbaFake(pio_addr=0x10015000)
6327696SAli.Saidi@ARM.com    ssp_fake      = AmbaFake(pio_addr=0x1000d000)
6337696SAli.Saidi@ARM.com    sci_fake      = AmbaFake(pio_addr=0x1000e000)
6347696SAli.Saidi@ARM.com    aaci_fake     = AmbaFake(pio_addr=0x10004000)
6357696SAli.Saidi@ARM.com    mmc_fake      = AmbaFake(pio_addr=0x10005000)
6368906Skoansin.tan@gmail.com    rtc           = PL031(pio_addr=0x10017000, int_num=42)
63710397Sstephan.diestelhorst@arm.com    energy_ctrl   = EnergyCtrl(pio_addr=0x1000f000)
6387696SAli.Saidi@ARM.com
6397696SAli.Saidi@ARM.com
6408713Sandreas.hansson@arm.com    # Attach I/O devices that are on chip and also set the appropriate
6418713Sandreas.hansson@arm.com    # ranges for the bridge
6428713Sandreas.hansson@arm.com    def attachOnChipIO(self, bus, bridge):
6438839Sandreas.hansson@arm.com       self.gic.pio = bus.master
6448839Sandreas.hansson@arm.com       self.l2x0_fake.pio = bus.master
6458839Sandreas.hansson@arm.com       self.a9scu.pio = bus.master
64612077Sgedare@rtems.org       self.global_timer.pio = bus.master
6478839Sandreas.hansson@arm.com       self.local_cpu_timer.pio = bus.master
6488713Sandreas.hansson@arm.com       # Bridge ranges based on excluding what is part of on-chip I/O
6498713Sandreas.hansson@arm.com       # (gic, l2x0, a9scu, local_cpu_timer)
6508713Sandreas.hansson@arm.com       bridge.ranges = [AddrRange(self.realview_io.pio_addr,
6518713Sandreas.hansson@arm.com                                  self.a9scu.pio_addr - 1),
6528870SAli.Saidi@ARM.com                        AddrRange(self.flash_fake.pio_addr,
6538870SAli.Saidi@ARM.com                                  self.flash_fake.pio_addr + \
6548870SAli.Saidi@ARM.com                                  self.flash_fake.pio_size - 1)]
6557696SAli.Saidi@ARM.com
65610353SGeoffrey.Blake@arm.com    # Set the clock domain for IO objects that are considered
65710353SGeoffrey.Blake@arm.com    # to be "close" to the cores.
65810353SGeoffrey.Blake@arm.com    def onChipIOClkDomain(self, clkdomain):
65910353SGeoffrey.Blake@arm.com        self.gic.clk_domain             = clkdomain
66010353SGeoffrey.Blake@arm.com        self.l2x0_fake.clk_domain       = clkdomain
66110353SGeoffrey.Blake@arm.com        self.a9scu.clkdomain            = clkdomain
66210353SGeoffrey.Blake@arm.com        self.local_cpu_timer.clk_domain = clkdomain
66310353SGeoffrey.Blake@arm.com
6647696SAli.Saidi@ARM.com    # Attach I/O devices to specified bus object.  Can't do this
6657696SAli.Saidi@ARM.com    # earlier, since the bus object itself is typically defined at the
6667696SAli.Saidi@ARM.com    # System level.
6677696SAli.Saidi@ARM.com    def attachIO(self, bus):
6688839Sandreas.hansson@arm.com       self.uart.pio          = bus.master
6698839Sandreas.hansson@arm.com       self.realview_io.pio   = bus.master
67011244Sandreas.sandberg@arm.com       self.pci_host.pio      = bus.master
6718839Sandreas.hansson@arm.com       self.timer0.pio        = bus.master
6728839Sandreas.hansson@arm.com       self.timer1.pio        = bus.master
6738839Sandreas.hansson@arm.com       self.clcd.pio          = bus.master
6748839Sandreas.hansson@arm.com       self.clcd.dma          = bus.slave
6758839Sandreas.hansson@arm.com       self.kmi0.pio          = bus.master
6768839Sandreas.hansson@arm.com       self.kmi1.pio          = bus.master
6778839Sandreas.hansson@arm.com       self.cf_ctrl.pio       = bus.master
6788839Sandreas.hansson@arm.com       self.cf_ctrl.dma       = bus.slave
6798839Sandreas.hansson@arm.com       self.dmac_fake.pio     = bus.master
6808839Sandreas.hansson@arm.com       self.uart1_fake.pio    = bus.master
6818839Sandreas.hansson@arm.com       self.uart2_fake.pio    = bus.master
6828839Sandreas.hansson@arm.com       self.uart3_fake.pio    = bus.master
6838839Sandreas.hansson@arm.com       self.smc_fake.pio      = bus.master
6848839Sandreas.hansson@arm.com       self.sp810_fake.pio    = bus.master
6858839Sandreas.hansson@arm.com       self.watchdog_fake.pio = bus.master
6868839Sandreas.hansson@arm.com       self.gpio0_fake.pio    = bus.master
6878839Sandreas.hansson@arm.com       self.gpio1_fake.pio    = bus.master
6888839Sandreas.hansson@arm.com       self.gpio2_fake.pio    = bus.master
6898839Sandreas.hansson@arm.com       self.ssp_fake.pio      = bus.master
6908839Sandreas.hansson@arm.com       self.sci_fake.pio      = bus.master
6918839Sandreas.hansson@arm.com       self.aaci_fake.pio     = bus.master
6928839Sandreas.hansson@arm.com       self.mmc_fake.pio      = bus.master
6938906Skoansin.tan@gmail.com       self.rtc.pio           = bus.master
6948839Sandreas.hansson@arm.com       self.flash_fake.pio    = bus.master
69510397Sstephan.diestelhorst@arm.com       self.energy_ctrl.pio   = bus.master
6967696SAli.Saidi@ARM.com
69710353SGeoffrey.Blake@arm.com    # Set the clock domain for IO objects that are considered
69810353SGeoffrey.Blake@arm.com    # to be "far" away from the cores.
69910353SGeoffrey.Blake@arm.com    def offChipIOClkDomain(self, clkdomain):
70010353SGeoffrey.Blake@arm.com        self.uart.clk_domain          = clkdomain
70110353SGeoffrey.Blake@arm.com        self.realview_io.clk_domain   = clkdomain
70210353SGeoffrey.Blake@arm.com        self.timer0.clk_domain        = clkdomain
70310353SGeoffrey.Blake@arm.com        self.timer1.clk_domain        = clkdomain
70410353SGeoffrey.Blake@arm.com        self.clcd.clk_domain          = clkdomain
70510353SGeoffrey.Blake@arm.com        self.kmi0.clk_domain          = clkdomain
70610353SGeoffrey.Blake@arm.com        self.kmi1.clk_domain          = clkdomain
70710353SGeoffrey.Blake@arm.com        self.cf_ctrl.clk_domain       = clkdomain
70810353SGeoffrey.Blake@arm.com        self.dmac_fake.clk_domain     = clkdomain
70910353SGeoffrey.Blake@arm.com        self.uart1_fake.clk_domain    = clkdomain
71010353SGeoffrey.Blake@arm.com        self.uart2_fake.clk_domain    = clkdomain
71110353SGeoffrey.Blake@arm.com        self.uart3_fake.clk_domain    = clkdomain
71210353SGeoffrey.Blake@arm.com        self.smc_fake.clk_domain      = clkdomain
71310353SGeoffrey.Blake@arm.com        self.sp810_fake.clk_domain    = clkdomain
71410353SGeoffrey.Blake@arm.com        self.watchdog_fake.clk_domain = clkdomain
71510353SGeoffrey.Blake@arm.com        self.gpio0_fake.clk_domain    = clkdomain
71610353SGeoffrey.Blake@arm.com        self.gpio1_fake.clk_domain    = clkdomain
71710353SGeoffrey.Blake@arm.com        self.gpio2_fake.clk_domain    = clkdomain
71810353SGeoffrey.Blake@arm.com        self.ssp_fake.clk_domain      = clkdomain
71910353SGeoffrey.Blake@arm.com        self.sci_fake.clk_domain      = clkdomain
72010353SGeoffrey.Blake@arm.com        self.aaci_fake.clk_domain     = clkdomain
72110353SGeoffrey.Blake@arm.com        self.mmc_fake.clk_domain      = clkdomain
72210353SGeoffrey.Blake@arm.com        self.rtc.clk_domain           = clkdomain
72310353SGeoffrey.Blake@arm.com        self.flash_fake.clk_domain    = clkdomain
72410397Sstephan.diestelhorst@arm.com        self.energy_ctrl.clk_domain   = clkdomain
72510353SGeoffrey.Blake@arm.com
7268870SAli.Saidi@ARM.comclass VExpress_EMM(RealView):
72713636Sgiacomo.travaglini@arm.com    _mem_regions = [ AddrRange('2GB', size='2GB') ]
72812069Snikos.nikoleris@arm.com
72912069Snikos.nikoleris@arm.com    # Ranges based on excluding what is part of on-chip I/O (gic,
73012069Snikos.nikoleris@arm.com    # a9scu)
73112069Snikos.nikoleris@arm.com    _off_chip_ranges = [AddrRange(0x2F000000, size='16MB'),
73212069Snikos.nikoleris@arm.com                        AddrRange(0x30000000, size='256MB'),
73312069Snikos.nikoleris@arm.com                        AddrRange(0x40000000, size='512MB'),
73412069Snikos.nikoleris@arm.com                        AddrRange(0x18000000, size='64MB'),
73512069Snikos.nikoleris@arm.com                        AddrRange(0x1C000000, size='64MB')]
73612069Snikos.nikoleris@arm.com
73712069Snikos.nikoleris@arm.com    # Platform control device (off-chip)
73812069Snikos.nikoleris@arm.com    realview_io = RealViewCtrl(proc_id0=0x14000000, proc_id1=0x14000000,
73912069Snikos.nikoleris@arm.com                               idreg=0x02250000, pio_addr=0x1C010000)
74012069Snikos.nikoleris@arm.com
74111236Sandreas.sandberg@arm.com    mcc = VExpressMCC()
74211236Sandreas.sandberg@arm.com    dcc = CoreTile2A15DCC()
74312069Snikos.nikoleris@arm.com
74412069Snikos.nikoleris@arm.com    ### On-chip devices ###
74513505Sgiacomo.travaglini@arm.com    gic = Gic400(dist_addr=0x2C001000, cpu_addr=0x2C002000)
74613814Sgiacomo.travaglini@arm.com    vgic   = VGic(vcpu_addr=0x2c006000, hv_addr=0x2c004000, maint_int=25)
74712069Snikos.nikoleris@arm.com
74813106Sgiacomo.travaglini@arm.com    local_cpu_timer = CpuLocalTimer(int_timer=ArmPPI(num=29),
74913106Sgiacomo.travaglini@arm.com                                    int_watchdog=ArmPPI(num=30),
75012069Snikos.nikoleris@arm.com                                    pio_addr=0x2C080000)
75112069Snikos.nikoleris@arm.com
75212069Snikos.nikoleris@arm.com    hdlcd  = HDLcd(pxl_clk=dcc.osc_pxl,
75312069Snikos.nikoleris@arm.com                   pio_addr=0x2b000000, int_num=117,
75412069Snikos.nikoleris@arm.com                   workaround_swap_rb=True)
75512069Snikos.nikoleris@arm.com
75612069Snikos.nikoleris@arm.com    def _on_chip_devices(self):
75712069Snikos.nikoleris@arm.com        devices = [
75812069Snikos.nikoleris@arm.com            self.gic, self.vgic,
75912069Snikos.nikoleris@arm.com            self.local_cpu_timer
76012069Snikos.nikoleris@arm.com        ]
76112069Snikos.nikoleris@arm.com        if hasattr(self, "gicv2m"):
76212069Snikos.nikoleris@arm.com            devices.append(self.gicv2m)
76312069Snikos.nikoleris@arm.com        devices.append(self.hdlcd)
76412069Snikos.nikoleris@arm.com        return devices
76512069Snikos.nikoleris@arm.com
76612069Snikos.nikoleris@arm.com    ### Off-chip devices ###
76712069Snikos.nikoleris@arm.com    uart = Pl011(pio_addr=0x1c090000, int_num=37)
76811244Sandreas.sandberg@arm.com    pci_host = GenericPciHost(
76911244Sandreas.sandberg@arm.com        conf_base=0x30000000, conf_size='256MB', conf_device_bits=16,
77011244Sandreas.sandberg@arm.com        pci_pio_base=0)
77112069Snikos.nikoleris@arm.com
77212975Sgiacomo.travaglini@arm.com    generic_timer = GenericTimer(int_phys_s=ArmPPI(num=29),
77312975Sgiacomo.travaglini@arm.com                                 int_phys_ns=ArmPPI(num=30),
77412975Sgiacomo.travaglini@arm.com                                 int_virt=ArmPPI(num=27),
77512975Sgiacomo.travaglini@arm.com                                 int_hyp=ArmPPI(num=26))
77612975Sgiacomo.travaglini@arm.com
7779185SAli.Saidi@ARM.com    timer0 = Sp804(int_num0=34, int_num1=34, pio_addr=0x1C110000, clock0='1MHz', clock1='1MHz')
7789185SAli.Saidi@ARM.com    timer1 = Sp804(int_num0=35, int_num1=35, pio_addr=0x1C120000, clock0='1MHz', clock1='1MHz')
7798870SAli.Saidi@ARM.com    clcd   = Pl111(pio_addr=0x1c1f0000, int_num=46)
78012659Sandreas.sandberg@arm.com    kmi0   = Pl050(pio_addr=0x1c060000, int_num=44, ps2=PS2Keyboard())
78112659Sandreas.sandberg@arm.com    kmi1   = Pl050(pio_addr=0x1c070000, int_num=45, ps2=PS2TouchKit())
7828870SAli.Saidi@ARM.com    cf_ctrl = IdeController(disks=[], pci_func=0, pci_dev=0, pci_bus=2,
7838870SAli.Saidi@ARM.com                            io_shift = 2, ctrl_offset = 2, Command = 0x1,
7848870SAli.Saidi@ARM.com                            BAR0 = 0x1C1A0000, BAR0Size = '256B',
7858870SAli.Saidi@ARM.com                            BAR1 = 0x1C1A0100, BAR1Size = '4096B',
7868870SAli.Saidi@ARM.com                            BAR0LegacyIO = True, BAR1LegacyIO = True)
7879052Sgeoffrey.blake@arm.com
7889835Sandreas.hansson@arm.com    vram           = SimpleMemory(range = AddrRange(0x18000000, size='32MB'),
7899835Sandreas.hansson@arm.com                                  conf_table_reported = False)
7908870SAli.Saidi@ARM.com    rtc            = PL031(pio_addr=0x1C170000, int_num=36)
7918870SAli.Saidi@ARM.com
7928870SAli.Saidi@ARM.com    l2x0_fake      = IsaFake(pio_addr=0x2C100000, pio_size=0xfff)
7938870SAli.Saidi@ARM.com    uart1_fake     = AmbaFake(pio_addr=0x1C0A0000)
7948870SAli.Saidi@ARM.com    uart2_fake     = AmbaFake(pio_addr=0x1C0B0000)
7958870SAli.Saidi@ARM.com    uart3_fake     = AmbaFake(pio_addr=0x1C0C0000)
7968870SAli.Saidi@ARM.com    sp810_fake     = AmbaFake(pio_addr=0x1C020000, ignore_access=True)
7978870SAli.Saidi@ARM.com    watchdog_fake  = AmbaFake(pio_addr=0x1C0F0000)
7988870SAli.Saidi@ARM.com    aaci_fake      = AmbaFake(pio_addr=0x1C040000)
7998870SAli.Saidi@ARM.com    lan_fake       = IsaFake(pio_addr=0x1A000000, pio_size=0xffff)
8008870SAli.Saidi@ARM.com    usb_fake       = IsaFake(pio_addr=0x1B000000, pio_size=0x1ffff)
8018870SAli.Saidi@ARM.com    mmc_fake       = AmbaFake(pio_addr=0x1c050000)
80210397Sstephan.diestelhorst@arm.com    energy_ctrl    = EnergyCtrl(pio_addr=0x1c080000)
8038870SAli.Saidi@ARM.com
80412069Snikos.nikoleris@arm.com    def _off_chip_devices(self):
80512069Snikos.nikoleris@arm.com        devices = [
80612069Snikos.nikoleris@arm.com            self.uart,
80712069Snikos.nikoleris@arm.com            self.realview_io,
80812069Snikos.nikoleris@arm.com            self.pci_host,
80912069Snikos.nikoleris@arm.com            self.timer0,
81012069Snikos.nikoleris@arm.com            self.timer1,
81112069Snikos.nikoleris@arm.com            self.clcd,
81212069Snikos.nikoleris@arm.com            self.kmi0,
81312069Snikos.nikoleris@arm.com            self.kmi1,
81412069Snikos.nikoleris@arm.com            self.cf_ctrl,
81512069Snikos.nikoleris@arm.com            self.rtc,
81612069Snikos.nikoleris@arm.com            self.vram,
81712069Snikos.nikoleris@arm.com            self.l2x0_fake,
81812069Snikos.nikoleris@arm.com            self.uart1_fake,
81912069Snikos.nikoleris@arm.com            self.uart2_fake,
82012069Snikos.nikoleris@arm.com            self.uart3_fake,
82112069Snikos.nikoleris@arm.com            self.sp810_fake,
82212069Snikos.nikoleris@arm.com            self.watchdog_fake,
82312069Snikos.nikoleris@arm.com            self.aaci_fake,
82412069Snikos.nikoleris@arm.com            self.lan_fake,
82512069Snikos.nikoleris@arm.com            self.usb_fake,
82612069Snikos.nikoleris@arm.com            self.mmc_fake,
82712069Snikos.nikoleris@arm.com            self.energy_ctrl,
82812069Snikos.nikoleris@arm.com        ]
82912069Snikos.nikoleris@arm.com        # Try to attach the I/O if it exists
83012069Snikos.nikoleris@arm.com        if hasattr(self, "ide"):
83112069Snikos.nikoleris@arm.com            devices.append(self.ide)
83212069Snikos.nikoleris@arm.com        if hasattr(self, "ethernet"):
83312069Snikos.nikoleris@arm.com            devices.append(self.ethernet)
83412069Snikos.nikoleris@arm.com        return devices
83512069Snikos.nikoleris@arm.com
83610353SGeoffrey.Blake@arm.com    # Attach any PCI devices that are supported
83710353SGeoffrey.Blake@arm.com    def attachPciDevices(self):
83810353SGeoffrey.Blake@arm.com        self.ethernet = IGbE_e1000(pci_bus=0, pci_dev=0, pci_func=0,
83910353SGeoffrey.Blake@arm.com                                   InterruptLine=1, InterruptPin=1)
84010353SGeoffrey.Blake@arm.com        self.ide = IdeController(disks = [], pci_bus=0, pci_dev=1, pci_func=0,
84110353SGeoffrey.Blake@arm.com                                 InterruptLine=2, InterruptPin=2)
84210353SGeoffrey.Blake@arm.com
84310353SGeoffrey.Blake@arm.com    def enableMSIX(self):
84413505Sgiacomo.travaglini@arm.com        self.gic = Gic400(dist_addr=0x2C001000, cpu_addr=0x2C002000,
84513505Sgiacomo.travaglini@arm.com                          it_lines=512)
84610353SGeoffrey.Blake@arm.com        self.gicv2m = Gicv2m()
84710353SGeoffrey.Blake@arm.com        self.gicv2m.frames = [Gicv2mFrame(spi_base=256, spi_len=64, addr=0x2C1C0000)]
84810353SGeoffrey.Blake@arm.com
8498870SAli.Saidi@ARM.com    def setupBootLoader(self, mem_bus, cur_sys, loc):
85012598Snikos.nikoleris@arm.com        cur_sys.bootmem = SimpleMemory(range = AddrRange('64MB'),
85112598Snikos.nikoleris@arm.com                                       conf_table_reported = False)
85212598Snikos.nikoleris@arm.com        if mem_bus is not None:
85312598Snikos.nikoleris@arm.com            cur_sys.bootmem.port = mem_bus.master
85412116Sjose.marinho@arm.com        if not cur_sys.boot_loader:
85512116Sjose.marinho@arm.com            cur_sys.boot_loader = loc('boot_emm.arm')
85610037SARM gem5 Developers        cur_sys.atags_addr = 0x8000000
85710037SARM gem5 Developers        cur_sys.load_offset = 0x80000000
8588870SAli.Saidi@ARM.com
85910037SARM gem5 Developersclass VExpress_EMM64(VExpress_EMM):
86010358SAli.Saidi@ARM.com    # Three memory regions are specified totalling 512GB
86113636Sgiacomo.travaglini@arm.com    _mem_regions = [ AddrRange('2GB', size='2GB'),
86213636Sgiacomo.travaglini@arm.com                     AddrRange('34GB', size='30GB'),
86313636Sgiacomo.travaglini@arm.com                     AddrRange('512GB', size='480GB') ]
86411244Sandreas.sandberg@arm.com    pci_host = GenericPciHost(
86511244Sandreas.sandberg@arm.com        conf_base=0x30000000, conf_size='256MB', conf_device_bits=12,
86611244Sandreas.sandberg@arm.com        pci_pio_base=0x2f000000)
86711244Sandreas.sandberg@arm.com
86810037SARM gem5 Developers    def setupBootLoader(self, mem_bus, cur_sys, loc):
86912598Snikos.nikoleris@arm.com        cur_sys.bootmem = SimpleMemory(range=AddrRange(0, size='64MB'),
87012598Snikos.nikoleris@arm.com                                       conf_table_reported=False)
87112598Snikos.nikoleris@arm.com        if mem_bus is not None:
87212598Snikos.nikoleris@arm.com            cur_sys.bootmem.port = mem_bus.master
87312116Sjose.marinho@arm.com        if not cur_sys.boot_loader:
87412116Sjose.marinho@arm.com            cur_sys.boot_loader = loc('boot_emm.arm64')
87510037SARM gem5 Developers        cur_sys.atags_addr = 0x8000000
87610037SARM gem5 Developers        cur_sys.load_offset = 0x80000000
87710037SARM gem5 Developers
87813532Sjairo.balart@metempsy.comclass VExpress_GEM5_Base(RealView):
87911297Sandreas.sandberg@arm.com    """
88011297Sandreas.sandberg@arm.comThe VExpress gem5 memory map is loosely based on a modified
88111297Sandreas.sandberg@arm.comVersatile Express RS1 memory map.
88211297Sandreas.sandberg@arm.com
88311297Sandreas.sandberg@arm.comThe gem5 platform has been designed to implement a subset of the
88411297Sandreas.sandberg@arm.comoriginal Versatile Express RS1 memory map. Off-chip peripherals should,
88511297Sandreas.sandberg@arm.comwhen possible, adhere to the Versatile Express memory map. Non-PCI
88611297Sandreas.sandberg@arm.comoff-chip devices that are gem5-specific should live in the CS5 memory
88711297Sandreas.sandberg@arm.comspace to avoid conflicts with existing devices that we might want to
88811297Sandreas.sandberg@arm.commodel in the future. Such devices should normally have interrupts in
88911297Sandreas.sandberg@arm.comthe gem5-specific SPI range.
89011297Sandreas.sandberg@arm.com
89111297Sandreas.sandberg@arm.comOn-chip peripherals are loosely modeled after the ARM CoreTile Express
89211297Sandreas.sandberg@arm.comA15x2 A7x3 memory and interrupt map. In particular, the GIC and
89311297Sandreas.sandberg@arm.comGeneric Timer have the same interrupt lines and base addresses. Other
89411297Sandreas.sandberg@arm.comon-chip devices are gem5 specific.
89511297Sandreas.sandberg@arm.com
89611297Sandreas.sandberg@arm.comUnlike the original Versatile Express RS2 extended platform, gem5 implements a
89711297Sandreas.sandberg@arm.comlarge contigious DRAM space, without aliases or holes, starting at the
89811297Sandreas.sandberg@arm.com2GiB boundary. This means that PCI memory is limited to 1GiB.
89911297Sandreas.sandberg@arm.com
90011297Sandreas.sandberg@arm.comMemory map:
90111297Sandreas.sandberg@arm.com   0x00000000-0x03ffffff: Boot memory (CS0)
90211297Sandreas.sandberg@arm.com   0x04000000-0x07ffffff: Reserved
90311297Sandreas.sandberg@arm.com   0x08000000-0x0bffffff: Reserved (CS0 alias)
90411297Sandreas.sandberg@arm.com   0x0c000000-0x0fffffff: Reserved (Off-chip, CS4)
90511297Sandreas.sandberg@arm.com   0x10000000-0x13ffffff: gem5-specific peripherals (Off-chip, CS5)
90611297Sandreas.sandberg@arm.com       0x10000000-0x1000ffff: gem5 energy controller
90712006Sandreas.sandberg@arm.com       0x10010000-0x1001ffff: gem5 pseudo-ops
90811297Sandreas.sandberg@arm.com
90911297Sandreas.sandberg@arm.com   0x14000000-0x17ffffff: Reserved (Off-chip, PSRAM, CS1)
91011297Sandreas.sandberg@arm.com   0x18000000-0x1bffffff: Reserved (Off-chip, Peripherals, CS2)
91111297Sandreas.sandberg@arm.com   0x1c000000-0x1fffffff: Peripheral block 1 (Off-chip, CS3):
91211297Sandreas.sandberg@arm.com       0x1c010000-0x1c01ffff: realview_io (VE system control regs.)
91311297Sandreas.sandberg@arm.com       0x1c060000-0x1c06ffff: KMI0 (keyboard)
91411297Sandreas.sandberg@arm.com       0x1c070000-0x1c07ffff: KMI1 (mouse)
91511297Sandreas.sandberg@arm.com       0x1c090000-0x1c09ffff: UART0
91611297Sandreas.sandberg@arm.com       0x1c0a0000-0x1c0affff: UART1 (reserved)
91711297Sandreas.sandberg@arm.com       0x1c0b0000-0x1c0bffff: UART2 (reserved)
91811297Sandreas.sandberg@arm.com       0x1c0c0000-0x1c0cffff: UART3 (reserved)
91912741Sandreas.sandberg@arm.com       0x1c130000-0x1c13ffff: VirtIO (gem5/FM extension)
92012741Sandreas.sandberg@arm.com       0x1c140000-0x1c14ffff: VirtIO (gem5/FM extension)
92111297Sandreas.sandberg@arm.com       0x1c170000-0x1c17ffff: RTC
92211297Sandreas.sandberg@arm.com
92311297Sandreas.sandberg@arm.com   0x20000000-0x3fffffff: On-chip peripherals:
92411297Sandreas.sandberg@arm.com       0x2b000000-0x2b00ffff: HDLCD
92511297Sandreas.sandberg@arm.com
92611297Sandreas.sandberg@arm.com       0x2c001000-0x2c001fff: GIC (distributor)
92712896Sandreas.sandberg@arm.com       0x2c002000-0x2c003fff: GIC (CPU interface)
92811297Sandreas.sandberg@arm.com       0x2c004000-0x2c005fff: vGIC (HV)
92911297Sandreas.sandberg@arm.com       0x2c006000-0x2c007fff: vGIC (VCPU)
93011297Sandreas.sandberg@arm.com       0x2c1c0000-0x2c1cffff: GICv2m MSI frame 0
93111297Sandreas.sandberg@arm.com
93211297Sandreas.sandberg@arm.com       0x2d000000-0x2d00ffff: GPU (reserved)
93311297Sandreas.sandberg@arm.com
93411297Sandreas.sandberg@arm.com       0x2f000000-0x2fffffff: PCI IO space
93511297Sandreas.sandberg@arm.com       0x30000000-0x3fffffff: PCI config space
93611297Sandreas.sandberg@arm.com
93711297Sandreas.sandberg@arm.com   0x40000000-0x7fffffff: Ext. AXI: Used as PCI memory
93811297Sandreas.sandberg@arm.com
93911297Sandreas.sandberg@arm.com   0x80000000-X: DRAM
94011297Sandreas.sandberg@arm.com
94111297Sandreas.sandberg@arm.comInterrupts:
94211297Sandreas.sandberg@arm.com      0- 15: Software generated interrupts (SGIs)
94311297Sandreas.sandberg@arm.com     16- 31: On-chip private peripherals (PPIs)
94411297Sandreas.sandberg@arm.com        25   : vgic
94511297Sandreas.sandberg@arm.com        26   : generic_timer (hyp)
94611297Sandreas.sandberg@arm.com        27   : generic_timer (virt)
94711297Sandreas.sandberg@arm.com        28   : Reserved (Legacy FIQ)
94811297Sandreas.sandberg@arm.com        29   : generic_timer (phys, sec)
94911297Sandreas.sandberg@arm.com        30   : generic_timer (phys, non-sec)
95011297Sandreas.sandberg@arm.com        31   : Reserved (Legacy IRQ)
95111297Sandreas.sandberg@arm.com    32- 95: Mother board peripherals (SPIs)
95211297Sandreas.sandberg@arm.com        32   : Reserved (SP805)
95311297Sandreas.sandberg@arm.com        33   : Reserved (IOFPGA SW int)
95411297Sandreas.sandberg@arm.com        34-35: Reserved (SP804)
95511297Sandreas.sandberg@arm.com        36   : RTC
95611297Sandreas.sandberg@arm.com        37-40: uart0-uart3
95711297Sandreas.sandberg@arm.com        41-42: Reserved (PL180)
95811297Sandreas.sandberg@arm.com        43   : Reserved (AACI)
95911297Sandreas.sandberg@arm.com        44-45: kmi0-kmi1
96011297Sandreas.sandberg@arm.com        46   : Reserved (CLCD)
96111297Sandreas.sandberg@arm.com        47   : Reserved (Ethernet)
96211297Sandreas.sandberg@arm.com        48   : Reserved (USB)
96311297Sandreas.sandberg@arm.com    95-255: On-chip interrupt sources (we use these for
96411297Sandreas.sandberg@arm.com            gem5-specific devices, SPIs)
96512741Sandreas.sandberg@arm.com         74    : VirtIO (gem5/FM extension)
96612741Sandreas.sandberg@arm.com         75    : VirtIO (gem5/FM extension)
96711297Sandreas.sandberg@arm.com         95    : HDLCD
96811297Sandreas.sandberg@arm.com         96- 98: GPU (reserved)
96911297Sandreas.sandberg@arm.com        100-103: PCI
97011297Sandreas.sandberg@arm.com   256-319: MSI frame 0 (gem5-specific, SPIs)
97111297Sandreas.sandberg@arm.com   320-511: Unused
97211297Sandreas.sandberg@arm.com
97311297Sandreas.sandberg@arm.com    """
97411297Sandreas.sandberg@arm.com
97511297Sandreas.sandberg@arm.com    # Everything above 2GiB is memory
97613636Sgiacomo.travaglini@arm.com    _mem_regions = [ AddrRange('2GB', size='510GB') ]
97711297Sandreas.sandberg@arm.com
97811297Sandreas.sandberg@arm.com    _off_chip_ranges = [
97911297Sandreas.sandberg@arm.com        # CS1-CS5
98011297Sandreas.sandberg@arm.com        AddrRange(0x0c000000, 0x1fffffff),
98111297Sandreas.sandberg@arm.com        # External AXI interface (PCI)
98211297Sandreas.sandberg@arm.com        AddrRange(0x2f000000, 0x7fffffff),
98311297Sandreas.sandberg@arm.com    ]
98411297Sandreas.sandberg@arm.com
98511297Sandreas.sandberg@arm.com    # Platform control device (off-chip)
98611297Sandreas.sandberg@arm.com    realview_io = RealViewCtrl(proc_id0=0x14000000, proc_id1=0x14000000,
98711297Sandreas.sandberg@arm.com                               idreg=0x02250000, pio_addr=0x1c010000)
98811297Sandreas.sandberg@arm.com    mcc = VExpressMCC()
98911297Sandreas.sandberg@arm.com    dcc = CoreTile2A15DCC()
99011297Sandreas.sandberg@arm.com
99111297Sandreas.sandberg@arm.com    ### On-chip devices ###
99212975Sgiacomo.travaglini@arm.com    generic_timer = GenericTimer(int_phys_s=ArmPPI(num=29),
99312975Sgiacomo.travaglini@arm.com                                 int_phys_ns=ArmPPI(num=30),
99412975Sgiacomo.travaglini@arm.com                                 int_virt=ArmPPI(num=27),
99512975Sgiacomo.travaglini@arm.com                                 int_hyp=ArmPPI(num=26))
99611297Sandreas.sandberg@arm.com
99711297Sandreas.sandberg@arm.com    def _on_chip_devices(self):
99811297Sandreas.sandberg@arm.com        return [
99911297Sandreas.sandberg@arm.com            self.generic_timer,
100011297Sandreas.sandberg@arm.com        ]
100111297Sandreas.sandberg@arm.com
100211297Sandreas.sandberg@arm.com    ### Off-chip devices ###
100312472Sglenn.bergmans@arm.com    clock24MHz = SrcClockDomain(clock="24MHz",
100412472Sglenn.bergmans@arm.com        voltage_domain=VoltageDomain(voltage="3.3V"))
100512472Sglenn.bergmans@arm.com
100613015Sciro.santilli@arm.com    uart = [
100713015Sciro.santilli@arm.com        Pl011(pio_addr=0x1c090000, int_num=37),
100813015Sciro.santilli@arm.com    ]
100911297Sandreas.sandberg@arm.com
101012659Sandreas.sandberg@arm.com    kmi0 = Pl050(pio_addr=0x1c060000, int_num=44, ps2=PS2Keyboard())
101112659Sandreas.sandberg@arm.com    kmi1 = Pl050(pio_addr=0x1c070000, int_num=45, ps2=PS2TouchKit())
101211297Sandreas.sandberg@arm.com
101311297Sandreas.sandberg@arm.com    rtc = PL031(pio_addr=0x1c170000, int_num=36)
101411297Sandreas.sandberg@arm.com
101511297Sandreas.sandberg@arm.com    ### gem5-specific off-chip devices ###
101611297Sandreas.sandberg@arm.com    pci_host = GenericArmPciHost(
101711297Sandreas.sandberg@arm.com        conf_base=0x30000000, conf_size='256MB', conf_device_bits=12,
101811297Sandreas.sandberg@arm.com        pci_pio_base=0x2f000000,
101911297Sandreas.sandberg@arm.com        int_policy="ARM_PCI_INT_DEV", int_base=100, int_count=4)
102011297Sandreas.sandberg@arm.com
102111297Sandreas.sandberg@arm.com    energy_ctrl = EnergyCtrl(pio_addr=0x10000000)
102211297Sandreas.sandberg@arm.com
102312741Sandreas.sandberg@arm.com    vio = [
102412741Sandreas.sandberg@arm.com        MmioVirtIO(pio_addr=0x1c130000, pio_size=0x1000,
102512741Sandreas.sandberg@arm.com                   interrupt=ArmSPI(num=74)),
102612741Sandreas.sandberg@arm.com        MmioVirtIO(pio_addr=0x1c140000, pio_size=0x1000,
102712741Sandreas.sandberg@arm.com                   interrupt=ArmSPI(num=75)),
102812741Sandreas.sandberg@arm.com    ]
102911297Sandreas.sandberg@arm.com
103011297Sandreas.sandberg@arm.com    def _off_chip_devices(self):
103111297Sandreas.sandberg@arm.com        return [
103211297Sandreas.sandberg@arm.com            self.realview_io,
103313015Sciro.santilli@arm.com            self.uart[0],
103412472Sglenn.bergmans@arm.com            self.kmi0,
103512472Sglenn.bergmans@arm.com            self.kmi1,
103611297Sandreas.sandberg@arm.com            self.rtc,
103711297Sandreas.sandberg@arm.com            self.pci_host,
103811297Sandreas.sandberg@arm.com            self.energy_ctrl,
103912472Sglenn.bergmans@arm.com            self.clock24MHz,
104012741Sandreas.sandberg@arm.com            self.vio[0],
104112741Sandreas.sandberg@arm.com            self.vio[1],
104211297Sandreas.sandberg@arm.com        ]
104311297Sandreas.sandberg@arm.com
104411597Sandreas.sandberg@arm.com    def attachPciDevice(self, device, *args, **kwargs):
104511297Sandreas.sandberg@arm.com        device.host = self.pci_host
104611597Sandreas.sandberg@arm.com        self._attach_device(device, *args, **kwargs)
104711297Sandreas.sandberg@arm.com
104811297Sandreas.sandberg@arm.com    def setupBootLoader(self, mem_bus, cur_sys, loc):
104912598Snikos.nikoleris@arm.com        cur_sys.bootmem = SimpleMemory(range=AddrRange(0, size='64MB'),
105012598Snikos.nikoleris@arm.com                                       conf_table_reported=False)
105112598Snikos.nikoleris@arm.com        if mem_bus is not None:
105212598Snikos.nikoleris@arm.com            cur_sys.bootmem.port = mem_bus.master
105312116Sjose.marinho@arm.com        if not cur_sys.boot_loader:
105412116Sjose.marinho@arm.com            cur_sys.boot_loader = [ loc('boot_emm.arm64'), loc('boot_emm.arm') ]
105511297Sandreas.sandberg@arm.com        cur_sys.atags_addr = 0x8000000
105611297Sandreas.sandberg@arm.com        cur_sys.load_offset = 0x80000000
105712006Sandreas.sandberg@arm.com
105812006Sandreas.sandberg@arm.com        #  Setup m5ops. It's technically not a part of the boot
105912006Sandreas.sandberg@arm.com        #  loader, but this is the only place we can configure the
106012006Sandreas.sandberg@arm.com        #  system.
106112006Sandreas.sandberg@arm.com        cur_sys.m5ops_base = 0x10010000
106212472Sglenn.bergmans@arm.com
106312472Sglenn.bergmans@arm.com    def generateDeviceTree(self, state):
106412472Sglenn.bergmans@arm.com        # Generate using standard RealView function
106513532Sjairo.balart@metempsy.com        dt = list(super(VExpress_GEM5_Base, self).generateDeviceTree(state))
106612472Sglenn.bergmans@arm.com        if len(dt) > 1:
106712472Sglenn.bergmans@arm.com            raise Exception("System returned too many DT nodes")
106812472Sglenn.bergmans@arm.com        node = dt[0]
106912472Sglenn.bergmans@arm.com
107012472Sglenn.bergmans@arm.com        node.appendCompatible(["arm,vexpress"])
107112472Sglenn.bergmans@arm.com        node.append(FdtPropertyStrings("model", ["V2P-CA15"]))
107212472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("arm,hbi", [0x0]))
107312472Sglenn.bergmans@arm.com        node.append(FdtPropertyWords("arm,vexpress,site", [0xf]))
107412472Sglenn.bergmans@arm.com
107512472Sglenn.bergmans@arm.com        yield node
107612760Srohit.kurup@arm.com
107713532Sjairo.balart@metempsy.comclass VExpress_GEM5_V1_Base(VExpress_GEM5_Base):
107813532Sjairo.balart@metempsy.com    gic = kvm_gicv2_class(dist_addr=0x2c001000, cpu_addr=0x2c002000,
107913532Sjairo.balart@metempsy.com                          it_lines=512)
108013814Sgiacomo.travaglini@arm.com    vgic = VGic(vcpu_addr=0x2c006000, hv_addr=0x2c004000, maint_int=25)
108113532Sjairo.balart@metempsy.com    gicv2m = Gicv2m()
108213532Sjairo.balart@metempsy.com    gicv2m.frames = [
108313532Sjairo.balart@metempsy.com        Gicv2mFrame(spi_base=256, spi_len=64, addr=0x2c1c0000),
108413532Sjairo.balart@metempsy.com    ]
108513532Sjairo.balart@metempsy.com
108613532Sjairo.balart@metempsy.com    def _on_chip_devices(self):
108713532Sjairo.balart@metempsy.com        return super(VExpress_GEM5_V1_Base,self)._on_chip_devices() + [
108813532Sjairo.balart@metempsy.com                self.gic, self.vgic, self.gicv2m,
108913532Sjairo.balart@metempsy.com            ]
109012760Srohit.kurup@arm.com
109112760Srohit.kurup@arm.comclass VExpress_GEM5_V1(VExpress_GEM5_V1_Base):
109212760Srohit.kurup@arm.com    hdlcd  = HDLcd(pxl_clk=VExpress_GEM5_V1_Base.dcc.osc_pxl,
109312760Srohit.kurup@arm.com                   pio_addr=0x2b000000, int_num=95)
109412760Srohit.kurup@arm.com
109512760Srohit.kurup@arm.com    def _on_chip_devices(self):
109612760Srohit.kurup@arm.com        return super(VExpress_GEM5_V1,self)._on_chip_devices() + [
109712760Srohit.kurup@arm.com                self.hdlcd,
109812760Srohit.kurup@arm.com            ]
109913532Sjairo.balart@metempsy.com
110013532Sjairo.balart@metempsy.comclass VExpress_GEM5_V2_Base(VExpress_GEM5_Base):
110113880Sgiacomo.travaglini@arm.com    gic = Gicv3(dist_addr=0x2c000000, redist_addr=0x2c010000,
110213996Sgiacomo.travaglini@arm.com                maint_int=ArmPPI(num=25),
110314225Sadrian.herrera@arm.com                its=Gicv3Its(pio_addr=0x2e010000))
110413532Sjairo.balart@metempsy.com
110513879Sgiacomo.travaglini@arm.com    # Limiting to 128 since it will otherwise overlap with PCI space
110613879Sgiacomo.travaglini@arm.com    gic.cpu_max = 128
110713879Sgiacomo.travaglini@arm.com
110813532Sjairo.balart@metempsy.com    def _on_chip_devices(self):
110913532Sjairo.balart@metempsy.com        return super(VExpress_GEM5_V2_Base,self)._on_chip_devices() + [
111013996Sgiacomo.travaglini@arm.com                self.gic, self.gic.its
111113532Sjairo.balart@metempsy.com            ]
111213532Sjairo.balart@metempsy.com
111313532Sjairo.balart@metempsy.com    def setupBootLoader(self, mem_bus, cur_sys, loc):
111413532Sjairo.balart@metempsy.com        cur_sys.boot_loader = [ loc('boot_emm_v2.arm64') ]
111513532Sjairo.balart@metempsy.com        super(VExpress_GEM5_V2_Base,self).setupBootLoader(mem_bus,
111613532Sjairo.balart@metempsy.com                cur_sys, loc)
111713532Sjairo.balart@metempsy.com
111813532Sjairo.balart@metempsy.comclass VExpress_GEM5_V2(VExpress_GEM5_V2_Base):
111913532Sjairo.balart@metempsy.com    hdlcd  = HDLcd(pxl_clk=VExpress_GEM5_V2_Base.dcc.osc_pxl,
112013532Sjairo.balart@metempsy.com                   pio_addr=0x2b000000, int_num=95)
112113532Sjairo.balart@metempsy.com
112213532Sjairo.balart@metempsy.com    def _on_chip_devices(self):
112313532Sjairo.balart@metempsy.com        return super(VExpress_GEM5_V2,self)._on_chip_devices() + [
112413532Sjairo.balart@metempsy.com                self.hdlcd,
112513532Sjairo.balart@metempsy.com            ]
1126