thread_context.hh revision 8754:0996451df6de
1/*
2 * Copyright (c) 2006 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Kevin Lim
29 */
30
31#ifndef __CPU_THREAD_CONTEXT_HH__
32#define __CPU_THREAD_CONTEXT_HH__
33
34#include <iostream>
35#include <string>
36
37#include "arch/registers.hh"
38#include "arch/types.hh"
39#include "base/types.hh"
40#include "config/full_system.hh"
41#include "config/the_isa.hh"
42
43// @todo: Figure out a more architecture independent way to obtain the ITB and
44// DTB pointers.
45namespace TheISA
46{
47    class TLB;
48}
49class BaseCPU;
50class Checkpoint;
51class Decoder;
52class EndQuiesceEvent;
53class TranslatingPort;
54class FunctionalPort;
55class VirtualPort;
56class Process;
57class System;
58namespace TheISA {
59    namespace Kernel {
60        class Statistics;
61    };
62};
63
64/**
65 * ThreadContext is the external interface to all thread state for
66 * anything outside of the CPU. It provides all accessor methods to
67 * state that might be needed by external objects, ranging from
68 * register values to things such as kernel stats. It is an abstract
69 * base class; the CPU can create its own ThreadContext by either
70 * deriving from it, or using the templated ProxyThreadContext.
71 *
72 * The ThreadContext is slightly different than the ExecContext.  The
73 * ThreadContext provides access to an individual thread's state; an
74 * ExecContext provides ISA access to the CPU (meaning it is
75 * implicitly multithreaded on SMT systems).  Additionally the
76 * ThreadState is an abstract class that exactly defines the
77 * interface; the ExecContext is a more implicit interface that must
78 * be implemented so that the ISA can access whatever state it needs.
79 */
80class ThreadContext
81{
82  protected:
83    typedef TheISA::MachInst MachInst;
84    typedef TheISA::IntReg IntReg;
85    typedef TheISA::FloatReg FloatReg;
86    typedef TheISA::FloatRegBits FloatRegBits;
87    typedef TheISA::MiscReg MiscReg;
88  public:
89
90    enum Status
91    {
92        /// Running.  Instructions should be executed only when
93        /// the context is in this state.
94        Active,
95
96        /// Temporarily inactive.  Entered while waiting for
97        /// synchronization, etc.
98        Suspended,
99
100        /// Permanently shut down.  Entered when target executes
101        /// m5exit pseudo-instruction.  When all contexts enter
102        /// this state, the simulation will terminate.
103        Halted
104    };
105
106    virtual ~ThreadContext() { };
107
108    virtual BaseCPU *getCpuPtr() = 0;
109
110    virtual int cpuId() = 0;
111
112    virtual int threadId() = 0;
113
114    virtual void setThreadId(int id) = 0;
115
116    virtual int contextId() = 0;
117
118    virtual void setContextId(int id) = 0;
119
120    virtual TheISA::TLB *getITBPtr() = 0;
121
122    virtual TheISA::TLB *getDTBPtr() = 0;
123
124    virtual Decoder *getDecoderPtr() = 0;
125
126    virtual System *getSystemPtr() = 0;
127
128#if FULL_SYSTEM
129    virtual TheISA::Kernel::Statistics *getKernelStats() = 0;
130
131    virtual VirtualPort *getVirtPort() = 0;
132
133    virtual void connectMemPorts(ThreadContext *tc) = 0;
134#else
135    virtual TranslatingPort *getMemPort() = 0;
136
137    virtual Process *getProcessPtr() = 0;
138#endif
139
140    virtual FunctionalPort *getPhysPort() = 0;
141
142    virtual Status status() const = 0;
143
144    virtual void setStatus(Status new_status) = 0;
145
146    /// Set the status to Active.  Optional delay indicates number of
147    /// cycles to wait before beginning execution.
148    virtual void activate(int delay = 1) = 0;
149
150    /// Set the status to Suspended.
151    virtual void suspend(int delay = 0) = 0;
152
153    /// Set the status to Halted.
154    virtual void halt(int delay = 0) = 0;
155
156#if FULL_SYSTEM
157    virtual void dumpFuncProfile() = 0;
158#endif
159
160    virtual void takeOverFrom(ThreadContext *old_context) = 0;
161
162    virtual void regStats(const std::string &name) = 0;
163
164    virtual void serialize(std::ostream &os) = 0;
165    virtual void unserialize(Checkpoint *cp, const std::string &section) = 0;
166
167#if FULL_SYSTEM
168    virtual EndQuiesceEvent *getQuiesceEvent() = 0;
169
170    // Not necessarily the best location for these...
171    // Having an extra function just to read these is obnoxious
172    virtual Tick readLastActivate() = 0;
173    virtual Tick readLastSuspend() = 0;
174
175    virtual void profileClear() = 0;
176    virtual void profileSample() = 0;
177#endif
178
179    virtual void copyArchRegs(ThreadContext *tc) = 0;
180
181    virtual void clearArchRegs() = 0;
182
183    //
184    // New accessors for new decoder.
185    //
186    virtual uint64_t readIntReg(int reg_idx) = 0;
187
188    virtual FloatReg readFloatReg(int reg_idx) = 0;
189
190    virtual FloatRegBits readFloatRegBits(int reg_idx) = 0;
191
192    virtual void setIntReg(int reg_idx, uint64_t val) = 0;
193
194    virtual void setFloatReg(int reg_idx, FloatReg val) = 0;
195
196    virtual void setFloatRegBits(int reg_idx, FloatRegBits val) = 0;
197
198    virtual TheISA::PCState pcState() = 0;
199
200    virtual void pcState(const TheISA::PCState &val) = 0;
201
202    virtual Addr instAddr() = 0;
203
204    virtual Addr nextInstAddr() = 0;
205
206    virtual MicroPC microPC() = 0;
207
208    virtual MiscReg readMiscRegNoEffect(int misc_reg) = 0;
209
210    virtual MiscReg readMiscReg(int misc_reg) = 0;
211
212    virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val) = 0;
213
214    virtual void setMiscReg(int misc_reg, const MiscReg &val) = 0;
215
216    virtual int flattenIntIndex(int reg) = 0;
217    virtual int flattenFloatIndex(int reg) = 0;
218
219    virtual uint64_t
220    readRegOtherThread(int misc_reg, ThreadID tid)
221    {
222        return 0;
223    }
224
225    virtual void
226    setRegOtherThread(int misc_reg, const MiscReg &val, ThreadID tid)
227    {
228    }
229
230    // Also not necessarily the best location for these two.  Hopefully will go
231    // away once we decide upon where st cond failures goes.
232    virtual unsigned readStCondFailures() = 0;
233
234    virtual void setStCondFailures(unsigned sc_failures) = 0;
235
236    // Only really makes sense for old CPU model.  Still could be useful though.
237    virtual bool misspeculating() = 0;
238
239#if !FULL_SYSTEM
240    // Same with st cond failures.
241    virtual Counter readFuncExeInst() = 0;
242
243    virtual void syscall(int64_t callnum) = 0;
244
245    // This function exits the thread context in the CPU and returns
246    // 1 if the CPU has no more active threads (meaning it's OK to exit);
247    // Used in syscall-emulation mode when a  thread calls the exit syscall.
248    virtual int exit() { return 1; };
249#endif
250
251    /** function to compare two thread contexts (for debugging) */
252    static void compare(ThreadContext *one, ThreadContext *two);
253};
254
255/**
256 * ProxyThreadContext class that provides a way to implement a
257 * ThreadContext without having to derive from it. ThreadContext is an
258 * abstract class, so anything that derives from it and uses its
259 * interface will pay the overhead of virtual function calls.  This
260 * class is created to enable a user-defined Thread object to be used
261 * wherever ThreadContexts are used, without paying the overhead of
262 * virtual function calls when it is used by itself.  See
263 * simple_thread.hh for an example of this.
264 */
265template <class TC>
266class ProxyThreadContext : public ThreadContext
267{
268  public:
269    ProxyThreadContext(TC *actual_tc)
270    { actualTC = actual_tc; }
271
272  private:
273    TC *actualTC;
274
275  public:
276
277    BaseCPU *getCpuPtr() { return actualTC->getCpuPtr(); }
278
279    int cpuId() { return actualTC->cpuId(); }
280
281    int threadId() { return actualTC->threadId(); }
282
283    void setThreadId(int id) { return actualTC->setThreadId(id); }
284
285    int contextId() { return actualTC->contextId(); }
286
287    void setContextId(int id) { actualTC->setContextId(id); }
288
289    TheISA::TLB *getITBPtr() { return actualTC->getITBPtr(); }
290
291    TheISA::TLB *getDTBPtr() { return actualTC->getDTBPtr(); }
292
293    Decoder *getDecoderPtr() { return actualTC->getDecoderPtr(); }
294
295    System *getSystemPtr() { return actualTC->getSystemPtr(); }
296
297#if FULL_SYSTEM
298    TheISA::Kernel::Statistics *getKernelStats()
299    { return actualTC->getKernelStats(); }
300
301    VirtualPort *getVirtPort() { return actualTC->getVirtPort(); }
302
303    void connectMemPorts(ThreadContext *tc) { actualTC->connectMemPorts(tc); }
304#else
305    TranslatingPort *getMemPort() { return actualTC->getMemPort(); }
306
307    Process *getProcessPtr() { return actualTC->getProcessPtr(); }
308#endif
309
310    FunctionalPort *getPhysPort() { return actualTC->getPhysPort(); }
311
312    Status status() const { return actualTC->status(); }
313
314    void setStatus(Status new_status) { actualTC->setStatus(new_status); }
315
316    /// Set the status to Active.  Optional delay indicates number of
317    /// cycles to wait before beginning execution.
318    void activate(int delay = 1) { actualTC->activate(delay); }
319
320    /// Set the status to Suspended.
321    void suspend(int delay = 0) { actualTC->suspend(); }
322
323    /// Set the status to Halted.
324    void halt(int delay = 0) { actualTC->halt(); }
325
326#if FULL_SYSTEM
327    void dumpFuncProfile() { actualTC->dumpFuncProfile(); }
328#endif
329
330    void takeOverFrom(ThreadContext *oldContext)
331    { actualTC->takeOverFrom(oldContext); }
332
333    void regStats(const std::string &name) { actualTC->regStats(name); }
334
335    void serialize(std::ostream &os) { actualTC->serialize(os); }
336    void unserialize(Checkpoint *cp, const std::string &section)
337    { actualTC->unserialize(cp, section); }
338
339#if FULL_SYSTEM
340    EndQuiesceEvent *getQuiesceEvent() { return actualTC->getQuiesceEvent(); }
341
342    Tick readLastActivate() { return actualTC->readLastActivate(); }
343    Tick readLastSuspend() { return actualTC->readLastSuspend(); }
344
345    void profileClear() { return actualTC->profileClear(); }
346    void profileSample() { return actualTC->profileSample(); }
347#endif
348
349    // @todo: Do I need this?
350    void copyArchRegs(ThreadContext *tc) { actualTC->copyArchRegs(tc); }
351
352    void clearArchRegs() { actualTC->clearArchRegs(); }
353
354    //
355    // New accessors for new decoder.
356    //
357    uint64_t readIntReg(int reg_idx)
358    { return actualTC->readIntReg(reg_idx); }
359
360    FloatReg readFloatReg(int reg_idx)
361    { return actualTC->readFloatReg(reg_idx); }
362
363    FloatRegBits readFloatRegBits(int reg_idx)
364    { return actualTC->readFloatRegBits(reg_idx); }
365
366    void setIntReg(int reg_idx, uint64_t val)
367    { actualTC->setIntReg(reg_idx, val); }
368
369    void setFloatReg(int reg_idx, FloatReg val)
370    { actualTC->setFloatReg(reg_idx, val); }
371
372    void setFloatRegBits(int reg_idx, FloatRegBits val)
373    { actualTC->setFloatRegBits(reg_idx, val); }
374
375    TheISA::PCState pcState() { return actualTC->pcState(); }
376
377    void pcState(const TheISA::PCState &val) { actualTC->pcState(val); }
378
379    Addr instAddr() { return actualTC->instAddr(); }
380    Addr nextInstAddr() { return actualTC->nextInstAddr(); }
381    MicroPC microPC() { return actualTC->microPC(); }
382
383    bool readPredicate() { return actualTC->readPredicate(); }
384
385    void setPredicate(bool val)
386    { actualTC->setPredicate(val); }
387
388    MiscReg readMiscRegNoEffect(int misc_reg)
389    { return actualTC->readMiscRegNoEffect(misc_reg); }
390
391    MiscReg readMiscReg(int misc_reg)
392    { return actualTC->readMiscReg(misc_reg); }
393
394    void setMiscRegNoEffect(int misc_reg, const MiscReg &val)
395    { return actualTC->setMiscRegNoEffect(misc_reg, val); }
396
397    void setMiscReg(int misc_reg, const MiscReg &val)
398    { return actualTC->setMiscReg(misc_reg, val); }
399
400    int flattenIntIndex(int reg)
401    { return actualTC->flattenIntIndex(reg); }
402
403    int flattenFloatIndex(int reg)
404    { return actualTC->flattenFloatIndex(reg); }
405
406    unsigned readStCondFailures()
407    { return actualTC->readStCondFailures(); }
408
409    void setStCondFailures(unsigned sc_failures)
410    { actualTC->setStCondFailures(sc_failures); }
411
412    // @todo: Fix this!
413    bool misspeculating() { return actualTC->misspeculating(); }
414
415#if !FULL_SYSTEM
416    void syscall(int64_t callnum)
417    { actualTC->syscall(callnum); }
418
419    Counter readFuncExeInst() { return actualTC->readFuncExeInst(); }
420#endif
421};
422
423#endif
424