thread_context.hh revision 5715
12SN/A/* 22190SN/A * Copyright (c) 2006 The Regents of The University of Michigan 32SN/A * All rights reserved. 42SN/A * 52SN/A * Redistribution and use in source and binary forms, with or without 62SN/A * modification, are permitted provided that the following conditions are 72SN/A * met: redistributions of source code must retain the above copyright 82SN/A * notice, this list of conditions and the following disclaimer; 92SN/A * redistributions in binary form must reproduce the above copyright 102SN/A * notice, this list of conditions and the following disclaimer in the 112SN/A * documentation and/or other materials provided with the distribution; 122SN/A * neither the name of the copyright holders nor the names of its 132SN/A * contributors may be used to endorse or promote products derived from 142SN/A * this software without specific prior written permission. 152SN/A * 162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 272665SN/A * 282665SN/A * Authors: Kevin Lim 292SN/A */ 302SN/A 312680Sktlim@umich.edu#ifndef __CPU_THREAD_CONTEXT_HH__ 322680Sktlim@umich.edu#define __CPU_THREAD_CONTEXT_HH__ 332SN/A 342972Sgblack@eecs.umich.edu#include "arch/regfile.hh" 353453Sgblack@eecs.umich.edu#include "arch/types.hh" 361858SN/A#include "config/full_system.hh" 372423SN/A#include "mem/request.hh" 382190SN/A#include "sim/faults.hh" 3956SN/A#include "sim/host.hh" 40217SN/A#include "sim/serialize.hh" 413776Sgblack@eecs.umich.edu#include "sim/syscallreturn.hh" 422036SN/A#include "sim/byteswap.hh" 432SN/A 442190SN/A// @todo: Figure out a more architecture independent way to obtain the ITB and 452190SN/A// DTB pointers. 463453Sgblack@eecs.umich.edunamespace TheISA 473453Sgblack@eecs.umich.edu{ 483453Sgblack@eecs.umich.edu class DTB; 493453Sgblack@eecs.umich.edu class ITB; 503453Sgblack@eecs.umich.edu} 512190SN/Aclass BaseCPU; 522313SN/Aclass EndQuiesceEvent; 532235SN/Aclass Event; 542423SN/Aclass TranslatingPort; 552521SN/Aclass FunctionalPort; 562521SN/Aclass VirtualPort; 572190SN/Aclass Process; 582190SN/Aclass System; 593548Sgblack@eecs.umich.edunamespace TheISA { 603548Sgblack@eecs.umich.edu namespace Kernel { 613548Sgblack@eecs.umich.edu class Statistics; 623548Sgblack@eecs.umich.edu }; 632330SN/A}; 642SN/A 652680Sktlim@umich.edu/** 662680Sktlim@umich.edu * ThreadContext is the external interface to all thread state for 672680Sktlim@umich.edu * anything outside of the CPU. It provides all accessor methods to 682680Sktlim@umich.edu * state that might be needed by external objects, ranging from 692680Sktlim@umich.edu * register values to things such as kernel stats. It is an abstract 702680Sktlim@umich.edu * base class; the CPU can create its own ThreadContext by either 712680Sktlim@umich.edu * deriving from it, or using the templated ProxyThreadContext. 722680Sktlim@umich.edu * 732680Sktlim@umich.edu * The ThreadContext is slightly different than the ExecContext. The 742680Sktlim@umich.edu * ThreadContext provides access to an individual thread's state; an 752680Sktlim@umich.edu * ExecContext provides ISA access to the CPU (meaning it is 762682Sktlim@umich.edu * implicitly multithreaded on SMT systems). Additionally the 772680Sktlim@umich.edu * ThreadState is an abstract class that exactly defines the 782680Sktlim@umich.edu * interface; the ExecContext is a more implicit interface that must 792680Sktlim@umich.edu * be implemented so that the ISA can access whatever state it needs. 802680Sktlim@umich.edu */ 812680Sktlim@umich.educlass ThreadContext 822SN/A{ 832107SN/A protected: 842107SN/A typedef TheISA::RegFile RegFile; 852107SN/A typedef TheISA::MachInst MachInst; 862190SN/A typedef TheISA::IntReg IntReg; 872455SN/A typedef TheISA::FloatReg FloatReg; 882455SN/A typedef TheISA::FloatRegBits FloatRegBits; 892107SN/A typedef TheISA::MiscRegFile MiscRegFile; 902159SN/A typedef TheISA::MiscReg MiscReg; 912SN/A public: 92246SN/A enum Status 93246SN/A { 94246SN/A /// Initialized but not running yet. All CPUs start in 95246SN/A /// this state, but most transition to Active on cycle 1. 96246SN/A /// In MP or SMT systems, non-primary contexts will stay 97246SN/A /// in this state until a thread is assigned to them. 98246SN/A Unallocated, 99246SN/A 100246SN/A /// Running. Instructions should be executed only when 101246SN/A /// the context is in this state. 102246SN/A Active, 103246SN/A 104246SN/A /// Temporarily inactive. Entered while waiting for 1052190SN/A /// synchronization, etc. 106246SN/A Suspended, 107246SN/A 108246SN/A /// Permanently shut down. Entered when target executes 109246SN/A /// m5exit pseudo-instruction. When all contexts enter 110246SN/A /// this state, the simulation will terminate. 111246SN/A Halted 112246SN/A }; 1132SN/A 1142680Sktlim@umich.edu virtual ~ThreadContext() { }; 1152423SN/A 1162190SN/A virtual BaseCPU *getCpuPtr() = 0; 117180SN/A 1185712Shsul@eecs.umich.edu virtual int cpuId() = 0; 1192190SN/A 1205715Shsul@eecs.umich.edu virtual int threadId() = 0; 1215715Shsul@eecs.umich.edu 1225715Shsul@eecs.umich.edu virtual void setThreadId(int id) = 0; 1235714Shsul@eecs.umich.edu 1245714Shsul@eecs.umich.edu virtual int contextId() = 0; 1255714Shsul@eecs.umich.edu 1265714Shsul@eecs.umich.edu virtual void setContextId(int id) = 0; 1275714Shsul@eecs.umich.edu 1283453Sgblack@eecs.umich.edu virtual TheISA::ITB *getITBPtr() = 0; 1292190SN/A 1303453Sgblack@eecs.umich.edu virtual TheISA::DTB *getDTBPtr() = 0; 1312521SN/A 1324997Sgblack@eecs.umich.edu#if FULL_SYSTEM 1334997Sgblack@eecs.umich.edu virtual System *getSystemPtr() = 0; 1344997Sgblack@eecs.umich.edu 1353548Sgblack@eecs.umich.edu virtual TheISA::Kernel::Statistics *getKernelStats() = 0; 1362654SN/A 1372521SN/A virtual FunctionalPort *getPhysPort() = 0; 1382521SN/A 1395499Ssaidi@eecs.umich.edu virtual VirtualPort *getVirtPort() = 0; 1403673Srdreslin@umich.edu 1415497Ssaidi@eecs.umich.edu virtual void connectMemPorts(ThreadContext *tc) = 0; 1422190SN/A#else 1432518SN/A virtual TranslatingPort *getMemPort() = 0; 1442518SN/A 1452190SN/A virtual Process *getProcessPtr() = 0; 1462190SN/A#endif 1472190SN/A 1482190SN/A virtual Status status() const = 0; 1492159SN/A 1502235SN/A virtual void setStatus(Status new_status) = 0; 1512103SN/A 152393SN/A /// Set the status to Active. Optional delay indicates number of 153393SN/A /// cycles to wait before beginning execution. 1542190SN/A virtual void activate(int delay = 1) = 0; 155393SN/A 156393SN/A /// Set the status to Suspended. 1575250Sksewell@umich.edu virtual void suspend(int delay = 0) = 0; 158393SN/A 159393SN/A /// Set the status to Unallocated. 1602875Sksewell@umich.edu virtual void deallocate(int delay = 0) = 0; 161393SN/A 162393SN/A /// Set the status to Halted. 1635250Sksewell@umich.edu virtual void halt(int delay = 0) = 0; 1642159SN/A 1652159SN/A#if FULL_SYSTEM 1662190SN/A virtual void dumpFuncProfile() = 0; 1672159SN/A#endif 1682159SN/A 1692680Sktlim@umich.edu virtual void takeOverFrom(ThreadContext *old_context) = 0; 1702159SN/A 1712190SN/A virtual void regStats(const std::string &name) = 0; 1722159SN/A 1732190SN/A virtual void serialize(std::ostream &os) = 0; 1742190SN/A virtual void unserialize(Checkpoint *cp, const std::string §ion) = 0; 1752159SN/A 1762235SN/A#if FULL_SYSTEM 1772313SN/A virtual EndQuiesceEvent *getQuiesceEvent() = 0; 1782235SN/A 1792235SN/A // Not necessarily the best location for these... 1802235SN/A // Having an extra function just to read these is obnoxious 1812235SN/A virtual Tick readLastActivate() = 0; 1822235SN/A virtual Tick readLastSuspend() = 0; 1832254SN/A 1842254SN/A virtual void profileClear() = 0; 1852254SN/A virtual void profileSample() = 0; 1862235SN/A#endif 1872235SN/A 1882235SN/A // Also somewhat obnoxious. Really only used for the TLB fault. 1892254SN/A // However, may be quite useful in SPARC. 1902190SN/A virtual TheISA::MachInst getInst() = 0; 1912159SN/A 1922680Sktlim@umich.edu virtual void copyArchRegs(ThreadContext *tc) = 0; 1932159SN/A 1942190SN/A virtual void clearArchRegs() = 0; 1952159SN/A 1962159SN/A // 1972159SN/A // New accessors for new decoder. 1982159SN/A // 1992190SN/A virtual uint64_t readIntReg(int reg_idx) = 0; 2002159SN/A 2012455SN/A virtual FloatReg readFloatReg(int reg_idx, int width) = 0; 2022159SN/A 2032455SN/A virtual FloatReg readFloatReg(int reg_idx) = 0; 2042159SN/A 2052455SN/A virtual FloatRegBits readFloatRegBits(int reg_idx, int width) = 0; 2062455SN/A 2072455SN/A virtual FloatRegBits readFloatRegBits(int reg_idx) = 0; 2082159SN/A 2092190SN/A virtual void setIntReg(int reg_idx, uint64_t val) = 0; 2102159SN/A 2112455SN/A virtual void setFloatReg(int reg_idx, FloatReg val, int width) = 0; 2122159SN/A 2132455SN/A virtual void setFloatReg(int reg_idx, FloatReg val) = 0; 2142159SN/A 2152455SN/A virtual void setFloatRegBits(int reg_idx, FloatRegBits val) = 0; 2162455SN/A 2172455SN/A virtual void setFloatRegBits(int reg_idx, FloatRegBits val, int width) = 0; 2182159SN/A 2192190SN/A virtual uint64_t readPC() = 0; 2202159SN/A 2212190SN/A virtual void setPC(uint64_t val) = 0; 2222159SN/A 2232190SN/A virtual uint64_t readNextPC() = 0; 2242159SN/A 2252190SN/A virtual void setNextPC(uint64_t val) = 0; 2262159SN/A 2272447SN/A virtual uint64_t readNextNPC() = 0; 2282447SN/A 2292447SN/A virtual void setNextNPC(uint64_t val) = 0; 2302447SN/A 2315260Sksewell@umich.edu virtual uint64_t readMicroPC() = 0; 2325260Sksewell@umich.edu 2335260Sksewell@umich.edu virtual void setMicroPC(uint64_t val) = 0; 2345260Sksewell@umich.edu 2355260Sksewell@umich.edu virtual uint64_t readNextMicroPC() = 0; 2365260Sksewell@umich.edu 2375260Sksewell@umich.edu virtual void setNextMicroPC(uint64_t val) = 0; 2385260Sksewell@umich.edu 2394172Ssaidi@eecs.umich.edu virtual MiscReg readMiscRegNoEffect(int misc_reg) = 0; 2404172Ssaidi@eecs.umich.edu 2412190SN/A virtual MiscReg readMiscReg(int misc_reg) = 0; 2422159SN/A 2434172Ssaidi@eecs.umich.edu virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val) = 0; 2442190SN/A 2453468Sgblack@eecs.umich.edu virtual void setMiscReg(int misc_reg, const MiscReg &val) = 0; 2462190SN/A 2474661Sksewell@umich.edu virtual uint64_t readRegOtherThread(int misc_reg, unsigned tid) { return 0; } 2484661Sksewell@umich.edu 2494661Sksewell@umich.edu virtual void setRegOtherThread(int misc_reg, const MiscReg &val, unsigned tid) { }; 2504661Sksewell@umich.edu 2512235SN/A // Also not necessarily the best location for these two. Hopefully will go 2522235SN/A // away once we decide upon where st cond failures goes. 2532190SN/A virtual unsigned readStCondFailures() = 0; 2542190SN/A 2552190SN/A virtual void setStCondFailures(unsigned sc_failures) = 0; 2562159SN/A 2572235SN/A // Only really makes sense for old CPU model. Still could be useful though. 2582190SN/A virtual bool misspeculating() = 0; 2592190SN/A 2602159SN/A#if !FULL_SYSTEM 2612190SN/A virtual IntReg getSyscallArg(int i) = 0; 2622159SN/A 2632159SN/A // used to shift args for indirect syscall 2642190SN/A virtual void setSyscallArg(int i, IntReg val) = 0; 2652159SN/A 2662190SN/A virtual void setSyscallReturn(SyscallReturn return_value) = 0; 2672159SN/A 2682235SN/A // Same with st cond failures. 2692190SN/A virtual Counter readFuncExeInst() = 0; 2702834Sksewell@umich.edu 2714111Sgblack@eecs.umich.edu virtual void syscall(int64_t callnum) = 0; 2724111Sgblack@eecs.umich.edu 2732834Sksewell@umich.edu // This function exits the thread context in the CPU and returns 2742834Sksewell@umich.edu // 1 if the CPU has no more active threads (meaning it's OK to exit); 2752834Sksewell@umich.edu // Used in syscall-emulation mode when a thread calls the exit syscall. 2762834Sksewell@umich.edu virtual int exit() { return 1; }; 2772159SN/A#endif 2782525SN/A 2795217Ssaidi@eecs.umich.edu /** function to compare two thread contexts (for debugging) */ 2805217Ssaidi@eecs.umich.edu static void compare(ThreadContext *one, ThreadContext *two); 2812159SN/A}; 2822159SN/A 2832682Sktlim@umich.edu/** 2842682Sktlim@umich.edu * ProxyThreadContext class that provides a way to implement a 2852682Sktlim@umich.edu * ThreadContext without having to derive from it. ThreadContext is an 2862682Sktlim@umich.edu * abstract class, so anything that derives from it and uses its 2872682Sktlim@umich.edu * interface will pay the overhead of virtual function calls. This 2882682Sktlim@umich.edu * class is created to enable a user-defined Thread object to be used 2892682Sktlim@umich.edu * wherever ThreadContexts are used, without paying the overhead of 2902682Sktlim@umich.edu * virtual function calls when it is used by itself. See 2912682Sktlim@umich.edu * simple_thread.hh for an example of this. 2922682Sktlim@umich.edu */ 2932680Sktlim@umich.edutemplate <class TC> 2942680Sktlim@umich.educlass ProxyThreadContext : public ThreadContext 2952190SN/A{ 2962190SN/A public: 2972680Sktlim@umich.edu ProxyThreadContext(TC *actual_tc) 2982680Sktlim@umich.edu { actualTC = actual_tc; } 2992159SN/A 3002190SN/A private: 3012680Sktlim@umich.edu TC *actualTC; 3022SN/A 3032SN/A public: 3042SN/A 3052680Sktlim@umich.edu BaseCPU *getCpuPtr() { return actualTC->getCpuPtr(); } 3062SN/A 3075712Shsul@eecs.umich.edu int cpuId() { return actualTC->cpuId(); } 3082SN/A 3095715Shsul@eecs.umich.edu int threadId() { return actualTC->threadId(); } 3105715Shsul@eecs.umich.edu 3115715Shsul@eecs.umich.edu void setThreadId(int id) { return actualTC->setThreadId(id); } 3125714Shsul@eecs.umich.edu 3135714Shsul@eecs.umich.edu int contextId() { return actualTC->contextId(); } 3145714Shsul@eecs.umich.edu 3155714Shsul@eecs.umich.edu void setContextId(int id) { actualTC->setContextId(id); } 3165714Shsul@eecs.umich.edu 3173453Sgblack@eecs.umich.edu TheISA::ITB *getITBPtr() { return actualTC->getITBPtr(); } 3181917SN/A 3193453Sgblack@eecs.umich.edu TheISA::DTB *getDTBPtr() { return actualTC->getDTBPtr(); } 3202521SN/A 3214997Sgblack@eecs.umich.edu#if FULL_SYSTEM 3224997Sgblack@eecs.umich.edu System *getSystemPtr() { return actualTC->getSystemPtr(); } 3234997Sgblack@eecs.umich.edu 3243548Sgblack@eecs.umich.edu TheISA::Kernel::Statistics *getKernelStats() 3253548Sgblack@eecs.umich.edu { return actualTC->getKernelStats(); } 3262654SN/A 3272680Sktlim@umich.edu FunctionalPort *getPhysPort() { return actualTC->getPhysPort(); } 3282521SN/A 3295499Ssaidi@eecs.umich.edu VirtualPort *getVirtPort() { return actualTC->getVirtPort(); } 3303673Srdreslin@umich.edu 3315497Ssaidi@eecs.umich.edu void connectMemPorts(ThreadContext *tc) { actualTC->connectMemPorts(tc); } 3322SN/A#else 3332680Sktlim@umich.edu TranslatingPort *getMemPort() { return actualTC->getMemPort(); } 3342518SN/A 3352680Sktlim@umich.edu Process *getProcessPtr() { return actualTC->getProcessPtr(); } 3362SN/A#endif 3372SN/A 3382680Sktlim@umich.edu Status status() const { return actualTC->status(); } 339595SN/A 3402680Sktlim@umich.edu void setStatus(Status new_status) { actualTC->setStatus(new_status); } 3412SN/A 3422190SN/A /// Set the status to Active. Optional delay indicates number of 3432190SN/A /// cycles to wait before beginning execution. 3442680Sktlim@umich.edu void activate(int delay = 1) { actualTC->activate(delay); } 3452SN/A 3462190SN/A /// Set the status to Suspended. 3475250Sksewell@umich.edu void suspend(int delay = 0) { actualTC->suspend(); } 3482SN/A 3492190SN/A /// Set the status to Unallocated. 3502875Sksewell@umich.edu void deallocate(int delay = 0) { actualTC->deallocate(); } 3512SN/A 3522190SN/A /// Set the status to Halted. 3535250Sksewell@umich.edu void halt(int delay = 0) { actualTC->halt(); } 354217SN/A 3551858SN/A#if FULL_SYSTEM 3562680Sktlim@umich.edu void dumpFuncProfile() { actualTC->dumpFuncProfile(); } 3572190SN/A#endif 3582190SN/A 3592680Sktlim@umich.edu void takeOverFrom(ThreadContext *oldContext) 3602680Sktlim@umich.edu { actualTC->takeOverFrom(oldContext); } 3612190SN/A 3622680Sktlim@umich.edu void regStats(const std::string &name) { actualTC->regStats(name); } 3632190SN/A 3642680Sktlim@umich.edu void serialize(std::ostream &os) { actualTC->serialize(os); } 3652190SN/A void unserialize(Checkpoint *cp, const std::string §ion) 3662680Sktlim@umich.edu { actualTC->unserialize(cp, section); } 3672190SN/A 3682235SN/A#if FULL_SYSTEM 3692680Sktlim@umich.edu EndQuiesceEvent *getQuiesceEvent() { return actualTC->getQuiesceEvent(); } 3702235SN/A 3712680Sktlim@umich.edu Tick readLastActivate() { return actualTC->readLastActivate(); } 3722680Sktlim@umich.edu Tick readLastSuspend() { return actualTC->readLastSuspend(); } 3732254SN/A 3742680Sktlim@umich.edu void profileClear() { return actualTC->profileClear(); } 3752680Sktlim@umich.edu void profileSample() { return actualTC->profileSample(); } 3762235SN/A#endif 3772190SN/A // @todo: Do I need this? 3782680Sktlim@umich.edu MachInst getInst() { return actualTC->getInst(); } 3792SN/A 3802190SN/A // @todo: Do I need this? 3812680Sktlim@umich.edu void copyArchRegs(ThreadContext *tc) { actualTC->copyArchRegs(tc); } 3822SN/A 3832680Sktlim@umich.edu void clearArchRegs() { actualTC->clearArchRegs(); } 384716SN/A 3852SN/A // 3862SN/A // New accessors for new decoder. 3872SN/A // 3882SN/A uint64_t readIntReg(int reg_idx) 3892680Sktlim@umich.edu { return actualTC->readIntReg(reg_idx); } 3902SN/A 3912455SN/A FloatReg readFloatReg(int reg_idx, int width) 3922680Sktlim@umich.edu { return actualTC->readFloatReg(reg_idx, width); } 3932SN/A 3942455SN/A FloatReg readFloatReg(int reg_idx) 3952680Sktlim@umich.edu { return actualTC->readFloatReg(reg_idx); } 3962SN/A 3972455SN/A FloatRegBits readFloatRegBits(int reg_idx, int width) 3982680Sktlim@umich.edu { return actualTC->readFloatRegBits(reg_idx, width); } 3992455SN/A 4002455SN/A FloatRegBits readFloatRegBits(int reg_idx) 4012680Sktlim@umich.edu { return actualTC->readFloatRegBits(reg_idx); } 4022SN/A 4032SN/A void setIntReg(int reg_idx, uint64_t val) 4042680Sktlim@umich.edu { actualTC->setIntReg(reg_idx, val); } 4052SN/A 4062455SN/A void setFloatReg(int reg_idx, FloatReg val, int width) 4072680Sktlim@umich.edu { actualTC->setFloatReg(reg_idx, val, width); } 4082SN/A 4092455SN/A void setFloatReg(int reg_idx, FloatReg val) 4102680Sktlim@umich.edu { actualTC->setFloatReg(reg_idx, val); } 4112SN/A 4122455SN/A void setFloatRegBits(int reg_idx, FloatRegBits val, int width) 4132680Sktlim@umich.edu { actualTC->setFloatRegBits(reg_idx, val, width); } 4142455SN/A 4152455SN/A void setFloatRegBits(int reg_idx, FloatRegBits val) 4162680Sktlim@umich.edu { actualTC->setFloatRegBits(reg_idx, val); } 4172SN/A 4182680Sktlim@umich.edu uint64_t readPC() { return actualTC->readPC(); } 4192SN/A 4202680Sktlim@umich.edu void setPC(uint64_t val) { actualTC->setPC(val); } 4212206SN/A 4222680Sktlim@umich.edu uint64_t readNextPC() { return actualTC->readNextPC(); } 4232252SN/A 4242680Sktlim@umich.edu void setNextPC(uint64_t val) { actualTC->setNextPC(val); } 4252SN/A 4262680Sktlim@umich.edu uint64_t readNextNPC() { return actualTC->readNextNPC(); } 4272447SN/A 4282680Sktlim@umich.edu void setNextNPC(uint64_t val) { actualTC->setNextNPC(val); } 4292447SN/A 4305260Sksewell@umich.edu uint64_t readMicroPC() { return actualTC->readMicroPC(); } 4315260Sksewell@umich.edu 4325260Sksewell@umich.edu void setMicroPC(uint64_t val) { actualTC->setMicroPC(val); } 4335260Sksewell@umich.edu 4345260Sksewell@umich.edu uint64_t readNextMicroPC() { return actualTC->readMicroPC(); } 4355260Sksewell@umich.edu 4365592Sgblack@eecs.umich.edu void setNextMicroPC(uint64_t val) { actualTC->setNextMicroPC(val); } 4375260Sksewell@umich.edu 4384172Ssaidi@eecs.umich.edu MiscReg readMiscRegNoEffect(int misc_reg) 4394172Ssaidi@eecs.umich.edu { return actualTC->readMiscRegNoEffect(misc_reg); } 4404172Ssaidi@eecs.umich.edu 4412159SN/A MiscReg readMiscReg(int misc_reg) 4422680Sktlim@umich.edu { return actualTC->readMiscReg(misc_reg); } 4432SN/A 4444172Ssaidi@eecs.umich.edu void setMiscRegNoEffect(int misc_reg, const MiscReg &val) 4454172Ssaidi@eecs.umich.edu { return actualTC->setMiscRegNoEffect(misc_reg, val); } 4462SN/A 4473468Sgblack@eecs.umich.edu void setMiscReg(int misc_reg, const MiscReg &val) 4482680Sktlim@umich.edu { return actualTC->setMiscReg(misc_reg, val); } 4492SN/A 4502190SN/A unsigned readStCondFailures() 4512680Sktlim@umich.edu { return actualTC->readStCondFailures(); } 4522190SN/A 4532190SN/A void setStCondFailures(unsigned sc_failures) 4542680Sktlim@umich.edu { actualTC->setStCondFailures(sc_failures); } 4552SN/A 4562190SN/A // @todo: Fix this! 4572680Sktlim@umich.edu bool misspeculating() { return actualTC->misspeculating(); } 4582190SN/A 4591858SN/A#if !FULL_SYSTEM 4602680Sktlim@umich.edu IntReg getSyscallArg(int i) { return actualTC->getSyscallArg(i); } 461360SN/A 462360SN/A // used to shift args for indirect syscall 4632190SN/A void setSyscallArg(int i, IntReg val) 4642680Sktlim@umich.edu { actualTC->setSyscallArg(i, val); } 465360SN/A 4661450SN/A void setSyscallReturn(SyscallReturn return_value) 4672680Sktlim@umich.edu { actualTC->setSyscallReturn(return_value); } 468360SN/A 4694111Sgblack@eecs.umich.edu void syscall(int64_t callnum) 4704111Sgblack@eecs.umich.edu { actualTC->syscall(callnum); } 4714111Sgblack@eecs.umich.edu 4722680Sktlim@umich.edu Counter readFuncExeInst() { return actualTC->readFuncExeInst(); } 4732SN/A#endif 4742SN/A}; 4752SN/A 4762190SN/A#endif 477