112396SRiken.Gohil@arm.com/*
212811Sandreas.sandberg@arm.com * Copyright (c) 2012-2013, 2017-2018 ARM Limited
312396SRiken.Gohil@arm.com * All rights reserved
412396SRiken.Gohil@arm.com *
512396SRiken.Gohil@arm.com * The license below extends only to copyright in the software and shall
612396SRiken.Gohil@arm.com * not be construed as granting a license to any other intellectual
712396SRiken.Gohil@arm.com * property including but not limited to intellectual property relating
812396SRiken.Gohil@arm.com * to a hardware implementation of the functionality of the software
912396SRiken.Gohil@arm.com * licensed here under.  You may use the software subject to the license
1012396SRiken.Gohil@arm.com * terms below provided that you ensure that this notice is replicated
1112396SRiken.Gohil@arm.com * unmodified and in its entirety in all distributions of the software,
1212396SRiken.Gohil@arm.com * modified or unmodified, in source code or in binary form.
1312396SRiken.Gohil@arm.com *
1412396SRiken.Gohil@arm.com * Redistribution and use in source and binary forms, with or without
1512396SRiken.Gohil@arm.com * modification, are permitted provided that the following conditions are
1612396SRiken.Gohil@arm.com * met: redistributions of source code must retain the above copyright
1712396SRiken.Gohil@arm.com * notice, this list of conditions and the following disclaimer;
1812396SRiken.Gohil@arm.com * redistributions in binary form must reproduce the above copyright
1912396SRiken.Gohil@arm.com * notice, this list of conditions and the following disclaimer in the
2012396SRiken.Gohil@arm.com * documentation and/or other materials provided with the distribution;
2112396SRiken.Gohil@arm.com * neither the name of the copyright holders nor the names of its
2212396SRiken.Gohil@arm.com * contributors may be used to endorse or promote products derived from
2312396SRiken.Gohil@arm.com * this software without specific prior written permission.
2412396SRiken.Gohil@arm.com *
2512396SRiken.Gohil@arm.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
2612396SRiken.Gohil@arm.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
2712396SRiken.Gohil@arm.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
2812396SRiken.Gohil@arm.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
2912396SRiken.Gohil@arm.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
3012396SRiken.Gohil@arm.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
3112396SRiken.Gohil@arm.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
3212396SRiken.Gohil@arm.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
3312396SRiken.Gohil@arm.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
3412396SRiken.Gohil@arm.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
3512396SRiken.Gohil@arm.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
3612396SRiken.Gohil@arm.com *
3712396SRiken.Gohil@arm.com * Authors: Thomas Grass
3812396SRiken.Gohil@arm.com *          Andreas Hansson
3912396SRiken.Gohil@arm.com *          Sascha Bischoff
4012396SRiken.Gohil@arm.com *          Neha Agarwal
4112396SRiken.Gohil@arm.com */
4212396SRiken.Gohil@arm.com
4312396SRiken.Gohil@arm.com/**
4412396SRiken.Gohil@arm.com * @file
4512396SRiken.Gohil@arm.com * Declaration of DRAM rotation generator that rotates
4612396SRiken.Gohil@arm.com * through each rank.
4712396SRiken.Gohil@arm.com */
4812396SRiken.Gohil@arm.com
4912396SRiken.Gohil@arm.com#ifndef __CPU_TRAFFIC_GEN_DRAM_ROT_GEN_HH__
5012396SRiken.Gohil@arm.com#define __CPU_TRAFFIC_GEN_DRAM_ROT_GEN_HH__
5112396SRiken.Gohil@arm.com
5212396SRiken.Gohil@arm.com#include "base/bitfield.hh"
5312396SRiken.Gohil@arm.com#include "base/intmath.hh"
5412396SRiken.Gohil@arm.com#include "dram_gen.hh"
5512396SRiken.Gohil@arm.com#include "mem/packet.hh"
5612396SRiken.Gohil@arm.com
5712396SRiken.Gohil@arm.comclass DramRotGen : public DramGen
5812396SRiken.Gohil@arm.com{
5912396SRiken.Gohil@arm.com
6012396SRiken.Gohil@arm.com  public:
6112396SRiken.Gohil@arm.com
6212396SRiken.Gohil@arm.com    /**
6312396SRiken.Gohil@arm.com     * Create a DRAM address sequence generator.
6412396SRiken.Gohil@arm.com     * This sequence generator will rotate through:
6512396SRiken.Gohil@arm.com     * 1) Banks per rank
6612396SRiken.Gohil@arm.com     * 2) Command type (if applicable)
6712396SRiken.Gohil@arm.com     * 3) Ranks per channel
6812396SRiken.Gohil@arm.com     *
6912844Sgiacomo.travaglini@arm.com     * @param obj SimObject owning this sequence generator
7012844Sgiacomo.travaglini@arm.com     * @param master_id MasterID related to the memory requests
7112396SRiken.Gohil@arm.com     * @param _duration duration of this state before transitioning
7212396SRiken.Gohil@arm.com     * @param start_addr Start address
7312396SRiken.Gohil@arm.com     * @param end_addr End address
7412396SRiken.Gohil@arm.com     * @param _blocksize Size used for transactions injected
7512844Sgiacomo.travaglini@arm.com     * @param cacheline_size cache line size in the system
7612396SRiken.Gohil@arm.com     * @param min_period Lower limit of random inter-transaction time
7712396SRiken.Gohil@arm.com     * @param max_period Upper limit of random inter-transaction time
7812396SRiken.Gohil@arm.com     * @param read_percent Percent of transactions that are reads
7912396SRiken.Gohil@arm.com     * @param data_limit Upper limit on how much data to read/write
8012396SRiken.Gohil@arm.com     * @param num_seq_pkts Number of packets per stride, each of _blocksize
8112396SRiken.Gohil@arm.com     * @param page_size Page size (bytes) used in the DRAM
8212396SRiken.Gohil@arm.com     * @param nbr_of_banks_DRAM Total number of banks in DRAM
8312396SRiken.Gohil@arm.com     * @param nbr_of_banks_util Number of banks to utilized,
8412396SRiken.Gohil@arm.com     *                          for N banks, we will use banks: 0->(N-1)
8512396SRiken.Gohil@arm.com     * @param nbr_of_ranks Number of ranks utilized,
8612396SRiken.Gohil@arm.com     * @param addr_mapping Address mapping to be used,
8712396SRiken.Gohil@arm.com     *                     0: RoCoRaBaCh, 1: RoRaBaCoCh/RoRaBaChCo
8812396SRiken.Gohil@arm.com     *                     assumes single channel system
8912396SRiken.Gohil@arm.com     */
9012844Sgiacomo.travaglini@arm.com    DramRotGen(SimObject &obj, MasterID master_id, Tick _duration,
9112844Sgiacomo.travaglini@arm.com            Addr start_addr, Addr end_addr,
9212844Sgiacomo.travaglini@arm.com            Addr _blocksize, Addr cacheline_size,
9312396SRiken.Gohil@arm.com            Tick min_period, Tick max_period,
9412396SRiken.Gohil@arm.com            uint8_t read_percent, Addr data_limit,
9512396SRiken.Gohil@arm.com            unsigned int num_seq_pkts, unsigned int page_size,
9612396SRiken.Gohil@arm.com            unsigned int nbr_of_banks_DRAM, unsigned int nbr_of_banks_util,
9712396SRiken.Gohil@arm.com            unsigned int addr_mapping,
9812396SRiken.Gohil@arm.com            unsigned int nbr_of_ranks,
9912396SRiken.Gohil@arm.com            unsigned int max_seq_count_per_rank)
10012844Sgiacomo.travaglini@arm.com        : DramGen(obj, master_id, _duration, start_addr, end_addr,
10112844Sgiacomo.travaglini@arm.com          _blocksize, cacheline_size, min_period, max_period,
10212844Sgiacomo.travaglini@arm.com          read_percent, data_limit,
10312396SRiken.Gohil@arm.com          num_seq_pkts, page_size, nbr_of_banks_DRAM,
10412396SRiken.Gohil@arm.com          nbr_of_banks_util, addr_mapping,
10512396SRiken.Gohil@arm.com          nbr_of_ranks),
10612396SRiken.Gohil@arm.com          maxSeqCountPerRank(max_seq_count_per_rank),
10712396SRiken.Gohil@arm.com          nextSeqCount(0)
10812396SRiken.Gohil@arm.com    {
10912396SRiken.Gohil@arm.com        // Rotating traffic generation can only support a read
11012396SRiken.Gohil@arm.com        // percentage of 0, 50, or 100
11112396SRiken.Gohil@arm.com        if (readPercent != 50  && readPercent != 100 && readPercent != 0) {
11212396SRiken.Gohil@arm.com           fatal("%s: Unsupported read percentage for DramRotGen: %d",
11312396SRiken.Gohil@arm.com                 _name, readPercent);
11412396SRiken.Gohil@arm.com        }
11512396SRiken.Gohil@arm.com    }
11612396SRiken.Gohil@arm.com
11712396SRiken.Gohil@arm.com    PacketPtr getNextPacket();
11812396SRiken.Gohil@arm.com
11912396SRiken.Gohil@arm.com  private:
12012396SRiken.Gohil@arm.com    /** Number of command series issued before the rank is
12112396SRiken.Gohil@arm.com        changed.  Should rotate to the next rank after rorating
12212396SRiken.Gohil@arm.com        throughall the banks for each specified command type     */
12312396SRiken.Gohil@arm.com    const unsigned int maxSeqCountPerRank;
12412396SRiken.Gohil@arm.com
12512396SRiken.Gohil@arm.com    /** Next packet series count used to set rank and bank,
12612396SRiken.Gohil@arm.com        and update isRead Incremented at the start of a new
12712396SRiken.Gohil@arm.com        packet series       */
12812396SRiken.Gohil@arm.com    unsigned int nextSeqCount;
12912396SRiken.Gohil@arm.com};
13012396SRiken.Gohil@arm.com
13112396SRiken.Gohil@arm.com#endif
132