static_inst.cc revision 10201
12SN/A/*
21762SN/A * Copyright (c) 2003-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292665Ssaidi@eecs.umich.edu *          Nathan Binkert
302SN/A */
312SN/A
322SN/A#include <iostream>
338229Snate@binkert.org
3456SN/A#include "cpu/static_inst.hh"
354167Sbinkertn@umich.edu#include "sim/core.hh"
362SN/A
372107SN/AStaticInstPtr StaticInst::nullStaticInstPtr;
382SN/A
395870Snate@binkert.orgusing namespace std;
405870Snate@binkert.org
415870Snate@binkert.orgStaticInst::~StaticInst()
425870Snate@binkert.org{
435870Snate@binkert.org    if (cachedDisassembly)
445870Snate@binkert.org        delete cachedDisassembly;
455870Snate@binkert.org}
465870Snate@binkert.org
472SN/Abool
487720Sgblack@eecs.umich.eduStaticInst::hasBranchTarget(const TheISA::PCState &pc, ThreadContext *tc,
497720Sgblack@eecs.umich.edu                            TheISA::PCState &tgt) const
502SN/A{
512SN/A    if (isDirectCtrl()) {
522SN/A        tgt = branchTarget(pc);
532SN/A        return true;
542SN/A    }
552SN/A
562SN/A    if (isIndirectCtrl()) {
572680Sktlim@umich.edu        tgt = branchTarget(tc);
582SN/A        return true;
592SN/A    }
602SN/A
612SN/A    return false;
622SN/A}
632SN/A
643271Sgblack@eecs.umich.eduStaticInstPtr
657720Sgblack@eecs.umich.eduStaticInst::fetchMicroop(MicroPC upc) const
663271Sgblack@eecs.umich.edu{
674539Sgblack@eecs.umich.edu    panic("StaticInst::fetchMicroop() called on instruction "
685870Snate@binkert.org          "that is not microcoded.");
693271Sgblack@eecs.umich.edu}
703271Sgblack@eecs.umich.edu
717720Sgblack@eecs.umich.eduTheISA::PCState
727720Sgblack@eecs.umich.eduStaticInst::branchTarget(const TheISA::PCState &pc) const
735870Snate@binkert.org{
745870Snate@binkert.org    panic("StaticInst::branchTarget() called on instruction "
755870Snate@binkert.org          "that is not a PC-relative branch.");
765870Snate@binkert.org    M5_DUMMY_RETURN;
775870Snate@binkert.org}
785870Snate@binkert.org
797720Sgblack@eecs.umich.eduTheISA::PCState
805870Snate@binkert.orgStaticInst::branchTarget(ThreadContext *tc) const
815870Snate@binkert.org{
825870Snate@binkert.org    panic("StaticInst::branchTarget() called on instruction "
835870Snate@binkert.org          "that is not an indirect branch.");
845870Snate@binkert.org    M5_DUMMY_RETURN;
855870Snate@binkert.org}
865870Snate@binkert.org
875870Snate@binkert.orgconst string &
885870Snate@binkert.orgStaticInst::disassemble(Addr pc, const SymbolTable *symtab) const
895870Snate@binkert.org{
905870Snate@binkert.org    if (!cachedDisassembly)
915870Snate@binkert.org        cachedDisassembly = new string(generateDisassembly(pc, symtab));
925870Snate@binkert.org
935870Snate@binkert.org    return *cachedDisassembly;
945870Snate@binkert.org}
9510201SAndrew.Bardsley@arm.com
9610201SAndrew.Bardsley@arm.comvoid
9710201SAndrew.Bardsley@arm.comStaticInst::printFlags(std::ostream &outs,
9810201SAndrew.Bardsley@arm.com    const std::string &separator) const
9910201SAndrew.Bardsley@arm.com{
10010201SAndrew.Bardsley@arm.com    bool printed_a_flag = false;
10110201SAndrew.Bardsley@arm.com
10210201SAndrew.Bardsley@arm.com    for (unsigned int flag = IsNop; flag < Num_Flags; flag++) {
10310201SAndrew.Bardsley@arm.com        if (flags[flag]) {
10410201SAndrew.Bardsley@arm.com            if (printed_a_flag)
10510201SAndrew.Bardsley@arm.com                outs << separator;
10610201SAndrew.Bardsley@arm.com
10710201SAndrew.Bardsley@arm.com            outs << FlagsStrings[flag];
10810201SAndrew.Bardsley@arm.com            printed_a_flag = true;
10910201SAndrew.Bardsley@arm.com        }
11010201SAndrew.Bardsley@arm.com    }
11110201SAndrew.Bardsley@arm.com}
112