simple_thread.hh revision 6313
12SN/A/*
22188SN/A * Copyright (c) 2001-2006 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665SN/A *
282665SN/A * Authors: Steve Reinhardt
292665SN/A *          Nathan Binkert
302SN/A */
312SN/A
322683Sktlim@umich.edu#ifndef __CPU_SIMPLE_THREAD_HH__
332683Sktlim@umich.edu#define __CPU_SIMPLE_THREAD_HH__
342SN/A
356313Sgblack@eecs.umich.edu#include "arch/isa.hh"
362190SN/A#include "arch/isa_traits.hh"
373776Sgblack@eecs.umich.edu#include "arch/regfile.hh"
384997Sgblack@eecs.umich.edu#include "arch/tlb.hh"
396216Snate@binkert.org#include "base/types.hh"
401858SN/A#include "config/full_system.hh"
412680SN/A#include "cpu/thread_context.hh"
422683Sktlim@umich.edu#include "cpu/thread_state.hh"
432395SN/A#include "mem/request.hh"
442190SN/A#include "sim/byteswap.hh"
452188SN/A#include "sim/eventq.hh"
46217SN/A#include "sim/serialize.hh"
472SN/A
482SN/Aclass BaseCPU;
492SN/A
501858SN/A#if FULL_SYSTEM
512SN/A
521070SN/A#include "sim/system.hh"
531070SN/A
541917SN/Aclass FunctionProfile;
551917SN/Aclass ProfileNode;
562521SN/Aclass FunctionalPort;
572521SN/Aclass PhysicalPort;
582521SN/A
593548Sgblack@eecs.umich.edunamespace TheISA {
603548Sgblack@eecs.umich.edu    namespace Kernel {
613548Sgblack@eecs.umich.edu        class Statistics;
623548Sgblack@eecs.umich.edu    };
632330SN/A};
642330SN/A
652SN/A#else // !FULL_SYSTEM
662SN/A
67360SN/A#include "sim/process.hh"
682462SN/A#include "mem/page_table.hh"
692420SN/Aclass TranslatingPort;
702SN/A
712SN/A#endif // FULL_SYSTEM
722SN/A
732683Sktlim@umich.edu/**
742683Sktlim@umich.edu * The SimpleThread object provides a combination of the ThreadState
752683Sktlim@umich.edu * object and the ThreadContext interface. It implements the
762683Sktlim@umich.edu * ThreadContext interface so that a ProxyThreadContext class can be
772683Sktlim@umich.edu * made using SimpleThread as the template parameter (see
782683Sktlim@umich.edu * thread_context.hh). It adds to the ThreadState object by adding all
792683Sktlim@umich.edu * the objects needed for simple functional execution, including a
802683Sktlim@umich.edu * simple architectural register file, and pointers to the ITB and DTB
812683Sktlim@umich.edu * in full system mode. For CPU models that do not need more advanced
822683Sktlim@umich.edu * ways to hold state (i.e. a separate physical register file, or
832683Sktlim@umich.edu * separate fetch and commit PC's), this SimpleThread class provides
842683Sktlim@umich.edu * all the necessary state for full architecture-level functional
852683Sktlim@umich.edu * simulation.  See the AtomicSimpleCPU or TimingSimpleCPU for
862683Sktlim@umich.edu * examples.
872683Sktlim@umich.edu */
882SN/A
892683Sktlim@umich.educlass SimpleThread : public ThreadState
902SN/A{
912107SN/A  protected:
922107SN/A    typedef TheISA::RegFile RegFile;
932107SN/A    typedef TheISA::MachInst MachInst;
942159SN/A    typedef TheISA::MiscReg MiscReg;
952455SN/A    typedef TheISA::FloatReg FloatReg;
962455SN/A    typedef TheISA::FloatRegBits FloatRegBits;
972SN/A  public:
982680SN/A    typedef ThreadContext::Status Status;
992SN/A
1002190SN/A  protected:
1015543Ssaidi@eecs.umich.edu    RegFile regs;       // correct-path register context
1026313Sgblack@eecs.umich.edu    TheISA::ISA isa;    // one "instance" of the current ISA.
1032SN/A
1042190SN/A  public:
1052683Sktlim@umich.edu    // pointer to CPU associated with this SimpleThread
1062SN/A    BaseCPU *cpu;
1072SN/A
1082683Sktlim@umich.edu    ProxyThreadContext<SimpleThread> *tc;
1092188SN/A
1102378SN/A    System *system;
1112400SN/A
1126022Sgblack@eecs.umich.edu    TheISA::TLB *itb;
1136022Sgblack@eecs.umich.edu    TheISA::TLB *dtb;
1142SN/A
1152683Sktlim@umich.edu    // constructor: initialize SimpleThread from given process structure
1161858SN/A#if FULL_SYSTEM
1172683Sktlim@umich.edu    SimpleThread(BaseCPU *_cpu, int _thread_num, System *_system,
1186022Sgblack@eecs.umich.edu                 TheISA::TLB *_itb, TheISA::TLB *_dtb,
1192683Sktlim@umich.edu                 bool use_kernel_stats = true);
1202SN/A#else
1214997Sgblack@eecs.umich.edu    SimpleThread(BaseCPU *_cpu, int _thread_num, Process *_process,
1226022Sgblack@eecs.umich.edu                 TheISA::TLB *_itb, TheISA::TLB *_dtb, int _asid);
1232SN/A#endif
1242862Sktlim@umich.edu
1252864Sktlim@umich.edu    SimpleThread();
1262862Sktlim@umich.edu
1272683Sktlim@umich.edu    virtual ~SimpleThread();
1282SN/A
1292680SN/A    virtual void takeOverFrom(ThreadContext *oldContext);
130180SN/A
1312SN/A    void regStats(const std::string &name);
1322SN/A
1332864Sktlim@umich.edu    void copyTC(ThreadContext *context);
1342864Sktlim@umich.edu
1352862Sktlim@umich.edu    void copyState(ThreadContext *oldContext);
1362862Sktlim@umich.edu
137217SN/A    void serialize(std::ostream &os);
138237SN/A    void unserialize(Checkpoint *cp, const std::string &section);
139217SN/A
1402683Sktlim@umich.edu    /***************************************************************
1412683Sktlim@umich.edu     *  SimpleThread functions to provide CPU with access to various
1425891Sgblack@eecs.umich.edu     *  state.
1432683Sktlim@umich.edu     **************************************************************/
1442190SN/A
1452683Sktlim@umich.edu    /** Returns the pointer to this SimpleThread's ThreadContext. Used
1462683Sktlim@umich.edu     *  when a ThreadContext must be passed to objects outside of the
1472683Sktlim@umich.edu     *  CPU.
1482683Sktlim@umich.edu     */
1492680SN/A    ThreadContext *getTC() { return tc; }
1502190SN/A
1515358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
1525358Sgblack@eecs.umich.edu    {
1535358Sgblack@eecs.umich.edu        itb->demapPage(vaddr, asn);
1545358Sgblack@eecs.umich.edu        dtb->demapPage(vaddr, asn);
1555358Sgblack@eecs.umich.edu    }
1565358Sgblack@eecs.umich.edu
1575358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
1585358Sgblack@eecs.umich.edu    {
1595358Sgblack@eecs.umich.edu        itb->demapPage(vaddr, asn);
1605358Sgblack@eecs.umich.edu    }
1615358Sgblack@eecs.umich.edu
1625358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
1635358Sgblack@eecs.umich.edu    {
1645358Sgblack@eecs.umich.edu        dtb->demapPage(vaddr, asn);
1655358Sgblack@eecs.umich.edu    }
1665358Sgblack@eecs.umich.edu
1674997Sgblack@eecs.umich.edu#if FULL_SYSTEM
1686313Sgblack@eecs.umich.edu    int getInstAsid() { return isa.instAsid(); }
1696313Sgblack@eecs.umich.edu    int getDataAsid() { return isa.dataAsid(); }
1704997Sgblack@eecs.umich.edu
1712683Sktlim@umich.edu    void dumpFuncProfile();
1722521SN/A
1735702Ssaidi@eecs.umich.edu    Fault hwrei();
1745702Ssaidi@eecs.umich.edu
1755702Ssaidi@eecs.umich.edu    bool simPalCheck(int palFunc);
1765702Ssaidi@eecs.umich.edu
1772683Sktlim@umich.edu#endif
1782SN/A
1792683Sktlim@umich.edu    /*******************************************
1802683Sktlim@umich.edu     * ThreadContext interface functions.
1812683Sktlim@umich.edu     ******************************************/
1822683Sktlim@umich.edu
1832683Sktlim@umich.edu    BaseCPU *getCpuPtr() { return cpu; }
1842683Sktlim@umich.edu
1856022Sgblack@eecs.umich.edu    TheISA::TLB *getITBPtr() { return itb; }
1862683Sktlim@umich.edu
1876022Sgblack@eecs.umich.edu    TheISA::TLB *getDTBPtr() { return dtb; }
1882683Sktlim@umich.edu
1894997Sgblack@eecs.umich.edu    System *getSystemPtr() { return system; }
1904997Sgblack@eecs.umich.edu
1915803Snate@binkert.org#if FULL_SYSTEM
1922683Sktlim@umich.edu    FunctionalPort *getPhysPort() { return physPort; }
1932683Sktlim@umich.edu
1945499Ssaidi@eecs.umich.edu    /** Return a virtual port. This port cannot be cached locally in an object.
1955499Ssaidi@eecs.umich.edu     * After a CPU switch it may point to the wrong memory object which could
1965499Ssaidi@eecs.umich.edu     * mean stale data.
1975499Ssaidi@eecs.umich.edu     */
1985499Ssaidi@eecs.umich.edu    VirtualPort *getVirtPort() { return virtPort; }
1992SN/A#endif
2002SN/A
2012683Sktlim@umich.edu    Status status() const { return _status; }
2022683Sktlim@umich.edu
2032683Sktlim@umich.edu    void setStatus(Status newStatus) { _status = newStatus; }
2042683Sktlim@umich.edu
2052683Sktlim@umich.edu    /// Set the status to Active.  Optional delay indicates number of
2062683Sktlim@umich.edu    /// cycles to wait before beginning execution.
2072683Sktlim@umich.edu    void activate(int delay = 1);
2082683Sktlim@umich.edu
2092683Sktlim@umich.edu    /// Set the status to Suspended.
2102683Sktlim@umich.edu    void suspend();
2112683Sktlim@umich.edu
2122683Sktlim@umich.edu    /// Set the status to Halted.
2132683Sktlim@umich.edu    void halt();
2142683Sktlim@umich.edu
2152SN/A    virtual bool misspeculating();
2162SN/A
2172532SN/A    Fault instRead(RequestPtr &req)
218716SN/A    {
2192378SN/A        panic("instRead not implemented");
2202378SN/A        // return funcPhysMem->read(req, inst);
2212423SN/A        return NoFault;
222716SN/A    }
223716SN/A
2242683Sktlim@umich.edu    void copyArchRegs(ThreadContext *tc);
2252190SN/A
2262683Sktlim@umich.edu    void clearArchRegs() { regs.clear(); }
2272190SN/A
2282SN/A    //
2292SN/A    // New accessors for new decoder.
2302SN/A    //
2312SN/A    uint64_t readIntReg(int reg_idx)
2322SN/A    {
2336313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenIntIndex(reg_idx);
2345082Sgblack@eecs.umich.edu        return regs.readIntReg(flatIndex);
2352SN/A    }
2362SN/A
2372455SN/A    FloatReg readFloatReg(int reg_idx, int width)
2382SN/A    {
2396313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2405082Sgblack@eecs.umich.edu        return regs.readFloatReg(flatIndex, width);
2412SN/A    }
2422SN/A
2432455SN/A    FloatReg readFloatReg(int reg_idx)
2442SN/A    {
2456313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2465082Sgblack@eecs.umich.edu        return regs.readFloatReg(flatIndex);
2472SN/A    }
2482SN/A
2492455SN/A    FloatRegBits readFloatRegBits(int reg_idx, int width)
2502SN/A    {
2516313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2525082Sgblack@eecs.umich.edu        return regs.readFloatRegBits(flatIndex, width);
2532455SN/A    }
2542455SN/A
2552455SN/A    FloatRegBits readFloatRegBits(int reg_idx)
2562455SN/A    {
2576313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2585082Sgblack@eecs.umich.edu        return regs.readFloatRegBits(flatIndex);
2592SN/A    }
2602SN/A
2612SN/A    void setIntReg(int reg_idx, uint64_t val)
2622SN/A    {
2636313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenIntIndex(reg_idx);
2645082Sgblack@eecs.umich.edu        regs.setIntReg(flatIndex, val);
2652SN/A    }
2662SN/A
2672455SN/A    void setFloatReg(int reg_idx, FloatReg val, int width)
2682SN/A    {
2696313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2705082Sgblack@eecs.umich.edu        regs.setFloatReg(flatIndex, val, width);
2712SN/A    }
2722SN/A
2732455SN/A    void setFloatReg(int reg_idx, FloatReg val)
2742SN/A    {
2756313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2765082Sgblack@eecs.umich.edu        regs.setFloatReg(flatIndex, val);
2772SN/A    }
2782SN/A
2792455SN/A    void setFloatRegBits(int reg_idx, FloatRegBits val, int width)
2802SN/A    {
2816313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2825082Sgblack@eecs.umich.edu        regs.setFloatRegBits(flatIndex, val, width);
2832455SN/A    }
2842455SN/A
2852455SN/A    void setFloatRegBits(int reg_idx, FloatRegBits val)
2862455SN/A    {
2876313Sgblack@eecs.umich.edu        int flatIndex = isa.flattenFloatIndex(reg_idx);
2885082Sgblack@eecs.umich.edu        regs.setFloatRegBits(flatIndex, val);
2892SN/A    }
2902SN/A
2912SN/A    uint64_t readPC()
2922SN/A    {
2932525SN/A        return regs.readPC();
2942SN/A    }
2952SN/A
2962190SN/A    void setPC(uint64_t val)
2972190SN/A    {
2982525SN/A        regs.setPC(val);
2992190SN/A    }
3002190SN/A
3013276Sgblack@eecs.umich.edu    uint64_t readMicroPC()
3023276Sgblack@eecs.umich.edu    {
3033276Sgblack@eecs.umich.edu        return microPC;
3043276Sgblack@eecs.umich.edu    }
3053276Sgblack@eecs.umich.edu
3063276Sgblack@eecs.umich.edu    void setMicroPC(uint64_t val)
3073276Sgblack@eecs.umich.edu    {
3083276Sgblack@eecs.umich.edu        microPC = val;
3093276Sgblack@eecs.umich.edu    }
3103276Sgblack@eecs.umich.edu
3112190SN/A    uint64_t readNextPC()
3122190SN/A    {
3132525SN/A        return regs.readNextPC();
3142190SN/A    }
3152190SN/A
3162SN/A    void setNextPC(uint64_t val)
3172SN/A    {
3182525SN/A        regs.setNextPC(val);
3192SN/A    }
3202SN/A
3213276Sgblack@eecs.umich.edu    uint64_t readNextMicroPC()
3223276Sgblack@eecs.umich.edu    {
3233276Sgblack@eecs.umich.edu        return nextMicroPC;
3243276Sgblack@eecs.umich.edu    }
3253276Sgblack@eecs.umich.edu
3263276Sgblack@eecs.umich.edu    void setNextMicroPC(uint64_t val)
3273276Sgblack@eecs.umich.edu    {
3283276Sgblack@eecs.umich.edu        nextMicroPC = val;
3293276Sgblack@eecs.umich.edu    }
3303276Sgblack@eecs.umich.edu
3312252SN/A    uint64_t readNextNPC()
3322252SN/A    {
3332525SN/A        return regs.readNextNPC();
3342252SN/A    }
3352252SN/A
3362251SN/A    void setNextNPC(uint64_t val)
3372251SN/A    {
3382525SN/A        regs.setNextNPC(val);
3392251SN/A    }
3402251SN/A
3416221Snate@binkert.org    MiscReg
3426221Snate@binkert.org    readMiscRegNoEffect(int misc_reg, ThreadID tid = 0)
3434172Ssaidi@eecs.umich.edu    {
3446313Sgblack@eecs.umich.edu        return isa.readMiscRegNoEffect(misc_reg);
3454172Ssaidi@eecs.umich.edu    }
3464172Ssaidi@eecs.umich.edu
3476221Snate@binkert.org    MiscReg
3486221Snate@binkert.org    readMiscReg(int misc_reg, ThreadID tid = 0)
3492SN/A    {
3506313Sgblack@eecs.umich.edu        return isa.readMiscReg(misc_reg, tc);
3512SN/A    }
3522SN/A
3536221Snate@binkert.org    void
3546221Snate@binkert.org    setMiscRegNoEffect(int misc_reg, const MiscReg &val, ThreadID tid = 0)
3552SN/A    {
3566313Sgblack@eecs.umich.edu        return isa.setMiscRegNoEffect(misc_reg, val);
3572SN/A    }
3582SN/A
3596221Snate@binkert.org    void
3606221Snate@binkert.org    setMiscReg(int misc_reg, const MiscReg &val, ThreadID tid = 0)
3612SN/A    {
3626313Sgblack@eecs.umich.edu        return isa.setMiscReg(misc_reg, val, tc);
3636313Sgblack@eecs.umich.edu    }
3646313Sgblack@eecs.umich.edu
3656313Sgblack@eecs.umich.edu    int
3666313Sgblack@eecs.umich.edu    flattenIntIndex(int reg)
3676313Sgblack@eecs.umich.edu    {
3686313Sgblack@eecs.umich.edu        return isa.flattenIntIndex(reg);
3696313Sgblack@eecs.umich.edu    }
3706313Sgblack@eecs.umich.edu
3716313Sgblack@eecs.umich.edu    int
3726313Sgblack@eecs.umich.edu    flattenFloatIndex(int reg)
3736313Sgblack@eecs.umich.edu    {
3746313Sgblack@eecs.umich.edu        return isa.flattenFloatIndex(reg);
3752SN/A    }
3762SN/A
3772190SN/A    unsigned readStCondFailures() { return storeCondFailures; }
3782190SN/A
3792190SN/A    void setStCondFailures(unsigned sc_failures)
3802190SN/A    { storeCondFailures = sc_failures; }
3812190SN/A
3821858SN/A#if !FULL_SYSTEM
3832561SN/A    void syscall(int64_t callnum)
3842SN/A    {
3852680SN/A        process->syscall(callnum, tc);
3862SN/A    }
3872SN/A#endif
3882SN/A};
3892SN/A
3902SN/A
3912SN/A// for non-speculative execution context, spec_mode is always false
3922SN/Ainline bool
3932683Sktlim@umich.eduSimpleThread::misspeculating()
3942SN/A{
3952SN/A    return false;
3962SN/A}
3972SN/A
3982190SN/A#endif // __CPU_CPU_EXEC_CONTEXT_HH__
399