simple_thread.cc revision 11627
12SN/A/*
22188SN/A * Copyright (c) 2001-2006 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665SN/A *
282665SN/A * Authors: Steve Reinhardt
292665SN/A *          Nathan Binkert
302665SN/A *          Lisa Hsu
312665SN/A *          Kevin Lim
322SN/A */
332SN/A
342SN/A#include <string>
352SN/A
362465SN/A#include "arch/isa_traits.hh"
373565Sgblack@eecs.umich.edu#include "arch/kernel_stats.hh"
385529Snate@binkert.org#include "arch/stacktrace.hh"
398777Sgblack@eecs.umich.edu#include "arch/utility.hh"
401917SN/A#include "base/callback.hh"
411070SN/A#include "base/cprintf.hh"
421917SN/A#include "base/output.hh"
432188SN/A#include "base/trace.hh"
448777Sgblack@eecs.umich.edu#include "config/the_isa.hh"
458777Sgblack@eecs.umich.edu#include "cpu/base.hh"
461917SN/A#include "cpu/profile.hh"
472290SN/A#include "cpu/quiesce_event.hh"
488777Sgblack@eecs.umich.edu#include "cpu/simple_thread.hh"
498777Sgblack@eecs.umich.edu#include "cpu/thread_context.hh"
508706Sandreas.hansson@arm.com#include "mem/fs_translating_port_proxy.hh"
518799Sgblack@eecs.umich.edu#include "mem/se_translating_port_proxy.hh"
528809Sgblack@eecs.umich.edu#include "params/BaseCPU.hh"
5310319SAndreas.Sandberg@ARM.com#include "sim/faults.hh"
548793Sgblack@eecs.umich.edu#include "sim/full_system.hh"
558777Sgblack@eecs.umich.edu#include "sim/process.hh"
561070SN/A#include "sim/serialize.hh"
571917SN/A#include "sim/sim_exit.hh"
582519SN/A#include "sim/system.hh"
592SN/A
602SN/Ausing namespace std;
612SN/A
622SN/A// constructor
638820Sgblack@eecs.umich.eduSimpleThread::SimpleThread(BaseCPU *_cpu, int _thread_num, System *_sys,
648820Sgblack@eecs.umich.edu                           Process *_process, TheISA::TLB *_itb,
659384SAndreas.Sandberg@arm.com                           TheISA::TLB *_dtb, TheISA::ISA *_isa)
6610537Sandreas.hansson@arm.com    : ThreadState(_cpu, _thread_num, _process), isa(_isa),
6710537Sandreas.hansson@arm.com      predicate(false), system(_sys),
689384SAndreas.Sandberg@arm.com      itb(_itb), dtb(_dtb)
698766Sgblack@eecs.umich.edu{
708766Sgblack@eecs.umich.edu    clearArchRegs();
718766Sgblack@eecs.umich.edu    tc = new ProxyThreadContext<SimpleThread>(this);
7211627Smichael.lebeane@amd.com    quiesceEvent = new EndQuiesceEvent(tc);
738766Sgblack@eecs.umich.edu}
749377Sgblack@eecs.umich.edu
752683Sktlim@umich.eduSimpleThread::SimpleThread(BaseCPU *_cpu, int _thread_num, System *_sys,
766022Sgblack@eecs.umich.edu                           TheISA::TLB *_itb, TheISA::TLB *_dtb,
779384SAndreas.Sandberg@arm.com                           TheISA::ISA *_isa, bool use_kernel_stats)
789384SAndreas.Sandberg@arm.com    : ThreadState(_cpu, _thread_num, NULL), isa(_isa), system(_sys), itb(_itb),
799384SAndreas.Sandberg@arm.com      dtb(_dtb)
802SN/A{
812683Sktlim@umich.edu    tc = new ProxyThreadContext<SimpleThread>(this);
822190SN/A
832680SN/A    quiesceEvent = new EndQuiesceEvent(tc);
842290SN/A
856316Sgblack@eecs.umich.edu    clearArchRegs();
861917SN/A
878735Sandreas.hanson@arm.com    if (baseCpu->params()->profile) {
881982SN/A        profile = new FunctionProfile(system->kernelSymtab);
891917SN/A        Callback *cb =
902683Sktlim@umich.edu            new MakeCallback<SimpleThread,
912683Sktlim@umich.edu            &SimpleThread::dumpFuncProfile>(this);
921917SN/A        registerExitCallback(cb);
931917SN/A    }
941917SN/A
951917SN/A    // let's fill with a dummy node for now so we don't get a segfault
961917SN/A    // on the first cycle when there's no node available.
971917SN/A    static ProfileNode dummyNode;
981917SN/A    profileNode = &dummyNode;
991917SN/A    profilePC = 3;
1002521SN/A
1015482Snate@binkert.org    if (use_kernel_stats)
1023548Sgblack@eecs.umich.edu        kernelStats = new TheISA::Kernel::Statistics(system);
1032SN/A}
1042862Sktlim@umich.edu
1052683Sktlim@umich.eduSimpleThread::~SimpleThread()
1061070SN/A{
1072680SN/A    delete tc;
1081070SN/A}
1091070SN/A
1101917SN/Avoid
1112683Sktlim@umich.eduSimpleThread::takeOverFrom(ThreadContext *oldContext)
112180SN/A{
1139441SAndreas.Sandberg@ARM.com    ::takeOverFrom(*tc, *oldContext);
1149478Snilay@cs.wisc.edu    decoder.takeOverFrom(oldContext->getDecoderPtr());
115180SN/A
1169441SAndreas.Sandberg@ARM.com    kernelStats = oldContext->getKernelStats();
1179441SAndreas.Sandberg@ARM.com    funcExeInst = oldContext->readFuncExeInst();
118180SN/A    storeCondFailures = 0;
1192864Sktlim@umich.edu}
1202864Sktlim@umich.edu
1212864Sktlim@umich.eduvoid
1222862Sktlim@umich.eduSimpleThread::copyState(ThreadContext *oldContext)
1232862Sktlim@umich.edu{
1242862Sktlim@umich.edu    // copy over functional state
1252862Sktlim@umich.edu    _status = oldContext->status();
1262862Sktlim@umich.edu    copyArchRegs(oldContext);
1278793Sgblack@eecs.umich.edu    if (FullSystem)
1288793Sgblack@eecs.umich.edu        funcExeInst = oldContext->readFuncExeInst();
1295714Shsul@eecs.umich.edu
1305715Shsul@eecs.umich.edu    _threadId = oldContext->threadId();
1315714Shsul@eecs.umich.edu    _contextId = oldContext->contextId();
1322862Sktlim@umich.edu}
1332862Sktlim@umich.edu
1342862Sktlim@umich.eduvoid
13510905Sandreas.sandberg@arm.comSimpleThread::serialize(CheckpointOut &cp) const
136217SN/A{
13710905Sandreas.sandberg@arm.com    ThreadState::serialize(cp);
13810905Sandreas.sandberg@arm.com    ::serialize(*tc, cp);
139217SN/A}
140217SN/A
141217SN/A
142217SN/Avoid
14310905Sandreas.sandberg@arm.comSimpleThread::unserialize(CheckpointIn &cp)
144217SN/A{
14510905Sandreas.sandberg@arm.com    ThreadState::unserialize(cp);
14610905Sandreas.sandberg@arm.com    ::unserialize(*tc, cp);
147217SN/A}
148217SN/A
1492683Sktlim@umich.eduvoid
1509461Snilay@cs.wisc.eduSimpleThread::startup()
1519461Snilay@cs.wisc.edu{
1529461Snilay@cs.wisc.edu    isa->startup(tc);
1539461Snilay@cs.wisc.edu}
1549461Snilay@cs.wisc.edu
1559461Snilay@cs.wisc.eduvoid
1562683Sktlim@umich.eduSimpleThread::dumpFuncProfile()
1572683Sktlim@umich.edu{
15811359Sandreas@sandberg.pp.se    OutputStream *os(simout.create(csprintf("profile.%s.dat", baseCpu->name())));
15911359Sandreas@sandberg.pp.se    profile->dump(tc, *os->stream());
16011359Sandreas@sandberg.pp.se    simout.close(os);
1612683Sktlim@umich.edu}
162217SN/A
163217SN/Avoid
16410407Smitch.hayenga@arm.comSimpleThread::activate()
1652SN/A{
1662680SN/A    if (status() == ThreadContext::Active)
1672SN/A        return;
1682SN/A
1697823Ssteve.reinhardt@amd.com    lastActivate = curTick();
1702680SN/A    _status = ThreadContext::Active;
17110407Smitch.hayenga@arm.com    baseCpu->activateContext(_threadId);
172393SN/A}
173393SN/A
174393SN/Avoid
1752683Sktlim@umich.eduSimpleThread::suspend()
176393SN/A{
1772680SN/A    if (status() == ThreadContext::Suspended)
178393SN/A        return;
179393SN/A
1807823Ssteve.reinhardt@amd.com    lastActivate = curTick();
1817823Ssteve.reinhardt@amd.com    lastSuspend = curTick();
1822680SN/A    _status = ThreadContext::Suspended;
1838735Sandreas.hanson@arm.com    baseCpu->suspendContext(_threadId);
1842SN/A}
1852SN/A
186393SN/A
187393SN/Avoid
1882683Sktlim@umich.eduSimpleThread::halt()
189393SN/A{
1902680SN/A    if (status() == ThreadContext::Halted)
191393SN/A        return;
192393SN/A
1932680SN/A    _status = ThreadContext::Halted;
1948735Sandreas.hanson@arm.com    baseCpu->haltContext(_threadId);
195393SN/A}
196393SN/A
197393SN/A
198393SN/Avoid
1992683Sktlim@umich.eduSimpleThread::regStats(const string &name)
2002SN/A{
2018793Sgblack@eecs.umich.edu    if (FullSystem && kernelStats)
2022341SN/A        kernelStats->regStats(name + ".kern");
2032SN/A}
204716SN/A
205716SN/Avoid
2062683Sktlim@umich.eduSimpleThread::copyArchRegs(ThreadContext *src_tc)
2072190SN/A{
2082680SN/A    TheISA::copyRegs(src_tc, tc);
2092190SN/A}
2102190SN/A
21110319SAndreas.Sandberg@ARM.com// The following methods are defined in src/arch/alpha/ev5.cc for
21210319SAndreas.Sandberg@ARM.com// Alpha.
21310319SAndreas.Sandberg@ARM.com#if THE_ISA != ALPHA_ISA
21410319SAndreas.Sandberg@ARM.comFault
21510319SAndreas.Sandberg@ARM.comSimpleThread::hwrei()
21610319SAndreas.Sandberg@ARM.com{
21710319SAndreas.Sandberg@ARM.com    return NoFault;
21810319SAndreas.Sandberg@ARM.com}
21910319SAndreas.Sandberg@ARM.com
22010319SAndreas.Sandberg@ARM.combool
22110319SAndreas.Sandberg@ARM.comSimpleThread::simPalCheck(int palFunc)
22210319SAndreas.Sandberg@ARM.com{
22310319SAndreas.Sandberg@ARM.com    return true;
22410319SAndreas.Sandberg@ARM.com}
22510319SAndreas.Sandberg@ARM.com#endif
226