timing.cc revision 5169
12623SN/A/*
22623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32623SN/A * All rights reserved.
42623SN/A *
52623SN/A * Redistribution and use in source and binary forms, with or without
62623SN/A * modification, are permitted provided that the following conditions are
72623SN/A * met: redistributions of source code must retain the above copyright
82623SN/A * notice, this list of conditions and the following disclaimer;
92623SN/A * redistributions in binary form must reproduce the above copyright
102623SN/A * notice, this list of conditions and the following disclaimer in the
112623SN/A * documentation and/or other materials provided with the distribution;
122623SN/A * neither the name of the copyright holders nor the names of its
132623SN/A * contributors may be used to endorse or promote products derived from
142623SN/A * this software without specific prior written permission.
152623SN/A *
162623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292623SN/A */
302623SN/A
313170Sstever@eecs.umich.edu#include "arch/locked_mem.hh"
325103Ssaidi@eecs.umich.edu#include "arch/mmaped_ipr.hh"
332623SN/A#include "arch/utility.hh"
344040Ssaidi@eecs.umich.edu#include "base/bigint.hh"
352623SN/A#include "cpu/exetrace.hh"
362623SN/A#include "cpu/simple/timing.hh"
373348Sbinkertn@umich.edu#include "mem/packet.hh"
383348Sbinkertn@umich.edu#include "mem/packet_access.hh"
394762Snate@binkert.org#include "params/TimingSimpleCPU.hh"
402901Ssaidi@eecs.umich.edu#include "sim/system.hh"
412623SN/A
422623SN/Ausing namespace std;
432623SN/Ausing namespace TheISA;
442623SN/A
452856Srdreslin@umich.eduPort *
462856Srdreslin@umich.eduTimingSimpleCPU::getPort(const std::string &if_name, int idx)
472856Srdreslin@umich.edu{
482856Srdreslin@umich.edu    if (if_name == "dcache_port")
492856Srdreslin@umich.edu        return &dcachePort;
502856Srdreslin@umich.edu    else if (if_name == "icache_port")
512856Srdreslin@umich.edu        return &icachePort;
522856Srdreslin@umich.edu    else
532856Srdreslin@umich.edu        panic("No Such Port\n");
542856Srdreslin@umich.edu}
552623SN/A
562623SN/Avoid
572623SN/ATimingSimpleCPU::init()
582623SN/A{
592623SN/A    BaseCPU::init();
602623SN/A#if FULL_SYSTEM
612680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
622680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
632623SN/A
642623SN/A        // initialize CPU, including PC
652680Sktlim@umich.edu        TheISA::initCPU(tc, tc->readCpuId());
662623SN/A    }
672623SN/A#endif
682623SN/A}
692623SN/A
702623SN/ATick
713349Sbinkertn@umich.eduTimingSimpleCPU::CpuPort::recvAtomic(PacketPtr pkt)
722623SN/A{
732623SN/A    panic("TimingSimpleCPU doesn't expect recvAtomic callback!");
742623SN/A    return curTick;
752623SN/A}
762623SN/A
772623SN/Avoid
783349Sbinkertn@umich.eduTimingSimpleCPU::CpuPort::recvFunctional(PacketPtr pkt)
792623SN/A{
803184Srdreslin@umich.edu    //No internal storage to update, jusst return
813184Srdreslin@umich.edu    return;
822623SN/A}
832623SN/A
842623SN/Avoid
852623SN/ATimingSimpleCPU::CpuPort::recvStatusChange(Status status)
862623SN/A{
873647Srdreslin@umich.edu    if (status == RangeChange) {
883647Srdreslin@umich.edu        if (!snoopRangeSent) {
893647Srdreslin@umich.edu            snoopRangeSent = true;
903647Srdreslin@umich.edu            sendStatusChange(Port::RangeChange);
913647Srdreslin@umich.edu        }
922631SN/A        return;
933647Srdreslin@umich.edu    }
942631SN/A
952623SN/A    panic("TimingSimpleCPU doesn't expect recvStatusChange callback!");
962623SN/A}
972623SN/A
982948Ssaidi@eecs.umich.edu
992948Ssaidi@eecs.umich.eduvoid
1003349Sbinkertn@umich.eduTimingSimpleCPU::CpuPort::TickEvent::schedule(PacketPtr _pkt, Tick t)
1012948Ssaidi@eecs.umich.edu{
1022948Ssaidi@eecs.umich.edu    pkt = _pkt;
1032948Ssaidi@eecs.umich.edu    Event::schedule(t);
1042948Ssaidi@eecs.umich.edu}
1052948Ssaidi@eecs.umich.edu
1062623SN/ATimingSimpleCPU::TimingSimpleCPU(Params *p)
1075169Ssaidi@eecs.umich.edu    : BaseSimpleCPU(p), icachePort(this, p->clock), dcachePort(this, p->clock)
1082623SN/A{
1092623SN/A    _status = Idle;
1103647Srdreslin@umich.edu
1113647Srdreslin@umich.edu    icachePort.snoopRangeSent = false;
1123647Srdreslin@umich.edu    dcachePort.snoopRangeSent = false;
1133647Srdreslin@umich.edu
1142623SN/A    ifetch_pkt = dcache_pkt = NULL;
1152839Sktlim@umich.edu    drainEvent = NULL;
1162867Sktlim@umich.edu    fetchEvent = NULL;
1173222Sktlim@umich.edu    previousTick = 0;
1182901Ssaidi@eecs.umich.edu    changeState(SimObject::Running);
1192623SN/A}
1202623SN/A
1212623SN/A
1222623SN/ATimingSimpleCPU::~TimingSimpleCPU()
1232623SN/A{
1242623SN/A}
1252623SN/A
1262623SN/Avoid
1272623SN/ATimingSimpleCPU::serialize(ostream &os)
1282623SN/A{
1292915Sktlim@umich.edu    SimObject::State so_state = SimObject::getState();
1302915Sktlim@umich.edu    SERIALIZE_ENUM(so_state);
1312623SN/A    BaseSimpleCPU::serialize(os);
1322623SN/A}
1332623SN/A
1342623SN/Avoid
1352623SN/ATimingSimpleCPU::unserialize(Checkpoint *cp, const string &section)
1362623SN/A{
1372915Sktlim@umich.edu    SimObject::State so_state;
1382915Sktlim@umich.edu    UNSERIALIZE_ENUM(so_state);
1392623SN/A    BaseSimpleCPU::unserialize(cp, section);
1402798Sktlim@umich.edu}
1412798Sktlim@umich.edu
1422901Ssaidi@eecs.umich.eduunsigned int
1432839Sktlim@umich.eduTimingSimpleCPU::drain(Event *drain_event)
1442798Sktlim@umich.edu{
1452839Sktlim@umich.edu    // TimingSimpleCPU is ready to drain if it's not waiting for
1462798Sktlim@umich.edu    // an access to complete.
1472798Sktlim@umich.edu    if (status() == Idle || status() == Running || status() == SwitchedOut) {
1482901Ssaidi@eecs.umich.edu        changeState(SimObject::Drained);
1492901Ssaidi@eecs.umich.edu        return 0;
1502798Sktlim@umich.edu    } else {
1512839Sktlim@umich.edu        changeState(SimObject::Draining);
1522839Sktlim@umich.edu        drainEvent = drain_event;
1532901Ssaidi@eecs.umich.edu        return 1;
1542798Sktlim@umich.edu    }
1552623SN/A}
1562623SN/A
1572623SN/Avoid
1582798Sktlim@umich.eduTimingSimpleCPU::resume()
1592623SN/A{
1602798Sktlim@umich.edu    if (_status != SwitchedOut && _status != Idle) {
1614762Snate@binkert.org        assert(system->getMemoryMode() == Enums::timing);
1623201Shsul@eecs.umich.edu
1632867Sktlim@umich.edu        // Delete the old event if it existed.
1642867Sktlim@umich.edu        if (fetchEvent) {
1652915Sktlim@umich.edu            if (fetchEvent->scheduled())
1662915Sktlim@umich.edu                fetchEvent->deschedule();
1672915Sktlim@umich.edu
1682867Sktlim@umich.edu            delete fetchEvent;
1692867Sktlim@umich.edu        }
1702867Sktlim@umich.edu
1714471Sstever@eecs.umich.edu        fetchEvent = new FetchEvent(this, nextCycle());
1722623SN/A    }
1732798Sktlim@umich.edu
1742901Ssaidi@eecs.umich.edu    changeState(SimObject::Running);
1752798Sktlim@umich.edu}
1762798Sktlim@umich.edu
1772798Sktlim@umich.eduvoid
1782798Sktlim@umich.eduTimingSimpleCPU::switchOut()
1792798Sktlim@umich.edu{
1802798Sktlim@umich.edu    assert(status() == Running || status() == Idle);
1812798Sktlim@umich.edu    _status = SwitchedOut;
1825099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
1832867Sktlim@umich.edu
1842867Sktlim@umich.edu    // If we've been scheduled to resume but are then told to switch out,
1852867Sktlim@umich.edu    // we'll need to cancel it.
1862867Sktlim@umich.edu    if (fetchEvent && fetchEvent->scheduled())
1872867Sktlim@umich.edu        fetchEvent->deschedule();
1882623SN/A}
1892623SN/A
1902623SN/A
1912623SN/Avoid
1922623SN/ATimingSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
1932623SN/A{
1944192Sktlim@umich.edu    BaseCPU::takeOverFrom(oldCPU, &icachePort, &dcachePort);
1952623SN/A
1962680Sktlim@umich.edu    // if any of this CPU's ThreadContexts are active, mark the CPU as
1972623SN/A    // running and schedule its tick event.
1982680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
1992680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
2002680Sktlim@umich.edu        if (tc->status() == ThreadContext::Active && _status != Running) {
2012623SN/A            _status = Running;
2022623SN/A            break;
2032623SN/A        }
2042623SN/A    }
2053201Shsul@eecs.umich.edu
2063201Shsul@eecs.umich.edu    if (_status != Running) {
2073201Shsul@eecs.umich.edu        _status = Idle;
2083201Shsul@eecs.umich.edu    }
2095169Ssaidi@eecs.umich.edu    assert(threadContexts.size() == 1);
2105169Ssaidi@eecs.umich.edu    cpuId = tc->readCpuId();
2115101Ssaidi@eecs.umich.edu    previousTick = curTick;
2122623SN/A}
2132623SN/A
2142623SN/A
2152623SN/Avoid
2162623SN/ATimingSimpleCPU::activateContext(int thread_num, int delay)
2172623SN/A{
2182623SN/A    assert(thread_num == 0);
2192683Sktlim@umich.edu    assert(thread);
2202623SN/A
2212623SN/A    assert(_status == Idle);
2222623SN/A
2232623SN/A    notIdleFraction++;
2242623SN/A    _status = Running;
2253686Sktlim@umich.edu
2262623SN/A    // kick things off by initiating the fetch of the next instruction
2275100Ssaidi@eecs.umich.edu    fetchEvent = new FetchEvent(this, nextCycle(curTick + ticks(delay)));
2282623SN/A}
2292623SN/A
2302623SN/A
2312623SN/Avoid
2322623SN/ATimingSimpleCPU::suspendContext(int thread_num)
2332623SN/A{
2342623SN/A    assert(thread_num == 0);
2352683Sktlim@umich.edu    assert(thread);
2362623SN/A
2372644Sstever@eecs.umich.edu    assert(_status == Running);
2382623SN/A
2392644Sstever@eecs.umich.edu    // just change status to Idle... if status != Running,
2402644Sstever@eecs.umich.edu    // completeInst() will not initiate fetch of next instruction.
2412623SN/A
2422623SN/A    notIdleFraction--;
2432623SN/A    _status = Idle;
2442623SN/A}
2452623SN/A
2462623SN/A
2472623SN/Atemplate <class T>
2482623SN/AFault
2492623SN/ATimingSimpleCPU::read(Addr addr, T &data, unsigned flags)
2502623SN/A{
2513169Sstever@eecs.umich.edu    Request *req =
2523169Sstever@eecs.umich.edu        new Request(/* asid */ 0, addr, sizeof(T), flags, thread->readPC(),
2535169Ssaidi@eecs.umich.edu                    cpuId, /* thread ID */ 0);
2542623SN/A
2552623SN/A    if (traceData) {
2563169Sstever@eecs.umich.edu        traceData->setAddr(req->getVaddr());
2572623SN/A    }
2582623SN/A
2592623SN/A   // translate to physical address
2603169Sstever@eecs.umich.edu    Fault fault = thread->translateDataReadReq(req);
2612623SN/A
2622623SN/A    // Now do the access.
2632623SN/A    if (fault == NoFault) {
2643349Sbinkertn@umich.edu        PacketPtr pkt =
2654878Sstever@eecs.umich.edu            new Packet(req,
2664878Sstever@eecs.umich.edu                       (req->isLocked() ?
2674878Sstever@eecs.umich.edu                        MemCmd::LoadLockedReq : MemCmd::ReadReq),
2684878Sstever@eecs.umich.edu                       Packet::Broadcast);
2693169Sstever@eecs.umich.edu        pkt->dataDynamic<T>(new T);
2702623SN/A
2715103Ssaidi@eecs.umich.edu        if (req->isMmapedIpr()) {
2725103Ssaidi@eecs.umich.edu            Tick delay;
2735103Ssaidi@eecs.umich.edu            delay = TheISA::handleIprRead(thread->getTC(), pkt);
2745103Ssaidi@eecs.umich.edu            new IprEvent(pkt, this, nextCycle(curTick + delay));
2755103Ssaidi@eecs.umich.edu            _status = DcacheWaitResponse;
2765103Ssaidi@eecs.umich.edu            dcache_pkt = NULL;
2775103Ssaidi@eecs.umich.edu        } else if (!dcachePort.sendTiming(pkt)) {
2782623SN/A            _status = DcacheRetry;
2793169Sstever@eecs.umich.edu            dcache_pkt = pkt;
2802623SN/A        } else {
2812623SN/A            _status = DcacheWaitResponse;
2823169Sstever@eecs.umich.edu            // memory system takes ownership of packet
2832623SN/A            dcache_pkt = NULL;
2842623SN/A        }
2854200Ssaidi@eecs.umich.edu
2864200Ssaidi@eecs.umich.edu        // This will need a new way to tell if it has a dcache attached.
2874200Ssaidi@eecs.umich.edu        if (req->isUncacheable())
2884200Ssaidi@eecs.umich.edu            recordEvent("Uncached Read");
2893658Sktlim@umich.edu    } else {
2903658Sktlim@umich.edu        delete req;
2912623SN/A    }
2922623SN/A
2932623SN/A    return fault;
2942623SN/A}
2952623SN/A
2962623SN/A#ifndef DOXYGEN_SHOULD_SKIP_THIS
2972623SN/A
2982623SN/Atemplate
2992623SN/AFault
3004040Ssaidi@eecs.umich.eduTimingSimpleCPU::read(Addr addr, Twin64_t &data, unsigned flags);
3014040Ssaidi@eecs.umich.edu
3024040Ssaidi@eecs.umich.edutemplate
3034040Ssaidi@eecs.umich.eduFault
3044115Ssaidi@eecs.umich.eduTimingSimpleCPU::read(Addr addr, Twin32_t &data, unsigned flags);
3054115Ssaidi@eecs.umich.edu
3064115Ssaidi@eecs.umich.edutemplate
3074115Ssaidi@eecs.umich.eduFault
3082623SN/ATimingSimpleCPU::read(Addr addr, uint64_t &data, unsigned flags);
3092623SN/A
3102623SN/Atemplate
3112623SN/AFault
3122623SN/ATimingSimpleCPU::read(Addr addr, uint32_t &data, unsigned flags);
3132623SN/A
3142623SN/Atemplate
3152623SN/AFault
3162623SN/ATimingSimpleCPU::read(Addr addr, uint16_t &data, unsigned flags);
3172623SN/A
3182623SN/Atemplate
3192623SN/AFault
3202623SN/ATimingSimpleCPU::read(Addr addr, uint8_t &data, unsigned flags);
3212623SN/A
3222623SN/A#endif //DOXYGEN_SHOULD_SKIP_THIS
3232623SN/A
3242623SN/Atemplate<>
3252623SN/AFault
3262623SN/ATimingSimpleCPU::read(Addr addr, double &data, unsigned flags)
3272623SN/A{
3282623SN/A    return read(addr, *(uint64_t*)&data, flags);
3292623SN/A}
3302623SN/A
3312623SN/Atemplate<>
3322623SN/AFault
3332623SN/ATimingSimpleCPU::read(Addr addr, float &data, unsigned flags)
3342623SN/A{
3352623SN/A    return read(addr, *(uint32_t*)&data, flags);
3362623SN/A}
3372623SN/A
3382623SN/A
3392623SN/Atemplate<>
3402623SN/AFault
3412623SN/ATimingSimpleCPU::read(Addr addr, int32_t &data, unsigned flags)
3422623SN/A{
3432623SN/A    return read(addr, (uint32_t&)data, flags);
3442623SN/A}
3452623SN/A
3462623SN/A
3472623SN/Atemplate <class T>
3482623SN/AFault
3492623SN/ATimingSimpleCPU::write(T data, Addr addr, unsigned flags, uint64_t *res)
3502623SN/A{
3513169Sstever@eecs.umich.edu    Request *req =
3523169Sstever@eecs.umich.edu        new Request(/* asid */ 0, addr, sizeof(T), flags, thread->readPC(),
3535169Ssaidi@eecs.umich.edu                    cpuId, /* thread ID */ 0);
3542623SN/A
3554040Ssaidi@eecs.umich.edu    if (traceData) {
3564040Ssaidi@eecs.umich.edu        traceData->setAddr(req->getVaddr());
3574040Ssaidi@eecs.umich.edu    }
3584040Ssaidi@eecs.umich.edu
3592623SN/A    // translate to physical address
3603169Sstever@eecs.umich.edu    Fault fault = thread->translateDataWriteReq(req);
3613169Sstever@eecs.umich.edu
3622623SN/A    // Now do the access.
3632623SN/A    if (fault == NoFault) {
3644878Sstever@eecs.umich.edu        MemCmd cmd = MemCmd::WriteReq; // default
3653170Sstever@eecs.umich.edu        bool do_access = true;  // flag to suppress cache access
3663170Sstever@eecs.umich.edu
3673170Sstever@eecs.umich.edu        if (req->isLocked()) {
3684878Sstever@eecs.umich.edu            cmd = MemCmd::StoreCondReq;
3693170Sstever@eecs.umich.edu            do_access = TheISA::handleLockedWrite(thread, req);
3704878Sstever@eecs.umich.edu        } else if (req->isSwap()) {
3714878Sstever@eecs.umich.edu            cmd = MemCmd::SwapReq;
3724878Sstever@eecs.umich.edu            if (req->isCondSwap()) {
3734878Sstever@eecs.umich.edu                assert(res);
3744878Sstever@eecs.umich.edu                req->setExtraData(*res);
3754878Sstever@eecs.umich.edu            }
3763170Sstever@eecs.umich.edu        }
3774584Ssaidi@eecs.umich.edu
3784881Sstever@eecs.umich.edu        // Note: need to allocate dcache_pkt even if do_access is
3794881Sstever@eecs.umich.edu        // false, as it's used unconditionally to call completeAcc().
3804881Sstever@eecs.umich.edu        assert(dcache_pkt == NULL);
3814881Sstever@eecs.umich.edu        dcache_pkt = new Packet(req, cmd, Packet::Broadcast);
3824881Sstever@eecs.umich.edu        dcache_pkt->allocate();
3834881Sstever@eecs.umich.edu        dcache_pkt->set(data);
3843170Sstever@eecs.umich.edu
3853170Sstever@eecs.umich.edu        if (do_access) {
3865103Ssaidi@eecs.umich.edu            if (req->isMmapedIpr()) {
3875103Ssaidi@eecs.umich.edu                Tick delay;
3885103Ssaidi@eecs.umich.edu                dcache_pkt->set(htog(data));
3895103Ssaidi@eecs.umich.edu                delay = TheISA::handleIprWrite(thread->getTC(), dcache_pkt);
3905103Ssaidi@eecs.umich.edu                new IprEvent(dcache_pkt, this, nextCycle(curTick + delay));
3915103Ssaidi@eecs.umich.edu                _status = DcacheWaitResponse;
3925103Ssaidi@eecs.umich.edu                dcache_pkt = NULL;
3935103Ssaidi@eecs.umich.edu            } else if (!dcachePort.sendTiming(dcache_pkt)) {
3943170Sstever@eecs.umich.edu                _status = DcacheRetry;
3953170Sstever@eecs.umich.edu            } else {
3963170Sstever@eecs.umich.edu                _status = DcacheWaitResponse;
3973170Sstever@eecs.umich.edu                // memory system takes ownership of packet
3983170Sstever@eecs.umich.edu                dcache_pkt = NULL;
3993170Sstever@eecs.umich.edu            }
4002623SN/A        }
4014200Ssaidi@eecs.umich.edu        // This will need a new way to tell if it's hooked up to a cache or not.
4024200Ssaidi@eecs.umich.edu        if (req->isUncacheable())
4034200Ssaidi@eecs.umich.edu            recordEvent("Uncached Write");
4043658Sktlim@umich.edu    } else {
4053658Sktlim@umich.edu        delete req;
4062623SN/A    }
4072623SN/A
4082623SN/A
4092623SN/A    // If the write needs to have a fault on the access, consider calling
4102623SN/A    // changeStatus() and changing it to "bad addr write" or something.
4112623SN/A    return fault;
4122623SN/A}
4132623SN/A
4142623SN/A
4152623SN/A#ifndef DOXYGEN_SHOULD_SKIP_THIS
4162623SN/Atemplate
4172623SN/AFault
4184224Sgblack@eecs.umich.eduTimingSimpleCPU::write(Twin32_t data, Addr addr,
4194224Sgblack@eecs.umich.edu                       unsigned flags, uint64_t *res);
4204224Sgblack@eecs.umich.edu
4214224Sgblack@eecs.umich.edutemplate
4224224Sgblack@eecs.umich.eduFault
4234224Sgblack@eecs.umich.eduTimingSimpleCPU::write(Twin64_t data, Addr addr,
4244224Sgblack@eecs.umich.edu                       unsigned flags, uint64_t *res);
4254224Sgblack@eecs.umich.edu
4264224Sgblack@eecs.umich.edutemplate
4274224Sgblack@eecs.umich.eduFault
4282623SN/ATimingSimpleCPU::write(uint64_t data, Addr addr,
4292623SN/A                       unsigned flags, uint64_t *res);
4302623SN/A
4312623SN/Atemplate
4322623SN/AFault
4332623SN/ATimingSimpleCPU::write(uint32_t data, Addr addr,
4342623SN/A                       unsigned flags, uint64_t *res);
4352623SN/A
4362623SN/Atemplate
4372623SN/AFault
4382623SN/ATimingSimpleCPU::write(uint16_t data, Addr addr,
4392623SN/A                       unsigned flags, uint64_t *res);
4402623SN/A
4412623SN/Atemplate
4422623SN/AFault
4432623SN/ATimingSimpleCPU::write(uint8_t data, Addr addr,
4442623SN/A                       unsigned flags, uint64_t *res);
4452623SN/A
4462623SN/A#endif //DOXYGEN_SHOULD_SKIP_THIS
4472623SN/A
4482623SN/Atemplate<>
4492623SN/AFault
4502623SN/ATimingSimpleCPU::write(double data, Addr addr, unsigned flags, uint64_t *res)
4512623SN/A{
4522623SN/A    return write(*(uint64_t*)&data, addr, flags, res);
4532623SN/A}
4542623SN/A
4552623SN/Atemplate<>
4562623SN/AFault
4572623SN/ATimingSimpleCPU::write(float data, Addr addr, unsigned flags, uint64_t *res)
4582623SN/A{
4592623SN/A    return write(*(uint32_t*)&data, addr, flags, res);
4602623SN/A}
4612623SN/A
4622623SN/A
4632623SN/Atemplate<>
4642623SN/AFault
4652623SN/ATimingSimpleCPU::write(int32_t data, Addr addr, unsigned flags, uint64_t *res)
4662623SN/A{
4672623SN/A    return write((uint32_t)data, addr, flags, res);
4682623SN/A}
4692623SN/A
4702623SN/A
4712623SN/Avoid
4722623SN/ATimingSimpleCPU::fetch()
4732623SN/A{
4743387Sgblack@eecs.umich.edu    if (!curStaticInst || !curStaticInst->isDelayedCommit())
4753387Sgblack@eecs.umich.edu        checkForInterrupts();
4762631SN/A
4772663Sstever@eecs.umich.edu    Request *ifetch_req = new Request();
4785169Ssaidi@eecs.umich.edu    ifetch_req->setThreadContext(cpuId, /* thread ID */ 0);
4792662Sstever@eecs.umich.edu    Fault fault = setupFetchRequest(ifetch_req);
4802623SN/A
4814022Sstever@eecs.umich.edu    ifetch_pkt = new Packet(ifetch_req, MemCmd::ReadReq, Packet::Broadcast);
4822623SN/A    ifetch_pkt->dataStatic(&inst);
4832623SN/A
4842623SN/A    if (fault == NoFault) {
4852630SN/A        if (!icachePort.sendTiming(ifetch_pkt)) {
4862623SN/A            // Need to wait for retry
4872623SN/A            _status = IcacheRetry;
4882623SN/A        } else {
4892623SN/A            // Need to wait for cache to respond
4902623SN/A            _status = IcacheWaitResponse;
4912623SN/A            // ownership of packet transferred to memory system
4922623SN/A            ifetch_pkt = NULL;
4932623SN/A        }
4942623SN/A    } else {
4953658Sktlim@umich.edu        delete ifetch_req;
4963658Sktlim@umich.edu        delete ifetch_pkt;
4972644Sstever@eecs.umich.edu        // fetch fault: advance directly to next instruction (fault handler)
4982644Sstever@eecs.umich.edu        advanceInst(fault);
4992623SN/A    }
5003222Sktlim@umich.edu
5015099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
5023222Sktlim@umich.edu    previousTick = curTick;
5032623SN/A}
5042623SN/A
5052623SN/A
5062623SN/Avoid
5072644Sstever@eecs.umich.eduTimingSimpleCPU::advanceInst(Fault fault)
5082623SN/A{
5092623SN/A    advancePC(fault);
5102623SN/A
5112631SN/A    if (_status == Running) {
5122631SN/A        // kick off fetch of next instruction... callback from icache
5132631SN/A        // response will cause that instruction to be executed,
5142631SN/A        // keeping the CPU running.
5152631SN/A        fetch();
5162631SN/A    }
5172623SN/A}
5182623SN/A
5192623SN/A
5202623SN/Avoid
5213349Sbinkertn@umich.eduTimingSimpleCPU::completeIfetch(PacketPtr pkt)
5222623SN/A{
5232623SN/A    // received a response from the icache: execute the received
5242623SN/A    // instruction
5254870Sstever@eecs.umich.edu    assert(!pkt->isError());
5262623SN/A    assert(_status == IcacheWaitResponse);
5272798Sktlim@umich.edu
5282623SN/A    _status = Running;
5292644Sstever@eecs.umich.edu
5305099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
5313222Sktlim@umich.edu    previousTick = curTick;
5323222Sktlim@umich.edu
5332839Sktlim@umich.edu    if (getState() == SimObject::Draining) {
5343658Sktlim@umich.edu        delete pkt->req;
5353658Sktlim@umich.edu        delete pkt;
5363658Sktlim@umich.edu
5372839Sktlim@umich.edu        completeDrain();
5382798Sktlim@umich.edu        return;
5392798Sktlim@umich.edu    }
5402798Sktlim@umich.edu
5412623SN/A    preExecute();
5422644Sstever@eecs.umich.edu    if (curStaticInst->isMemRef() && !curStaticInst->isDataPrefetch()) {
5432623SN/A        // load or store: just send to dcache
5442623SN/A        Fault fault = curStaticInst->initiateAcc(this, traceData);
5453170Sstever@eecs.umich.edu        if (_status != Running) {
5463170Sstever@eecs.umich.edu            // instruction will complete in dcache response callback
5473170Sstever@eecs.umich.edu            assert(_status == DcacheWaitResponse || _status == DcacheRetry);
5483170Sstever@eecs.umich.edu            assert(fault == NoFault);
5492644Sstever@eecs.umich.edu        } else {
5503170Sstever@eecs.umich.edu            if (fault == NoFault) {
5513170Sstever@eecs.umich.edu                // early fail on store conditional: complete now
5523170Sstever@eecs.umich.edu                assert(dcache_pkt != NULL);
5533170Sstever@eecs.umich.edu                fault = curStaticInst->completeAcc(dcache_pkt, this,
5543170Sstever@eecs.umich.edu                                                   traceData);
5553170Sstever@eecs.umich.edu                delete dcache_pkt->req;
5563170Sstever@eecs.umich.edu                delete dcache_pkt;
5573170Sstever@eecs.umich.edu                dcache_pkt = NULL;
5584998Sgblack@eecs.umich.edu
5594998Sgblack@eecs.umich.edu                // keep an instruction count
5604998Sgblack@eecs.umich.edu                if (fault == NoFault)
5614998Sgblack@eecs.umich.edu                    countInst();
5625001Sgblack@eecs.umich.edu            } else if (traceData) {
5635001Sgblack@eecs.umich.edu                // If there was a fault, we shouldn't trace this instruction.
5645001Sgblack@eecs.umich.edu                delete traceData;
5655001Sgblack@eecs.umich.edu                traceData = NULL;
5663170Sstever@eecs.umich.edu            }
5674998Sgblack@eecs.umich.edu
5682644Sstever@eecs.umich.edu            postExecute();
5695103Ssaidi@eecs.umich.edu            // @todo remove me after debugging with legion done
5705103Ssaidi@eecs.umich.edu            if (curStaticInst && (!curStaticInst->isMicroop() ||
5715103Ssaidi@eecs.umich.edu                        curStaticInst->isFirstMicroop()))
5725103Ssaidi@eecs.umich.edu                instCnt++;
5732644Sstever@eecs.umich.edu            advanceInst(fault);
5742644Sstever@eecs.umich.edu        }
5752623SN/A    } else {
5762623SN/A        // non-memory instruction: execute completely now
5772623SN/A        Fault fault = curStaticInst->execute(this, traceData);
5784998Sgblack@eecs.umich.edu
5794998Sgblack@eecs.umich.edu        // keep an instruction count
5804998Sgblack@eecs.umich.edu        if (fault == NoFault)
5814998Sgblack@eecs.umich.edu            countInst();
5825001Sgblack@eecs.umich.edu        else if (traceData) {
5835001Sgblack@eecs.umich.edu            // If there was a fault, we shouldn't trace this instruction.
5845001Sgblack@eecs.umich.edu            delete traceData;
5855001Sgblack@eecs.umich.edu            traceData = NULL;
5865001Sgblack@eecs.umich.edu        }
5874998Sgblack@eecs.umich.edu
5882644Sstever@eecs.umich.edu        postExecute();
5895103Ssaidi@eecs.umich.edu        // @todo remove me after debugging with legion done
5905103Ssaidi@eecs.umich.edu        if (curStaticInst && (!curStaticInst->isMicroop() ||
5915103Ssaidi@eecs.umich.edu                    curStaticInst->isFirstMicroop()))
5925103Ssaidi@eecs.umich.edu            instCnt++;
5932644Sstever@eecs.umich.edu        advanceInst(fault);
5942623SN/A    }
5953658Sktlim@umich.edu
5963658Sktlim@umich.edu    delete pkt->req;
5973658Sktlim@umich.edu    delete pkt;
5982623SN/A}
5992623SN/A
6002948Ssaidi@eecs.umich.eduvoid
6012948Ssaidi@eecs.umich.eduTimingSimpleCPU::IcachePort::ITickEvent::process()
6022948Ssaidi@eecs.umich.edu{
6032948Ssaidi@eecs.umich.edu    cpu->completeIfetch(pkt);
6042948Ssaidi@eecs.umich.edu}
6052623SN/A
6062623SN/Abool
6073349Sbinkertn@umich.eduTimingSimpleCPU::IcachePort::recvTiming(PacketPtr pkt)
6082623SN/A{
6094986Ssaidi@eecs.umich.edu    if (pkt->isResponse() && !pkt->wasNacked()) {
6103310Srdreslin@umich.edu        // delay processing of returned data until next CPU clock edge
6114584Ssaidi@eecs.umich.edu        Tick next_tick = cpu->nextCycle(curTick);
6122948Ssaidi@eecs.umich.edu
6133495Sktlim@umich.edu        if (next_tick == curTick)
6143310Srdreslin@umich.edu            cpu->completeIfetch(pkt);
6153310Srdreslin@umich.edu        else
6163495Sktlim@umich.edu            tickEvent.schedule(pkt, next_tick);
6172948Ssaidi@eecs.umich.edu
6183310Srdreslin@umich.edu        return true;
6193310Srdreslin@umich.edu    }
6204870Sstever@eecs.umich.edu    else if (pkt->wasNacked()) {
6214433Ssaidi@eecs.umich.edu        assert(cpu->_status == IcacheWaitResponse);
6224433Ssaidi@eecs.umich.edu        pkt->reinitNacked();
6234433Ssaidi@eecs.umich.edu        if (!sendTiming(pkt)) {
6244433Ssaidi@eecs.umich.edu            cpu->_status = IcacheRetry;
6254433Ssaidi@eecs.umich.edu            cpu->ifetch_pkt = pkt;
6264433Ssaidi@eecs.umich.edu        }
6273310Srdreslin@umich.edu    }
6284433Ssaidi@eecs.umich.edu    //Snooping a Coherence Request, do nothing
6294433Ssaidi@eecs.umich.edu    return true;
6302623SN/A}
6312623SN/A
6322657Ssaidi@eecs.umich.eduvoid
6332623SN/ATimingSimpleCPU::IcachePort::recvRetry()
6342623SN/A{
6352623SN/A    // we shouldn't get a retry unless we have a packet that we're
6362623SN/A    // waiting to transmit
6372623SN/A    assert(cpu->ifetch_pkt != NULL);
6382623SN/A    assert(cpu->_status == IcacheRetry);
6393349Sbinkertn@umich.edu    PacketPtr tmp = cpu->ifetch_pkt;
6402657Ssaidi@eecs.umich.edu    if (sendTiming(tmp)) {
6412657Ssaidi@eecs.umich.edu        cpu->_status = IcacheWaitResponse;
6422657Ssaidi@eecs.umich.edu        cpu->ifetch_pkt = NULL;
6432657Ssaidi@eecs.umich.edu    }
6442623SN/A}
6452623SN/A
6462623SN/Avoid
6473349Sbinkertn@umich.eduTimingSimpleCPU::completeDataAccess(PacketPtr pkt)
6482623SN/A{
6492623SN/A    // received a response from the dcache: complete the load or store
6502623SN/A    // instruction
6514870Sstever@eecs.umich.edu    assert(!pkt->isError());
6522623SN/A    assert(_status == DcacheWaitResponse);
6532623SN/A    _status = Running;
6542623SN/A
6555099Ssaidi@eecs.umich.edu    numCycles += tickToCycles(curTick - previousTick);
6563222Sktlim@umich.edu    previousTick = curTick;
6573184Srdreslin@umich.edu
6582623SN/A    Fault fault = curStaticInst->completeAcc(pkt, this, traceData);
6592623SN/A
6604998Sgblack@eecs.umich.edu    // keep an instruction count
6614998Sgblack@eecs.umich.edu    if (fault == NoFault)
6624998Sgblack@eecs.umich.edu        countInst();
6635001Sgblack@eecs.umich.edu    else if (traceData) {
6645001Sgblack@eecs.umich.edu        // If there was a fault, we shouldn't trace this instruction.
6655001Sgblack@eecs.umich.edu        delete traceData;
6665001Sgblack@eecs.umich.edu        traceData = NULL;
6675001Sgblack@eecs.umich.edu    }
6684998Sgblack@eecs.umich.edu
6694878Sstever@eecs.umich.edu    if (pkt->isRead() && pkt->isLocked()) {
6703170Sstever@eecs.umich.edu        TheISA::handleLockedRead(thread, pkt->req);
6713170Sstever@eecs.umich.edu    }
6723170Sstever@eecs.umich.edu
6732644Sstever@eecs.umich.edu    delete pkt->req;
6742644Sstever@eecs.umich.edu    delete pkt;
6752644Sstever@eecs.umich.edu
6763184Srdreslin@umich.edu    postExecute();
6773227Sktlim@umich.edu
6783201Shsul@eecs.umich.edu    if (getState() == SimObject::Draining) {
6793201Shsul@eecs.umich.edu        advancePC(fault);
6803201Shsul@eecs.umich.edu        completeDrain();
6813201Shsul@eecs.umich.edu
6823201Shsul@eecs.umich.edu        return;
6833201Shsul@eecs.umich.edu    }
6843201Shsul@eecs.umich.edu
6852644Sstever@eecs.umich.edu    advanceInst(fault);
6862623SN/A}
6872623SN/A
6882623SN/A
6892798Sktlim@umich.eduvoid
6902839Sktlim@umich.eduTimingSimpleCPU::completeDrain()
6912798Sktlim@umich.edu{
6922839Sktlim@umich.edu    DPRINTF(Config, "Done draining\n");
6932901Ssaidi@eecs.umich.edu    changeState(SimObject::Drained);
6942839Sktlim@umich.edu    drainEvent->process();
6952798Sktlim@umich.edu}
6962623SN/A
6974192Sktlim@umich.eduvoid
6984192Sktlim@umich.eduTimingSimpleCPU::DcachePort::setPeer(Port *port)
6994192Sktlim@umich.edu{
7004192Sktlim@umich.edu    Port::setPeer(port);
7014192Sktlim@umich.edu
7024192Sktlim@umich.edu#if FULL_SYSTEM
7034192Sktlim@umich.edu    // Update the ThreadContext's memory ports (Functional/Virtual
7044192Sktlim@umich.edu    // Ports)
7054192Sktlim@umich.edu    cpu->tcBase()->connectMemPorts();
7064192Sktlim@umich.edu#endif
7074192Sktlim@umich.edu}
7084192Sktlim@umich.edu
7092623SN/Abool
7103349Sbinkertn@umich.eduTimingSimpleCPU::DcachePort::recvTiming(PacketPtr pkt)
7112623SN/A{
7124986Ssaidi@eecs.umich.edu    if (pkt->isResponse() && !pkt->wasNacked()) {
7133310Srdreslin@umich.edu        // delay processing of returned data until next CPU clock edge
7144584Ssaidi@eecs.umich.edu        Tick next_tick = cpu->nextCycle(curTick);
7152948Ssaidi@eecs.umich.edu
7163495Sktlim@umich.edu        if (next_tick == curTick)
7173310Srdreslin@umich.edu            cpu->completeDataAccess(pkt);
7183310Srdreslin@umich.edu        else
7193495Sktlim@umich.edu            tickEvent.schedule(pkt, next_tick);
7202948Ssaidi@eecs.umich.edu
7213310Srdreslin@umich.edu        return true;
7223310Srdreslin@umich.edu    }
7234870Sstever@eecs.umich.edu    else if (pkt->wasNacked()) {
7244433Ssaidi@eecs.umich.edu        assert(cpu->_status == DcacheWaitResponse);
7254433Ssaidi@eecs.umich.edu        pkt->reinitNacked();
7264433Ssaidi@eecs.umich.edu        if (!sendTiming(pkt)) {
7274433Ssaidi@eecs.umich.edu            cpu->_status = DcacheRetry;
7284433Ssaidi@eecs.umich.edu            cpu->dcache_pkt = pkt;
7294433Ssaidi@eecs.umich.edu        }
7303310Srdreslin@umich.edu    }
7314433Ssaidi@eecs.umich.edu    //Snooping a Coherence Request, do nothing
7324433Ssaidi@eecs.umich.edu    return true;
7332948Ssaidi@eecs.umich.edu}
7342948Ssaidi@eecs.umich.edu
7352948Ssaidi@eecs.umich.eduvoid
7362948Ssaidi@eecs.umich.eduTimingSimpleCPU::DcachePort::DTickEvent::process()
7372948Ssaidi@eecs.umich.edu{
7382630SN/A    cpu->completeDataAccess(pkt);
7392623SN/A}
7402623SN/A
7412657Ssaidi@eecs.umich.eduvoid
7422623SN/ATimingSimpleCPU::DcachePort::recvRetry()
7432623SN/A{
7442623SN/A    // we shouldn't get a retry unless we have a packet that we're
7452623SN/A    // waiting to transmit
7462623SN/A    assert(cpu->dcache_pkt != NULL);
7472623SN/A    assert(cpu->_status == DcacheRetry);
7483349Sbinkertn@umich.edu    PacketPtr tmp = cpu->dcache_pkt;
7492657Ssaidi@eecs.umich.edu    if (sendTiming(tmp)) {
7502657Ssaidi@eecs.umich.edu        cpu->_status = DcacheWaitResponse;
7513170Sstever@eecs.umich.edu        // memory system takes ownership of packet
7522657Ssaidi@eecs.umich.edu        cpu->dcache_pkt = NULL;
7532657Ssaidi@eecs.umich.edu    }
7542623SN/A}
7552623SN/A
7565103Ssaidi@eecs.umich.eduTimingSimpleCPU::IprEvent::IprEvent(Packet *_pkt, TimingSimpleCPU *_cpu, Tick t)
7575103Ssaidi@eecs.umich.edu    : Event(&mainEventQueue), pkt(_pkt), cpu(_cpu)
7585103Ssaidi@eecs.umich.edu{
7595103Ssaidi@eecs.umich.edu    schedule(t);
7605103Ssaidi@eecs.umich.edu}
7615103Ssaidi@eecs.umich.edu
7625103Ssaidi@eecs.umich.eduvoid
7635103Ssaidi@eecs.umich.eduTimingSimpleCPU::IprEvent::process()
7645103Ssaidi@eecs.umich.edu{
7655103Ssaidi@eecs.umich.edu    cpu->completeDataAccess(pkt);
7665103Ssaidi@eecs.umich.edu}
7675103Ssaidi@eecs.umich.edu
7685103Ssaidi@eecs.umich.educonst char *
7695103Ssaidi@eecs.umich.eduTimingSimpleCPU::IprEvent::description()
7705103Ssaidi@eecs.umich.edu{
7715103Ssaidi@eecs.umich.edu    return "Timing Simple CPU Delay IPR event";
7725103Ssaidi@eecs.umich.edu}
7735103Ssaidi@eecs.umich.edu
7742623SN/A
7752623SN/A////////////////////////////////////////////////////////////////////////
7762623SN/A//
7772623SN/A//  TimingSimpleCPU Simulation Object
7782623SN/A//
7794762Snate@binkert.orgTimingSimpleCPU *
7804762Snate@binkert.orgTimingSimpleCPUParams::create()
7812623SN/A{
7822623SN/A    TimingSimpleCPU::Params *params = new TimingSimpleCPU::Params();
7834762Snate@binkert.org    params->name = name;
7842623SN/A    params->numberOfThreads = 1;
7852623SN/A    params->max_insts_any_thread = max_insts_any_thread;
7862623SN/A    params->max_insts_all_threads = max_insts_all_threads;
7872623SN/A    params->max_loads_any_thread = max_loads_any_thread;
7882623SN/A    params->max_loads_all_threads = max_loads_all_threads;
7893119Sktlim@umich.edu    params->progress_interval = progress_interval;
7902623SN/A    params->deferRegistration = defer_registration;
7912623SN/A    params->clock = clock;
7923661Srdreslin@umich.edu    params->phase = phase;
7932623SN/A    params->functionTrace = function_trace;
7942623SN/A    params->functionTraceStart = function_trace_start;
7952901Ssaidi@eecs.umich.edu    params->system = system;
7963170Sstever@eecs.umich.edu    params->cpu_id = cpu_id;
7974776Sgblack@eecs.umich.edu    params->tracer = tracer;
7982623SN/A
7992623SN/A    params->itb = itb;
8002623SN/A    params->dtb = dtb;
8014997Sgblack@eecs.umich.edu#if FULL_SYSTEM
8022623SN/A    params->profile = profile;
8033617Sbinkertn@umich.edu    params->do_quiesce = do_quiesce;
8043617Sbinkertn@umich.edu    params->do_checkpoint_insts = do_checkpoint_insts;
8053617Sbinkertn@umich.edu    params->do_statistics_insts = do_statistics_insts;
8062623SN/A#else
8074762Snate@binkert.org    if (workload.size() != 1)
8084762Snate@binkert.org        panic("only one workload allowed");
8094762Snate@binkert.org    params->process = workload[0];
8102623SN/A#endif
8112623SN/A
8122623SN/A    TimingSimpleCPU *cpu = new TimingSimpleCPU(params);
8132623SN/A    return cpu;
8142623SN/A}
815