base.hh revision 5807
12SN/A/*
21762SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292665Ssaidi@eecs.umich.edu *          Dave Greene
302665Ssaidi@eecs.umich.edu *          Nathan Binkert
312SN/A */
322SN/A
332623SN/A#ifndef __CPU_SIMPLE_BASE_HH__
342623SN/A#define __CPU_SIMPLE_BASE_HH__
352SN/A
364182Sgblack@eecs.umich.edu#include "arch/predecoder.hh"
371354SN/A#include "base/statistics.hh"
381858SN/A#include "config/full_system.hh"
391717SN/A#include "cpu/base.hh"
402683Sktlim@umich.edu#include "cpu/simple_thread.hh"
411354SN/A#include "cpu/pc_event.hh"
421354SN/A#include "cpu/static_inst.hh"
432387SN/A#include "mem/packet.hh"
442387SN/A#include "mem/port.hh"
452387SN/A#include "mem/request.hh"
4656SN/A#include "sim/eventq.hh"
475348Ssaidi@eecs.umich.edu#include "sim/system.hh"
482SN/A
492SN/A// forward declarations
501858SN/A#if FULL_SYSTEM
512SN/Aclass Processor;
523453Sgblack@eecs.umich.edunamespace TheISA
533453Sgblack@eecs.umich.edu{
543453Sgblack@eecs.umich.edu    class ITB;
553453Sgblack@eecs.umich.edu    class DTB;
563453Sgblack@eecs.umich.edu}
572462SN/Aclass MemObject;
582SN/A
59715SN/A#else
60715SN/A
61715SN/Aclass Process;
62715SN/A
632SN/A#endif // FULL_SYSTEM
642SN/A
653960Sgblack@eecs.umich.educlass RemoteGDB;
663960Sgblack@eecs.umich.educlass GDBListener;
673960Sgblack@eecs.umich.edu
684182Sgblack@eecs.umich.edunamespace TheISA
694182Sgblack@eecs.umich.edu{
704182Sgblack@eecs.umich.edu    class Predecoder;
714182Sgblack@eecs.umich.edu}
722680Sktlim@umich.educlass ThreadContext;
73237SN/Aclass Checkpoint;
742SN/A
752SN/Anamespace Trace {
762SN/A    class InstRecord;
772SN/A}
782SN/A
795529Snate@binkert.orgclass BaseSimpleCPUParams;
805529Snate@binkert.org
812420SN/A
822623SN/Aclass BaseSimpleCPU : public BaseCPU
832SN/A{
842107SN/A  protected:
852159SN/A    typedef TheISA::MiscReg MiscReg;
862455SN/A    typedef TheISA::FloatReg FloatReg;
872455SN/A    typedef TheISA::FloatRegBits FloatRegBits;
882386SN/A
892623SN/A  protected:
902SN/A    Trace::InstRecord *traceData;
911371SN/A
925348Ssaidi@eecs.umich.edu    inline void checkPcEventQueue() {
935348Ssaidi@eecs.umich.edu        Addr oldpc;
945348Ssaidi@eecs.umich.edu        do {
955348Ssaidi@eecs.umich.edu            oldpc = thread->readPC();
965348Ssaidi@eecs.umich.edu            system->pcEventQueue.service(tc);
975348Ssaidi@eecs.umich.edu        } while (oldpc != thread->readPC());
985348Ssaidi@eecs.umich.edu    }
995348Ssaidi@eecs.umich.edu
1002SN/A  public:
1015807Snate@binkert.org    void wakeup();
1022SN/A
1032SN/A    void zero_fill_64(Addr addr) {
1042SN/A      static int warned = 0;
1052SN/A      if (!warned) {
1062SN/A        warn ("WH64 is not implemented");
1072SN/A        warned = 1;
1082SN/A      }
1092SN/A    };
1102SN/A
1111400SN/A  public:
1125529Snate@binkert.org    BaseSimpleCPU(BaseSimpleCPUParams *params);
1132623SN/A    virtual ~BaseSimpleCPU();
1142SN/A
1151400SN/A  public:
1162683Sktlim@umich.edu    /** SimpleThread object, provides all the architectural state. */
1172683Sktlim@umich.edu    SimpleThread *thread;
1182190SN/A
1192683Sktlim@umich.edu    /** ThreadContext object, provides an interface for external
1202683Sktlim@umich.edu     * objects to modify this thread's state.
1212683Sktlim@umich.edu     */
1222680Sktlim@umich.edu    ThreadContext *tc;
1235169Ssaidi@eecs.umich.edu  protected:
1245169Ssaidi@eecs.umich.edu
1255496Ssaidi@eecs.umich.edu    enum Status {
1265496Ssaidi@eecs.umich.edu        Idle,
1275496Ssaidi@eecs.umich.edu        Running,
1285496Ssaidi@eecs.umich.edu        IcacheRetry,
1295496Ssaidi@eecs.umich.edu        IcacheWaitResponse,
1305496Ssaidi@eecs.umich.edu        IcacheWaitSwitch,
1315496Ssaidi@eecs.umich.edu        DcacheRetry,
1325496Ssaidi@eecs.umich.edu        DcacheWaitResponse,
1335496Ssaidi@eecs.umich.edu        DcacheWaitSwitch,
1345496Ssaidi@eecs.umich.edu        SwitchedOut
1355496Ssaidi@eecs.umich.edu    };
1365496Ssaidi@eecs.umich.edu
1375496Ssaidi@eecs.umich.edu    Status _status;
1385496Ssaidi@eecs.umich.edu
1395169Ssaidi@eecs.umich.edu  public:
1402SN/A
1411858SN/A#if FULL_SYSTEM
1422SN/A    Addr dbg_vtophys(Addr addr);
1432SN/A
1442SN/A    bool interval_stats;
1452SN/A#endif
1462SN/A
1472SN/A    // current instruction
1484181Sgblack@eecs.umich.edu    TheISA::MachInst inst;
1494181Sgblack@eecs.umich.edu
1504182Sgblack@eecs.umich.edu    // The predecoder
1514182Sgblack@eecs.umich.edu    TheISA::Predecoder predecoder;
1522SN/A
1532107SN/A    StaticInstPtr curStaticInst;
1543276Sgblack@eecs.umich.edu    StaticInstPtr curMacroStaticInst;
1551469SN/A
1564377Sgblack@eecs.umich.edu    //This is the offset from the current pc that fetch should be performed at
1574377Sgblack@eecs.umich.edu    Addr fetchOffset;
1584377Sgblack@eecs.umich.edu    //This flag says to stay at the current pc. This is useful for
1594377Sgblack@eecs.umich.edu    //instructions which go beyond MachInst boundaries.
1604377Sgblack@eecs.umich.edu    bool stayAtPC;
1614377Sgblack@eecs.umich.edu
1622623SN/A    void checkForInterrupts();
1632662Sstever@eecs.umich.edu    Fault setupFetchRequest(Request *req);
1642623SN/A    void preExecute();
1652623SN/A    void postExecute();
1662623SN/A    void advancePC(Fault fault);
167180SN/A
168393SN/A    virtual void deallocateContext(int thread_num);
169393SN/A    virtual void haltContext(int thread_num);
1702SN/A
1712SN/A    // statistics
172334SN/A    virtual void regStats();
173334SN/A    virtual void resetStats();
1742SN/A
1752SN/A    // number of simulated instructions
1762SN/A    Counter numInst;
177334SN/A    Counter startNumInst;
178729SN/A    Stats::Scalar<> numInsts;
179707SN/A
1804998Sgblack@eecs.umich.edu    void countInst()
1814998Sgblack@eecs.umich.edu    {
1824998Sgblack@eecs.umich.edu        numInst++;
1834998Sgblack@eecs.umich.edu        numInsts++;
1844998Sgblack@eecs.umich.edu
1854998Sgblack@eecs.umich.edu        thread->funcExeInst++;
1864998Sgblack@eecs.umich.edu    }
1874998Sgblack@eecs.umich.edu
188707SN/A    virtual Counter totalInstructions() const
189707SN/A    {
190707SN/A        return numInst - startNumInst;
191707SN/A    }
1922SN/A
1934564Sgblack@eecs.umich.edu    // Mask to align PCs to MachInst sized boundaries
1944564Sgblack@eecs.umich.edu    static const Addr PCMask = ~((Addr)sizeof(TheISA::MachInst) - 1);
1954564Sgblack@eecs.umich.edu
1962SN/A    // number of simulated memory references
197729SN/A    Stats::Scalar<> numMemRefs;
1982SN/A
199124SN/A    // number of simulated loads
200124SN/A    Counter numLoad;
201334SN/A    Counter startNumLoad;
202124SN/A
2032SN/A    // number of idle cycles
204729SN/A    Stats::Average<> notIdleFraction;
205729SN/A    Stats::Formula idleFraction;
2062SN/A
2072390SN/A    // number of cycles stalled for I-cache responses
208729SN/A    Stats::Scalar<> icacheStallCycles;
2092SN/A    Counter lastIcacheStall;
2102SN/A
2112390SN/A    // number of cycles stalled for I-cache retries
2122390SN/A    Stats::Scalar<> icacheRetryCycles;
2132390SN/A    Counter lastIcacheRetry;
2142390SN/A
2152390SN/A    // number of cycles stalled for D-cache responses
216729SN/A    Stats::Scalar<> dcacheStallCycles;
2172SN/A    Counter lastDcacheStall;
2182SN/A
2192390SN/A    // number of cycles stalled for D-cache retries
2202390SN/A    Stats::Scalar<> dcacheRetryCycles;
2212390SN/A    Counter lastDcacheRetry;
2222390SN/A
223217SN/A    virtual void serialize(std::ostream &os);
224237SN/A    virtual void unserialize(Checkpoint *cp, const std::string &section);
2252SN/A
2261371SN/A    // These functions are only used in CPU models that split
2271371SN/A    // effective address computation from the actual memory access.
2282623SN/A    void setEA(Addr EA) { panic("BaseSimpleCPU::setEA() not implemented\n"); }
2295543Ssaidi@eecs.umich.edu    Addr getEA()        { panic("BaseSimpleCPU::getEA() not implemented\n");
2303918Ssaidi@eecs.umich.edu        M5_DUMMY_RETURN}
2311371SN/A
232581SN/A    void prefetch(Addr addr, unsigned flags)
2332SN/A    {
2342SN/A        // need to do this...
2352SN/A    }
2362SN/A
237753SN/A    void writeHint(Addr addr, int size, unsigned flags)
2382SN/A    {
2392SN/A        // need to do this...
2402SN/A    }
241594SN/A
2424661Sksewell@umich.edu
243595SN/A    Fault copySrcTranslate(Addr src);
244594SN/A
245595SN/A    Fault copy(Addr dest);
246705SN/A
247726SN/A    // The register accessor methods provide the index of the
248726SN/A    // instruction's operand (e.g., 0 or 1), not the architectural
249726SN/A    // register index, to simplify the implementation of register
250726SN/A    // renaming.  We find the architectural register index by indexing
251726SN/A    // into the instruction's own operand index table.  Note that a
252726SN/A    // raw pointer to the StaticInst is provided instead of a
253726SN/A    // ref-counted StaticInstPtr to redice overhead.  This is fine as
254726SN/A    // long as these methods don't copy the pointer into any long-term
255726SN/A    // storage (which is pretty hard to imagine they would have reason
256726SN/A    // to do).
257705SN/A
2583735Sstever@eecs.umich.edu    uint64_t readIntRegOperand(const StaticInst *si, int idx)
259726SN/A    {
2602683Sktlim@umich.edu        return thread->readIntReg(si->srcRegIdx(idx));
261726SN/A    }
262705SN/A
2633735Sstever@eecs.umich.edu    FloatReg readFloatRegOperand(const StaticInst *si, int idx, int width)
264726SN/A    {
265726SN/A        int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
2662683Sktlim@umich.edu        return thread->readFloatReg(reg_idx, width);
267726SN/A    }
268705SN/A
2693735Sstever@eecs.umich.edu    FloatReg readFloatRegOperand(const StaticInst *si, int idx)
270726SN/A    {
271726SN/A        int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
2722683Sktlim@umich.edu        return thread->readFloatReg(reg_idx);
273726SN/A    }
274705SN/A
2753735Sstever@eecs.umich.edu    FloatRegBits readFloatRegOperandBits(const StaticInst *si, int idx,
2763735Sstever@eecs.umich.edu                                         int width)
277726SN/A    {
278726SN/A        int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
2792683Sktlim@umich.edu        return thread->readFloatRegBits(reg_idx, width);
2802455SN/A    }
2812455SN/A
2823735Sstever@eecs.umich.edu    FloatRegBits readFloatRegOperandBits(const StaticInst *si, int idx)
2832455SN/A    {
2842455SN/A        int reg_idx = si->srcRegIdx(idx) - TheISA::FP_Base_DepTag;
2852683Sktlim@umich.edu        return thread->readFloatRegBits(reg_idx);
286726SN/A    }
287705SN/A
2883735Sstever@eecs.umich.edu    void setIntRegOperand(const StaticInst *si, int idx, uint64_t val)
289726SN/A    {
2902683Sktlim@umich.edu        thread->setIntReg(si->destRegIdx(idx), val);
291726SN/A    }
292705SN/A
2933735Sstever@eecs.umich.edu    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val,
2943735Sstever@eecs.umich.edu                            int width)
295726SN/A    {
296726SN/A        int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
2972683Sktlim@umich.edu        thread->setFloatReg(reg_idx, val, width);
298726SN/A    }
299705SN/A
3003735Sstever@eecs.umich.edu    void setFloatRegOperand(const StaticInst *si, int idx, FloatReg val)
301726SN/A    {
302726SN/A        int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
3032683Sktlim@umich.edu        thread->setFloatReg(reg_idx, val);
304726SN/A    }
305726SN/A
3063735Sstever@eecs.umich.edu    void setFloatRegOperandBits(const StaticInst *si, int idx,
3073735Sstever@eecs.umich.edu                                FloatRegBits val, int width)
308726SN/A    {
309726SN/A        int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
3102683Sktlim@umich.edu        thread->setFloatRegBits(reg_idx, val, width);
3112455SN/A    }
3122455SN/A
3133735Sstever@eecs.umich.edu    void setFloatRegOperandBits(const StaticInst *si, int idx,
3143735Sstever@eecs.umich.edu                                FloatRegBits val)
3152455SN/A    {
3162455SN/A        int reg_idx = si->destRegIdx(idx) - TheISA::FP_Base_DepTag;
3172683Sktlim@umich.edu        thread->setFloatRegBits(reg_idx, val);
318726SN/A    }
319705SN/A
3202683Sktlim@umich.edu    uint64_t readPC() { return thread->readPC(); }
3214950Sgblack@eecs.umich.edu    uint64_t readMicroPC() { return thread->readMicroPC(); }
3222683Sktlim@umich.edu    uint64_t readNextPC() { return thread->readNextPC(); }
3234950Sgblack@eecs.umich.edu    uint64_t readNextMicroPC() { return thread->readNextMicroPC(); }
3242683Sktlim@umich.edu    uint64_t readNextNPC() { return thread->readNextNPC(); }
3252447SN/A
3262683Sktlim@umich.edu    void setPC(uint64_t val) { thread->setPC(val); }
3274950Sgblack@eecs.umich.edu    void setMicroPC(uint64_t val) { thread->setMicroPC(val); }
3282683Sktlim@umich.edu    void setNextPC(uint64_t val) { thread->setNextPC(val); }
3294950Sgblack@eecs.umich.edu    void setNextMicroPC(uint64_t val) { thread->setNextMicroPC(val); }
3302683Sktlim@umich.edu    void setNextNPC(uint64_t val) { thread->setNextNPC(val); }
331705SN/A
3324172Ssaidi@eecs.umich.edu    MiscReg readMiscRegNoEffect(int misc_reg)
3334172Ssaidi@eecs.umich.edu    {
3344172Ssaidi@eecs.umich.edu        return thread->readMiscRegNoEffect(misc_reg);
3354172Ssaidi@eecs.umich.edu    }
3364172Ssaidi@eecs.umich.edu
3372159SN/A    MiscReg readMiscReg(int misc_reg)
3382159SN/A    {
3392683Sktlim@umich.edu        return thread->readMiscReg(misc_reg);
3402159SN/A    }
341705SN/A
3424172Ssaidi@eecs.umich.edu    void setMiscRegNoEffect(int misc_reg, const MiscReg &val)
3432159SN/A    {
3444172Ssaidi@eecs.umich.edu        return thread->setMiscRegNoEffect(misc_reg, val);
3452159SN/A    }
3462159SN/A
3473468Sgblack@eecs.umich.edu    void setMiscReg(int misc_reg, const MiscReg &val)
3482159SN/A    {
3492683Sktlim@umich.edu        return thread->setMiscReg(misc_reg, val);
3502159SN/A    }
3512159SN/A
3524185Ssaidi@eecs.umich.edu    MiscReg readMiscRegOperandNoEffect(const StaticInst *si, int idx)
3532159SN/A    {
3544172Ssaidi@eecs.umich.edu        int reg_idx = si->srcRegIdx(idx) - TheISA::Ctrl_Base_DepTag;
3554172Ssaidi@eecs.umich.edu        return thread->readMiscRegNoEffect(reg_idx);
3562159SN/A    }
357705SN/A
3584185Ssaidi@eecs.umich.edu    MiscReg readMiscRegOperand(const StaticInst *si, int idx)
3593792Sgblack@eecs.umich.edu    {
3603792Sgblack@eecs.umich.edu        int reg_idx = si->srcRegIdx(idx) - TheISA::Ctrl_Base_DepTag;
3613792Sgblack@eecs.umich.edu        return thread->readMiscReg(reg_idx);
3623792Sgblack@eecs.umich.edu    }
3633792Sgblack@eecs.umich.edu
3644185Ssaidi@eecs.umich.edu    void setMiscRegOperandNoEffect(const StaticInst *si, int idx, const MiscReg &val)
3653792Sgblack@eecs.umich.edu    {
3663792Sgblack@eecs.umich.edu        int reg_idx = si->destRegIdx(idx) - TheISA::Ctrl_Base_DepTag;
3674172Ssaidi@eecs.umich.edu        return thread->setMiscRegNoEffect(reg_idx, val);
3683792Sgblack@eecs.umich.edu    }
3693792Sgblack@eecs.umich.edu
3704185Ssaidi@eecs.umich.edu    void setMiscRegOperand(
3713792Sgblack@eecs.umich.edu            const StaticInst *si, int idx, const MiscReg &val)
3723792Sgblack@eecs.umich.edu    {
3733792Sgblack@eecs.umich.edu        int reg_idx = si->destRegIdx(idx) - TheISA::Ctrl_Base_DepTag;
3744172Ssaidi@eecs.umich.edu        return thread->setMiscReg(reg_idx, val);
3753792Sgblack@eecs.umich.edu    }
3763792Sgblack@eecs.umich.edu
3775358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
3785358Sgblack@eecs.umich.edu    {
3795358Sgblack@eecs.umich.edu        thread->demapPage(vaddr, asn);
3805358Sgblack@eecs.umich.edu    }
3815358Sgblack@eecs.umich.edu
3825358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
3835358Sgblack@eecs.umich.edu    {
3845358Sgblack@eecs.umich.edu        thread->demapInstPage(vaddr, asn);
3855358Sgblack@eecs.umich.edu    }
3865358Sgblack@eecs.umich.edu
3875358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
3885358Sgblack@eecs.umich.edu    {
3895358Sgblack@eecs.umich.edu        thread->demapDataPage(vaddr, asn);
3905358Sgblack@eecs.umich.edu    }
3915358Sgblack@eecs.umich.edu
3924027Sstever@eecs.umich.edu    unsigned readStCondFailures() {
3934027Sstever@eecs.umich.edu        return thread->readStCondFailures();
3944027Sstever@eecs.umich.edu    }
3954027Sstever@eecs.umich.edu
3964027Sstever@eecs.umich.edu    void setStCondFailures(unsigned sc_failures) {
3974027Sstever@eecs.umich.edu        thread->setStCondFailures(sc_failures);
3984027Sstever@eecs.umich.edu    }
3994027Sstever@eecs.umich.edu
4004661Sksewell@umich.edu     MiscReg readRegOtherThread(int regIdx, int tid = -1)
4014661Sksewell@umich.edu     {
4024661Sksewell@umich.edu        panic("Simple CPU models do not support multithreaded "
4034661Sksewell@umich.edu              "register access.\n");
4044661Sksewell@umich.edu     }
4054661Sksewell@umich.edu
4064661Sksewell@umich.edu     void setRegOtherThread(int regIdx, const MiscReg &val, int tid = -1)
4074661Sksewell@umich.edu     {
4084661Sksewell@umich.edu        panic("Simple CPU models do not support multithreaded "
4094661Sksewell@umich.edu              "register access.\n");
4104661Sksewell@umich.edu     }
4114661Sksewell@umich.edu
4125250Sksewell@umich.edu    //Fault CacheOp(uint8_t Op, Addr EA);
4135222Sksewell@umich.edu
4141858SN/A#if FULL_SYSTEM
4155702Ssaidi@eecs.umich.edu    Fault hwrei() { return thread->hwrei(); }
4162680Sktlim@umich.edu    void ev5_trap(Fault fault) { fault->invoke(tc); }
4175702Ssaidi@eecs.umich.edu    bool simPalCheck(int palFunc) { return thread->simPalCheck(palFunc); }
418705SN/A#else
4192683Sktlim@umich.edu    void syscall(int64_t callnum) { thread->syscall(callnum); }
420705SN/A#endif
421705SN/A
4222683Sktlim@umich.edu    bool misspeculating() { return thread->misspeculating(); }
4232680Sktlim@umich.edu    ThreadContext *tcBase() { return tc; }
4242SN/A};
4252SN/A
4262623SN/A#endif // __CPU_SIMPLE_BASE_HH__
427