atomic.cc revision 2626
12600SN/A/*
22600SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
32600SN/A * All rights reserved.
42600SN/A *
52600SN/A * Redistribution and use in source and binary forms, with or without
62600SN/A * modification, are permitted provided that the following conditions are
72600SN/A * met: redistributions of source code must retain the above copyright
82600SN/A * notice, this list of conditions and the following disclaimer;
92600SN/A * redistributions in binary form must reproduce the above copyright
102600SN/A * notice, this list of conditions and the following disclaimer in the
112600SN/A * documentation and/or other materials provided with the distribution;
122600SN/A * neither the name of the copyright holders nor the names of its
132600SN/A * contributors may be used to endorse or promote products derived from
142600SN/A * this software without specific prior written permission.
152600SN/A *
162600SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172600SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182600SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192600SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202600SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212600SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222600SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232600SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242600SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252600SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262600SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu */
282665Ssaidi@eecs.umich.edu
292600SN/A#include "arch/utility.hh"
302600SN/A#include "cpu/exetrace.hh"
3111383Sbrandon.potter@amd.com#include "cpu/simple/atomic.hh"
3211383Sbrandon.potter@amd.com#include "mem/packet_impl.hh"
338229Snate@binkert.org#include "sim/builder.hh"
3411383Sbrandon.potter@amd.com
352600SN/Ausing namespace std;
362600SN/Ausing namespace TheISA;
3711381Sbrandon.potter@amd.com
382600SN/AAtomicSimpleCPU::TickEvent::TickEvent(AtomicSimpleCPU *c)
395543Ssaidi@eecs.umich.edu    : Event(&mainEventQueue, CPU_Tick_Pri), cpu(c)
405543Ssaidi@eecs.umich.edu{
415543Ssaidi@eecs.umich.edu}
425543Ssaidi@eecs.umich.edu
435543Ssaidi@eecs.umich.edu
445543Ssaidi@eecs.umich.eduvoid
455543Ssaidi@eecs.umich.eduAtomicSimpleCPU::TickEvent::process()
462600SN/A{
475543Ssaidi@eecs.umich.edu    cpu->tick();
485543Ssaidi@eecs.umich.edu}
492600SN/A
502600SN/Aconst char *
515543Ssaidi@eecs.umich.eduAtomicSimpleCPU::TickEvent::description()
522600SN/A{
532600SN/A    return "AtomicSimpleCPU tick event";
545543Ssaidi@eecs.umich.edu}
555543Ssaidi@eecs.umich.edu
565543Ssaidi@eecs.umich.edu
572600SN/Avoid
582600SN/AAtomicSimpleCPU::init()
595543Ssaidi@eecs.umich.edu{
605543Ssaidi@eecs.umich.edu    //Create Memory Ports (conect them up)
615543Ssaidi@eecs.umich.edu    Port *mem_dport = mem->getPort("");
625543Ssaidi@eecs.umich.edu    dcachePort.setPeer(mem_dport);
635543Ssaidi@eecs.umich.edu    mem_dport->setPeer(&dcachePort);
645543Ssaidi@eecs.umich.edu
655543Ssaidi@eecs.umich.edu    Port *mem_iport = mem->getPort("");
665543Ssaidi@eecs.umich.edu    icachePort.setPeer(mem_iport);
675543Ssaidi@eecs.umich.edu    mem_iport->setPeer(&icachePort);
685543Ssaidi@eecs.umich.edu
692600SN/A    BaseCPU::init();
705543Ssaidi@eecs.umich.edu#if FULL_SYSTEM
715543Ssaidi@eecs.umich.edu    for (int i = 0; i < execContexts.size(); ++i) {
725543Ssaidi@eecs.umich.edu        ExecContext *xc = execContexts[i];
732600SN/A
742600SN/A        // initialize CPU, including PC
752600SN/A        TheISA::initCPU(xc, xc->readCpuId());
762600SN/A    }
772600SN/A#endif
782600SN/A}
792600SN/A
8011383Sbrandon.potter@amd.combool
8111383Sbrandon.potter@amd.comAtomicSimpleCPU::CpuPort::recvTiming(Packet &pkt)
8211383Sbrandon.potter@amd.com{
8311383Sbrandon.potter@amd.com    panic("AtomicSimpleCPU doesn't expect recvAtomic callback!");
8411383Sbrandon.potter@amd.com    return true;
8511383Sbrandon.potter@amd.com}
8611383Sbrandon.potter@amd.com
8711383Sbrandon.potter@amd.comTick
8811383Sbrandon.potter@amd.comAtomicSimpleCPU::CpuPort::recvAtomic(Packet &pkt)
8911383Sbrandon.potter@amd.com{
9011383Sbrandon.potter@amd.com    panic("AtomicSimpleCPU doesn't expect recvAtomic callback!");
9111383Sbrandon.potter@amd.com    return curTick;
9211383Sbrandon.potter@amd.com}
9311383Sbrandon.potter@amd.com
9411383Sbrandon.potter@amd.comvoid
9511383Sbrandon.potter@amd.comAtomicSimpleCPU::CpuPort::recvFunctional(Packet &pkt)
9611383Sbrandon.potter@amd.com{
9711383Sbrandon.potter@amd.com    panic("AtomicSimpleCPU doesn't expect recvFunctional callback!");
9811383Sbrandon.potter@amd.com}
9911383Sbrandon.potter@amd.com
10011383Sbrandon.potter@amd.comvoid
10111383Sbrandon.potter@amd.comAtomicSimpleCPU::CpuPort::recvStatusChange(Status status)
10211383Sbrandon.potter@amd.com{
10311383Sbrandon.potter@amd.com    if (status == RangeChange)
104        return;
105
106    panic("AtomicSimpleCPU doesn't expect recvStatusChange callback!");
107}
108
109Packet *
110AtomicSimpleCPU::CpuPort::recvRetry()
111{
112    panic("AtomicSimpleCPU doesn't expect recvRetry callback!");
113    return NULL;
114}
115
116
117AtomicSimpleCPU::AtomicSimpleCPU(Params *p)
118    : BaseSimpleCPU(p), tickEvent(this),
119      width(p->width), simulate_stalls(p->simulate_stalls),
120      icachePort(this), dcachePort(this)
121{
122    _status = Idle;
123
124    ifetch_req = new Request(true);
125    ifetch_req->setAsid(0);
126    // @todo fix me and get the real cpu iD!!!
127    ifetch_req->setCpuNum(0);
128    ifetch_req->setSize(sizeof(MachInst));
129    ifetch_pkt = new Packet;
130    ifetch_pkt->cmd = Read;
131    ifetch_pkt->dataStatic(&inst);
132    ifetch_pkt->req = ifetch_req;
133    ifetch_pkt->size = sizeof(MachInst);
134    ifetch_pkt->dest = Packet::Broadcast;
135
136    data_read_req = new Request(true);
137    // @todo fix me and get the real cpu iD!!!
138    data_read_req->setCpuNum(0);
139    data_read_req->setAsid(0);
140    data_read_pkt = new Packet;
141    data_read_pkt->cmd = Read;
142    data_read_pkt->dataStatic(&dataReg);
143    data_read_pkt->req = data_read_req;
144    data_read_pkt->dest = Packet::Broadcast;
145
146    data_write_req = new Request(true);
147    // @todo fix me and get the real cpu iD!!!
148    data_write_req->setCpuNum(0);
149    data_write_req->setAsid(0);
150    data_write_pkt = new Packet;
151    data_write_pkt->cmd = Write;
152    data_write_pkt->req = data_write_req;
153    data_write_pkt->dest = Packet::Broadcast;
154}
155
156
157AtomicSimpleCPU::~AtomicSimpleCPU()
158{
159}
160
161void
162AtomicSimpleCPU::serialize(ostream &os)
163{
164    BaseSimpleCPU::serialize(os);
165    SERIALIZE_ENUM(_status);
166    nameOut(os, csprintf("%s.tickEvent", name()));
167    tickEvent.serialize(os);
168}
169
170void
171AtomicSimpleCPU::unserialize(Checkpoint *cp, const string &section)
172{
173    BaseSimpleCPU::unserialize(cp, section);
174    UNSERIALIZE_ENUM(_status);
175    tickEvent.unserialize(cp, csprintf("%s.tickEvent", section));
176}
177
178void
179AtomicSimpleCPU::switchOut(Sampler *s)
180{
181    sampler = s;
182    if (status() == Running) {
183        _status = SwitchedOut;
184
185        tickEvent.squash();
186    }
187    sampler->signalSwitched();
188}
189
190
191void
192AtomicSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
193{
194    BaseCPU::takeOverFrom(oldCPU);
195
196    assert(!tickEvent.scheduled());
197
198    // if any of this CPU's ExecContexts are active, mark the CPU as
199    // running and schedule its tick event.
200    for (int i = 0; i < execContexts.size(); ++i) {
201        ExecContext *xc = execContexts[i];
202        if (xc->status() == ExecContext::Active && _status != Running) {
203            _status = Running;
204            tickEvent.schedule(curTick);
205            break;
206        }
207    }
208}
209
210
211void
212AtomicSimpleCPU::activateContext(int thread_num, int delay)
213{
214    assert(thread_num == 0);
215    assert(cpuXC);
216
217    assert(_status == Idle);
218    assert(!tickEvent.scheduled());
219
220    notIdleFraction++;
221    tickEvent.schedule(curTick + cycles(delay));
222    _status = Running;
223}
224
225
226void
227AtomicSimpleCPU::suspendContext(int thread_num)
228{
229    assert(thread_num == 0);
230    assert(cpuXC);
231
232    assert(_status == Running);
233
234    // tick event may not be scheduled if this gets called from inside
235    // an instruction's execution, e.g. "quiesce"
236    if (tickEvent.scheduled())
237        tickEvent.deschedule();
238
239    notIdleFraction--;
240    _status = Idle;
241}
242
243
244template <class T>
245Fault
246AtomicSimpleCPU::read(Addr addr, T &data, unsigned flags)
247{
248    data_read_req->setVaddr(addr);
249    data_read_req->setSize(sizeof(T));
250    data_read_req->setFlags(flags);
251    data_read_req->setTime(curTick);
252
253    if (traceData) {
254        traceData->setAddr(addr);
255    }
256
257    // translate to physical address
258    Fault fault = cpuXC->translateDataReadReq(data_read_req);
259
260    // Now do the access.
261    if (fault == NoFault) {
262        data_read_pkt->reset();
263        data_read_pkt->addr = data_read_req->getPaddr();
264        data_read_pkt->size = sizeof(T);
265
266        dcache_complete = dcachePort.sendAtomic(*data_read_pkt);
267        dcache_access = true;
268
269        assert(data_read_pkt->result == Success);
270        data = data_read_pkt->get<T>();
271
272    }
273
274    // This will need a new way to tell if it has a dcache attached.
275    if (data_read_req->getFlags() & UNCACHEABLE)
276        recordEvent("Uncached Read");
277
278    return fault;
279}
280
281#ifndef DOXYGEN_SHOULD_SKIP_THIS
282
283template
284Fault
285AtomicSimpleCPU::read(Addr addr, uint64_t &data, unsigned flags);
286
287template
288Fault
289AtomicSimpleCPU::read(Addr addr, uint32_t &data, unsigned flags);
290
291template
292Fault
293AtomicSimpleCPU::read(Addr addr, uint16_t &data, unsigned flags);
294
295template
296Fault
297AtomicSimpleCPU::read(Addr addr, uint8_t &data, unsigned flags);
298
299#endif //DOXYGEN_SHOULD_SKIP_THIS
300
301template<>
302Fault
303AtomicSimpleCPU::read(Addr addr, double &data, unsigned flags)
304{
305    return read(addr, *(uint64_t*)&data, flags);
306}
307
308template<>
309Fault
310AtomicSimpleCPU::read(Addr addr, float &data, unsigned flags)
311{
312    return read(addr, *(uint32_t*)&data, flags);
313}
314
315
316template<>
317Fault
318AtomicSimpleCPU::read(Addr addr, int32_t &data, unsigned flags)
319{
320    return read(addr, (uint32_t&)data, flags);
321}
322
323
324template <class T>
325Fault
326AtomicSimpleCPU::write(T data, Addr addr, unsigned flags, uint64_t *res)
327{
328    data_write_req->setVaddr(addr);
329    data_write_req->setTime(curTick);
330    data_write_req->setSize(sizeof(T));
331    data_write_req->setFlags(flags);
332
333    if (traceData) {
334        traceData->setAddr(addr);
335    }
336
337    // translate to physical address
338    Fault fault = cpuXC->translateDataWriteReq(data_write_req);
339
340    // Now do the access.
341    if (fault == NoFault) {
342        data_write_pkt->reset();
343        data = htog(data);
344        data_write_pkt->dataStatic(&data);
345        data_write_pkt->addr = data_write_req->getPaddr();
346        data_write_pkt->size = sizeof(T);
347
348        dcache_complete = dcachePort.sendAtomic(*data_write_pkt);
349        dcache_access = true;
350
351        assert(data_write_pkt->result == Success);
352    }
353
354    if (res && (fault == NoFault))
355        *res = data_write_pkt->result;
356
357    // This will need a new way to tell if it's hooked up to a cache or not.
358    if (data_write_req->getFlags() & UNCACHEABLE)
359        recordEvent("Uncached Write");
360
361    // @todo this is a hack and only works on uniprocessor systems
362    // some one else can implement LL/SC.
363    if (data_write_req->getFlags() & LOCKED)
364        *res = 1;
365
366    // If the write needs to have a fault on the access, consider calling
367    // changeStatus() and changing it to "bad addr write" or something.
368    return fault;
369}
370
371
372#ifndef DOXYGEN_SHOULD_SKIP_THIS
373template
374Fault
375AtomicSimpleCPU::write(uint64_t data, Addr addr,
376                       unsigned flags, uint64_t *res);
377
378template
379Fault
380AtomicSimpleCPU::write(uint32_t data, Addr addr,
381                       unsigned flags, uint64_t *res);
382
383template
384Fault
385AtomicSimpleCPU::write(uint16_t data, Addr addr,
386                       unsigned flags, uint64_t *res);
387
388template
389Fault
390AtomicSimpleCPU::write(uint8_t data, Addr addr,
391                       unsigned flags, uint64_t *res);
392
393#endif //DOXYGEN_SHOULD_SKIP_THIS
394
395template<>
396Fault
397AtomicSimpleCPU::write(double data, Addr addr, unsigned flags, uint64_t *res)
398{
399    return write(*(uint64_t*)&data, addr, flags, res);
400}
401
402template<>
403Fault
404AtomicSimpleCPU::write(float data, Addr addr, unsigned flags, uint64_t *res)
405{
406    return write(*(uint32_t*)&data, addr, flags, res);
407}
408
409
410template<>
411Fault
412AtomicSimpleCPU::write(int32_t data, Addr addr, unsigned flags, uint64_t *res)
413{
414    return write((uint32_t)data, addr, flags, res);
415}
416
417
418void
419AtomicSimpleCPU::tick()
420{
421    Tick latency = cycles(1); // instruction takes one cycle by default
422
423    for (int i = 0; i < width; ++i) {
424        numCycles++;
425
426        checkForInterrupts();
427
428        ifetch_req->resetMin();
429        ifetch_pkt->reset();
430        Fault fault = setupFetchPacket(ifetch_pkt);
431
432        if (fault == NoFault) {
433            Tick icache_complete = icachePort.sendAtomic(*ifetch_pkt);
434            // ifetch_req is initialized to read the instruction directly
435            // into the CPU object's inst field.
436
437            dcache_access = false; // assume no dcache access
438            preExecute();
439            fault = curStaticInst->execute(this, traceData);
440            postExecute();
441
442            if (traceData) {
443                traceData->finalize();
444            }
445
446            if (simulate_stalls) {
447                // This calculation assumes that the icache and dcache
448                // access latencies are always a multiple of the CPU's
449                // cycle time.  If not, the next tick event may get
450                // scheduled at a non-integer multiple of the CPU
451                // cycle time.
452                Tick icache_stall = icache_complete - curTick - cycles(1);
453                Tick dcache_stall =
454                    dcache_access ? dcache_complete - curTick - cycles(1) : 0;
455                latency += icache_stall + dcache_stall;
456            }
457
458        }
459
460        advancePC(fault);
461    }
462
463    if (_status != Idle)
464        tickEvent.schedule(curTick + latency);
465}
466
467
468////////////////////////////////////////////////////////////////////////
469//
470//  AtomicSimpleCPU Simulation Object
471//
472BEGIN_DECLARE_SIM_OBJECT_PARAMS(AtomicSimpleCPU)
473
474    Param<Counter> max_insts_any_thread;
475    Param<Counter> max_insts_all_threads;
476    Param<Counter> max_loads_any_thread;
477    Param<Counter> max_loads_all_threads;
478    SimObjectParam<MemObject *> mem;
479
480#if FULL_SYSTEM
481    SimObjectParam<AlphaITB *> itb;
482    SimObjectParam<AlphaDTB *> dtb;
483    SimObjectParam<System *> system;
484    Param<int> cpu_id;
485    Param<Tick> profile;
486#else
487    SimObjectParam<Process *> workload;
488#endif // FULL_SYSTEM
489
490    Param<int> clock;
491
492    Param<bool> defer_registration;
493    Param<int> width;
494    Param<bool> function_trace;
495    Param<Tick> function_trace_start;
496    Param<bool> simulate_stalls;
497
498END_DECLARE_SIM_OBJECT_PARAMS(AtomicSimpleCPU)
499
500BEGIN_INIT_SIM_OBJECT_PARAMS(AtomicSimpleCPU)
501
502    INIT_PARAM(max_insts_any_thread,
503               "terminate when any thread reaches this inst count"),
504    INIT_PARAM(max_insts_all_threads,
505               "terminate when all threads have reached this inst count"),
506    INIT_PARAM(max_loads_any_thread,
507               "terminate when any thread reaches this load count"),
508    INIT_PARAM(max_loads_all_threads,
509               "terminate when all threads have reached this load count"),
510    INIT_PARAM(mem, "memory"),
511
512#if FULL_SYSTEM
513    INIT_PARAM(itb, "Instruction TLB"),
514    INIT_PARAM(dtb, "Data TLB"),
515    INIT_PARAM(system, "system object"),
516    INIT_PARAM(cpu_id, "processor ID"),
517    INIT_PARAM(profile, ""),
518#else
519    INIT_PARAM(workload, "processes to run"),
520#endif // FULL_SYSTEM
521
522    INIT_PARAM(clock, "clock speed"),
523    INIT_PARAM(defer_registration, "defer system registration (for sampling)"),
524    INIT_PARAM(width, "cpu width"),
525    INIT_PARAM(function_trace, "Enable function trace"),
526    INIT_PARAM(function_trace_start, "Cycle to start function trace"),
527    INIT_PARAM(simulate_stalls, "Simulate cache stall cycles")
528
529END_INIT_SIM_OBJECT_PARAMS(AtomicSimpleCPU)
530
531
532CREATE_SIM_OBJECT(AtomicSimpleCPU)
533{
534    AtomicSimpleCPU::Params *params = new AtomicSimpleCPU::Params();
535    params->name = getInstanceName();
536    params->numberOfThreads = 1;
537    params->max_insts_any_thread = max_insts_any_thread;
538    params->max_insts_all_threads = max_insts_all_threads;
539    params->max_loads_any_thread = max_loads_any_thread;
540    params->max_loads_all_threads = max_loads_all_threads;
541    params->deferRegistration = defer_registration;
542    params->clock = clock;
543    params->functionTrace = function_trace;
544    params->functionTraceStart = function_trace_start;
545    params->width = width;
546    params->simulate_stalls = simulate_stalls;
547    params->mem = mem;
548
549#if FULL_SYSTEM
550    params->itb = itb;
551    params->dtb = dtb;
552    params->system = system;
553    params->cpu_id = cpu_id;
554    params->profile = profile;
555#else
556    params->process = workload;
557#endif
558
559    AtomicSimpleCPU *cpu = new AtomicSimpleCPU(params);
560    return cpu;
561}
562
563REGISTER_SIM_OBJECT("AtomicSimpleCPU", AtomicSimpleCPU)
564
565