atomic.cc revision 12276
12623SN/A/*
210596Sgabeblack@google.com * Copyright 2014 Google, Inc.
312276Sanouk.vanlaer@arm.com * Copyright (c) 2012-2013,2015,2017 ARM Limited
48926Sandreas.hansson@arm.com * All rights reserved.
58926Sandreas.hansson@arm.com *
68926Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
78926Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
88926Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
98926Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
108926Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
118926Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
128926Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
138926Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
148926Sandreas.hansson@arm.com *
152623SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
162623SN/A * All rights reserved.
172623SN/A *
182623SN/A * Redistribution and use in source and binary forms, with or without
192623SN/A * modification, are permitted provided that the following conditions are
202623SN/A * met: redistributions of source code must retain the above copyright
212623SN/A * notice, this list of conditions and the following disclaimer;
222623SN/A * redistributions in binary form must reproduce the above copyright
232623SN/A * notice, this list of conditions and the following disclaimer in the
242623SN/A * documentation and/or other materials provided with the distribution;
252623SN/A * neither the name of the copyright holders nor the names of its
262623SN/A * contributors may be used to endorse or promote products derived from
272623SN/A * this software without specific prior written permission.
282623SN/A *
292623SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302623SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312623SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322623SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332623SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342623SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352623SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362623SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372623SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382623SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392623SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
422623SN/A */
432623SN/A
4411793Sbrandon.potter@amd.com#include "cpu/simple/atomic.hh"
4511793Sbrandon.potter@amd.com
463170Sstever@eecs.umich.edu#include "arch/locked_mem.hh"
478105Sgblack@eecs.umich.edu#include "arch/mmapped_ipr.hh"
482623SN/A#include "arch/utility.hh"
494040Ssaidi@eecs.umich.edu#include "base/bigint.hh"
509647Sdam.sunwoo@arm.com#include "base/output.hh"
516658Snate@binkert.org#include "config/the_isa.hh"
522623SN/A#include "cpu/exetrace.hh"
539443SAndreas.Sandberg@ARM.com#include "debug/Drain.hh"
548232Snate@binkert.org#include "debug/ExecFaulting.hh"
558232Snate@binkert.org#include "debug/SimpleCPU.hh"
563348Sbinkertn@umich.edu#include "mem/packet.hh"
573348Sbinkertn@umich.edu#include "mem/packet_access.hh"
588926Sandreas.hansson@arm.com#include "mem/physical.hh"
594762Snate@binkert.org#include "params/AtomicSimpleCPU.hh"
607678Sgblack@eecs.umich.edu#include "sim/faults.hh"
6111793Sbrandon.potter@amd.com#include "sim/full_system.hh"
622901Ssaidi@eecs.umich.edu#include "sim/system.hh"
632623SN/A
642623SN/Ausing namespace std;
652623SN/Ausing namespace TheISA;
662623SN/A
672623SN/Avoid
682623SN/AAtomicSimpleCPU::init()
692623SN/A{
7011147Smitch.hayenga@arm.com    BaseSimpleCPU::init();
718921Sandreas.hansson@arm.com
7211148Smitch.hayenga@arm.com    int cid = threadContexts[0]->contextId();
7311435Smitch.hayenga@arm.com    ifetch_req.setContext(cid);
7411435Smitch.hayenga@arm.com    data_read_req.setContext(cid);
7511435Smitch.hayenga@arm.com    data_write_req.setContext(cid);
762623SN/A}
772623SN/A
785529Snate@binkert.orgAtomicSimpleCPU::AtomicSimpleCPU(AtomicSimpleCPUParams *p)
7912127Sspwilson2@wisc.edu    : BaseSimpleCPU(p),
8012127Sspwilson2@wisc.edu      tickEvent([this]{ tick(); }, "AtomicSimpleCPU tick",
8112127Sspwilson2@wisc.edu                false, Event::CPU_Tick_Pri),
8212127Sspwilson2@wisc.edu      width(p->width), locked(false),
835487Snate@binkert.org      simulate_data_stalls(p->simulate_data_stalls),
845487Snate@binkert.org      simulate_inst_stalls(p->simulate_inst_stalls),
859095Sandreas.hansson@arm.com      icachePort(name() + ".icache_port", this),
869095Sandreas.hansson@arm.com      dcachePort(name() + ".dcache_port", this),
8710537Sandreas.hansson@arm.com      fastmem(p->fastmem), dcache_access(false), dcache_latency(0),
8810537Sandreas.hansson@arm.com      ppCommit(nullptr)
892623SN/A{
902623SN/A    _status = Idle;
912623SN/A}
922623SN/A
932623SN/A
942623SN/AAtomicSimpleCPU::~AtomicSimpleCPU()
952623SN/A{
966775SBrad.Beckmann@amd.com    if (tickEvent.scheduled()) {
976775SBrad.Beckmann@amd.com        deschedule(tickEvent);
986775SBrad.Beckmann@amd.com    }
992623SN/A}
1002623SN/A
10110913Sandreas.sandberg@arm.comDrainState
10210913Sandreas.sandberg@arm.comAtomicSimpleCPU::drain()
1032623SN/A{
10412276Sanouk.vanlaer@arm.com    // Deschedule any power gating event (if any)
10512276Sanouk.vanlaer@arm.com    deschedulePowerGatingEvent();
10612276Sanouk.vanlaer@arm.com
1079448SAndreas.Sandberg@ARM.com    if (switchedOut())
10810913Sandreas.sandberg@arm.com        return DrainState::Drained;
1092623SN/A
1109443SAndreas.Sandberg@ARM.com    if (!isDrained()) {
11111147Smitch.hayenga@arm.com        DPRINTF(Drain, "Requesting drain.\n");
11210913Sandreas.sandberg@arm.com        return DrainState::Draining;
1139443SAndreas.Sandberg@ARM.com    } else {
1149443SAndreas.Sandberg@ARM.com        if (tickEvent.scheduled())
1159443SAndreas.Sandberg@ARM.com            deschedule(tickEvent);
1162915Sktlim@umich.edu
11711147Smitch.hayenga@arm.com        activeThreads.clear();
1189443SAndreas.Sandberg@ARM.com        DPRINTF(Drain, "Not executing microcode, no need to drain.\n");
11910913Sandreas.sandberg@arm.com        return DrainState::Drained;
1209443SAndreas.Sandberg@ARM.com    }
1219342SAndreas.Sandberg@arm.com}
1229342SAndreas.Sandberg@arm.com
1232915Sktlim@umich.eduvoid
12411148Smitch.hayenga@arm.comAtomicSimpleCPU::threadSnoop(PacketPtr pkt, ThreadID sender)
12511148Smitch.hayenga@arm.com{
12611148Smitch.hayenga@arm.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
12711148Smitch.hayenga@arm.com            pkt->cmdString());
12811148Smitch.hayenga@arm.com
12911148Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < numThreads; tid++) {
13011148Smitch.hayenga@arm.com        if (tid != sender) {
13111321Ssteve.reinhardt@amd.com            if (getCpuAddrMonitor(tid)->doMonitor(pkt)) {
13211151Smitch.hayenga@arm.com                wakeup(tid);
13311148Smitch.hayenga@arm.com            }
13411148Smitch.hayenga@arm.com
13511148Smitch.hayenga@arm.com            TheISA::handleLockedSnoop(threadInfo[tid]->thread,
13611148Smitch.hayenga@arm.com                                      pkt, dcachePort.cacheBlockMask);
13711148Smitch.hayenga@arm.com        }
13811148Smitch.hayenga@arm.com    }
13911148Smitch.hayenga@arm.com}
14011148Smitch.hayenga@arm.com
14111148Smitch.hayenga@arm.comvoid
1429342SAndreas.Sandberg@arm.comAtomicSimpleCPU::drainResume()
1432915Sktlim@umich.edu{
1449448SAndreas.Sandberg@ARM.com    assert(!tickEvent.scheduled());
1459448SAndreas.Sandberg@ARM.com    if (switchedOut())
1465220Ssaidi@eecs.umich.edu        return;
1475220Ssaidi@eecs.umich.edu
1484940Snate@binkert.org    DPRINTF(SimpleCPU, "Resume\n");
1499523SAndreas.Sandberg@ARM.com    verifyMemoryMode();
1503324Shsul@eecs.umich.edu
1519448SAndreas.Sandberg@ARM.com    assert(!threadContexts.empty());
1529448SAndreas.Sandberg@ARM.com
15311147Smitch.hayenga@arm.com    _status = BaseSimpleCPU::Idle;
15411147Smitch.hayenga@arm.com
15511147Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < numThreads; tid++) {
15611147Smitch.hayenga@arm.com        if (threadInfo[tid]->thread->status() == ThreadContext::Active) {
15711147Smitch.hayenga@arm.com            threadInfo[tid]->notIdleFraction = 1;
15811147Smitch.hayenga@arm.com            activeThreads.push_back(tid);
15911147Smitch.hayenga@arm.com            _status = BaseSimpleCPU::Running;
16011147Smitch.hayenga@arm.com
16111147Smitch.hayenga@arm.com            // Tick if any threads active
16211147Smitch.hayenga@arm.com            if (!tickEvent.scheduled()) {
16311147Smitch.hayenga@arm.com                schedule(tickEvent, nextCycle());
16411147Smitch.hayenga@arm.com            }
16511147Smitch.hayenga@arm.com        } else {
16611147Smitch.hayenga@arm.com            threadInfo[tid]->notIdleFraction = 0;
16711147Smitch.hayenga@arm.com        }
1689448SAndreas.Sandberg@ARM.com    }
16912276Sanouk.vanlaer@arm.com
17012276Sanouk.vanlaer@arm.com    // Reschedule any power gating event (if any)
17112276Sanouk.vanlaer@arm.com    schedulePowerGatingEvent();
1722623SN/A}
1732623SN/A
1749443SAndreas.Sandberg@ARM.combool
1759443SAndreas.Sandberg@ARM.comAtomicSimpleCPU::tryCompleteDrain()
1769443SAndreas.Sandberg@ARM.com{
17710913Sandreas.sandberg@arm.com    if (drainState() != DrainState::Draining)
1789443SAndreas.Sandberg@ARM.com        return false;
1799443SAndreas.Sandberg@ARM.com
18011147Smitch.hayenga@arm.com    DPRINTF(Drain, "tryCompleteDrain.\n");
1819443SAndreas.Sandberg@ARM.com    if (!isDrained())
1829443SAndreas.Sandberg@ARM.com        return false;
1839443SAndreas.Sandberg@ARM.com
1849443SAndreas.Sandberg@ARM.com    DPRINTF(Drain, "CPU done draining, processing drain event\n");
18510913Sandreas.sandberg@arm.com    signalDrainDone();
1869443SAndreas.Sandberg@ARM.com
1879443SAndreas.Sandberg@ARM.com    return true;
1889443SAndreas.Sandberg@ARM.com}
1899443SAndreas.Sandberg@ARM.com
1909443SAndreas.Sandberg@ARM.com
1912623SN/Avoid
1922798Sktlim@umich.eduAtomicSimpleCPU::switchOut()
1932623SN/A{
1949429SAndreas.Sandberg@ARM.com    BaseSimpleCPU::switchOut();
1959429SAndreas.Sandberg@ARM.com
1969443SAndreas.Sandberg@ARM.com    assert(!tickEvent.scheduled());
1979342SAndreas.Sandberg@arm.com    assert(_status == BaseSimpleCPU::Running || _status == Idle);
1989443SAndreas.Sandberg@ARM.com    assert(isDrained());
1992623SN/A}
2002623SN/A
2012623SN/A
2022623SN/Avoid
2032623SN/AAtomicSimpleCPU::takeOverFrom(BaseCPU *oldCPU)
2042623SN/A{
2059429SAndreas.Sandberg@ARM.com    BaseSimpleCPU::takeOverFrom(oldCPU);
2062623SN/A
2079443SAndreas.Sandberg@ARM.com    // The tick event should have been descheduled by drain()
2082623SN/A    assert(!tickEvent.scheduled());
2092623SN/A}
2102623SN/A
2119523SAndreas.Sandberg@ARM.comvoid
2129523SAndreas.Sandberg@ARM.comAtomicSimpleCPU::verifyMemoryMode() const
2139523SAndreas.Sandberg@ARM.com{
2149524SAndreas.Sandberg@ARM.com    if (!system->isAtomicMode()) {
2159523SAndreas.Sandberg@ARM.com        fatal("The atomic CPU requires the memory system to be in "
2169523SAndreas.Sandberg@ARM.com              "'atomic' mode.\n");
2179523SAndreas.Sandberg@ARM.com    }
2189523SAndreas.Sandberg@ARM.com}
2192623SN/A
2202623SN/Avoid
22110407Smitch.hayenga@arm.comAtomicSimpleCPU::activateContext(ThreadID thread_num)
2222623SN/A{
22310407Smitch.hayenga@arm.com    DPRINTF(SimpleCPU, "ActivateContext %d\n", thread_num);
2244940Snate@binkert.org
22511147Smitch.hayenga@arm.com    assert(thread_num < numThreads);
2262623SN/A
22711147Smitch.hayenga@arm.com    threadInfo[thread_num]->notIdleFraction = 1;
22811147Smitch.hayenga@arm.com    Cycles delta = ticksToCycles(threadInfo[thread_num]->thread->lastActivate -
22911147Smitch.hayenga@arm.com                                 threadInfo[thread_num]->thread->lastSuspend);
23010464SAndreas.Sandberg@ARM.com    numCycles += delta;
23110464SAndreas.Sandberg@ARM.com    ppCycles->notify(delta);
2323686Sktlim@umich.edu
23311147Smitch.hayenga@arm.com    if (!tickEvent.scheduled()) {
23411147Smitch.hayenga@arm.com        //Make sure ticks are still on multiples of cycles
23511147Smitch.hayenga@arm.com        schedule(tickEvent, clockEdge(Cycles(0)));
23611147Smitch.hayenga@arm.com    }
2379342SAndreas.Sandberg@arm.com    _status = BaseSimpleCPU::Running;
23811147Smitch.hayenga@arm.com    if (std::find(activeThreads.begin(), activeThreads.end(), thread_num)
23911147Smitch.hayenga@arm.com        == activeThreads.end()) {
24011147Smitch.hayenga@arm.com        activeThreads.push_back(thread_num);
24111147Smitch.hayenga@arm.com    }
24211526Sdavid.guillen@arm.com
24311526Sdavid.guillen@arm.com    BaseCPU::activateContext(thread_num);
2442623SN/A}
2452623SN/A
2462623SN/A
2472623SN/Avoid
2488737Skoansin.tan@gmail.comAtomicSimpleCPU::suspendContext(ThreadID thread_num)
2492623SN/A{
2504940Snate@binkert.org    DPRINTF(SimpleCPU, "SuspendContext %d\n", thread_num);
2514940Snate@binkert.org
25211147Smitch.hayenga@arm.com    assert(thread_num < numThreads);
25311147Smitch.hayenga@arm.com    activeThreads.remove(thread_num);
2542623SN/A
2556043Sgblack@eecs.umich.edu    if (_status == Idle)
2566043Sgblack@eecs.umich.edu        return;
2576043Sgblack@eecs.umich.edu
2589342SAndreas.Sandberg@arm.com    assert(_status == BaseSimpleCPU::Running);
2592626SN/A
26011147Smitch.hayenga@arm.com    threadInfo[thread_num]->notIdleFraction = 0;
2612623SN/A
26211147Smitch.hayenga@arm.com    if (activeThreads.empty()) {
26311147Smitch.hayenga@arm.com        _status = Idle;
26411147Smitch.hayenga@arm.com
26511147Smitch.hayenga@arm.com        if (tickEvent.scheduled()) {
26611147Smitch.hayenga@arm.com            deschedule(tickEvent);
26711147Smitch.hayenga@arm.com        }
26811147Smitch.hayenga@arm.com    }
26911147Smitch.hayenga@arm.com
27011526Sdavid.guillen@arm.com    BaseCPU::suspendContext(thread_num);
2712623SN/A}
2722623SN/A
2732623SN/A
27410030SAli.Saidi@ARM.comTick
27510030SAli.Saidi@ARM.comAtomicSimpleCPU::AtomicCPUDPort::recvAtomicSnoop(PacketPtr pkt)
27610030SAli.Saidi@ARM.com{
27710030SAli.Saidi@ARM.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
27810030SAli.Saidi@ARM.com            pkt->cmdString());
27910030SAli.Saidi@ARM.com
28010529Smorr@cs.wisc.edu    // X86 ISA: Snooping an invalidation for monitor/mwait
28110529Smorr@cs.wisc.edu    AtomicSimpleCPU *cpu = (AtomicSimpleCPU *)(&owner);
28211148Smitch.hayenga@arm.com
28311148Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < cpu->numThreads; tid++) {
28411148Smitch.hayenga@arm.com        if (cpu->getCpuAddrMonitor(tid)->doMonitor(pkt)) {
28511151Smitch.hayenga@arm.com            cpu->wakeup(tid);
28611148Smitch.hayenga@arm.com        }
28710529Smorr@cs.wisc.edu    }
28810529Smorr@cs.wisc.edu
28910030SAli.Saidi@ARM.com    // if snoop invalidates, release any associated locks
29011356Skrinat01@arm.com    // When run without caches, Invalidation packets will not be received
29111356Skrinat01@arm.com    // hence we must check if the incoming packets are writes and wakeup
29211356Skrinat01@arm.com    // the processor accordingly
29311356Skrinat01@arm.com    if (pkt->isInvalidate() || pkt->isWrite()) {
29410030SAli.Saidi@ARM.com        DPRINTF(SimpleCPU, "received invalidation for addr:%#x\n",
29510030SAli.Saidi@ARM.com                pkt->getAddr());
29611147Smitch.hayenga@arm.com        for (auto &t_info : cpu->threadInfo) {
29711147Smitch.hayenga@arm.com            TheISA::handleLockedSnoop(t_info->thread, pkt, cacheBlockMask);
29811147Smitch.hayenga@arm.com        }
29910030SAli.Saidi@ARM.com    }
30010030SAli.Saidi@ARM.com
30110030SAli.Saidi@ARM.com    return 0;
30210030SAli.Saidi@ARM.com}
30310030SAli.Saidi@ARM.com
30410030SAli.Saidi@ARM.comvoid
30510030SAli.Saidi@ARM.comAtomicSimpleCPU::AtomicCPUDPort::recvFunctionalSnoop(PacketPtr pkt)
30610030SAli.Saidi@ARM.com{
30710030SAli.Saidi@ARM.com    DPRINTF(SimpleCPU, "received snoop pkt for addr:%#x %s\n", pkt->getAddr(),
30810030SAli.Saidi@ARM.com            pkt->cmdString());
30910030SAli.Saidi@ARM.com
31010529Smorr@cs.wisc.edu    // X86 ISA: Snooping an invalidation for monitor/mwait
31110529Smorr@cs.wisc.edu    AtomicSimpleCPU *cpu = (AtomicSimpleCPU *)(&owner);
31211148Smitch.hayenga@arm.com    for (ThreadID tid = 0; tid < cpu->numThreads; tid++) {
31311321Ssteve.reinhardt@amd.com        if (cpu->getCpuAddrMonitor(tid)->doMonitor(pkt)) {
31411151Smitch.hayenga@arm.com            cpu->wakeup(tid);
31511148Smitch.hayenga@arm.com        }
31610529Smorr@cs.wisc.edu    }
31710529Smorr@cs.wisc.edu
31810030SAli.Saidi@ARM.com    // if snoop invalidates, release any associated locks
31910030SAli.Saidi@ARM.com    if (pkt->isInvalidate()) {
32010030SAli.Saidi@ARM.com        DPRINTF(SimpleCPU, "received invalidation for addr:%#x\n",
32110030SAli.Saidi@ARM.com                pkt->getAddr());
32211147Smitch.hayenga@arm.com        for (auto &t_info : cpu->threadInfo) {
32311147Smitch.hayenga@arm.com            TheISA::handleLockedSnoop(t_info->thread, pkt, cacheBlockMask);
32411147Smitch.hayenga@arm.com        }
32510030SAli.Saidi@ARM.com    }
32610030SAli.Saidi@ARM.com}
32710030SAli.Saidi@ARM.com
3282623SN/AFault
32911608Snikos.nikoleris@arm.comAtomicSimpleCPU::readMem(Addr addr, uint8_t * data, unsigned size,
33011608Snikos.nikoleris@arm.com                         Request::Flags flags)
3312623SN/A{
33211147Smitch.hayenga@arm.com    SimpleExecContext& t_info = *threadInfo[curThread];
33311147Smitch.hayenga@arm.com    SimpleThread* thread = t_info.thread;
33411147Smitch.hayenga@arm.com
3353169Sstever@eecs.umich.edu    // use the CPU's statically allocated read request and packet objects
3364870Sstever@eecs.umich.edu    Request *req = &data_read_req;
3372623SN/A
33810665SAli.Saidi@ARM.com    if (traceData)
33910665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
3402623SN/A
3414999Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
3427520Sgblack@eecs.umich.edu    int fullSize = size;
3432623SN/A
3444999Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
3454999Sgblack@eecs.umich.edu    //across a cache line boundary.
3469814Sandreas.hansson@arm.com    Addr secondAddr = roundDown(addr + size - 1, cacheLineSize());
3474999Sgblack@eecs.umich.edu
3487520Sgblack@eecs.umich.edu    if (secondAddr > addr)
3497520Sgblack@eecs.umich.edu        size = secondAddr - addr;
3504999Sgblack@eecs.umich.edu
3514999Sgblack@eecs.umich.edu    dcache_latency = 0;
3524999Sgblack@eecs.umich.edu
35310024Sdam.sunwoo@arm.com    req->taskId(taskId());
3547520Sgblack@eecs.umich.edu    while (1) {
3558832SAli.Saidi@ARM.com        req->setVirt(0, addr, size, flags, dataMasterId(), thread->pcState().instAddr());
3564999Sgblack@eecs.umich.edu
3574999Sgblack@eecs.umich.edu        // translate to physical address
35811147Smitch.hayenga@arm.com        Fault fault = thread->dtb->translateAtomic(req, thread->getTC(),
35911147Smitch.hayenga@arm.com                                                          BaseTLB::Read);
3604999Sgblack@eecs.umich.edu
3614999Sgblack@eecs.umich.edu        // Now do the access.
3626623Sgblack@eecs.umich.edu        if (fault == NoFault && !req->getFlags().isSet(Request::NO_ACCESS)) {
36310739Ssteve.reinhardt@amd.com            Packet pkt(req, Packet::makeReadCmd(req));
3647520Sgblack@eecs.umich.edu            pkt.dataStatic(data);
3654999Sgblack@eecs.umich.edu
3668105Sgblack@eecs.umich.edu            if (req->isMmappedIpr())
3674999Sgblack@eecs.umich.edu                dcache_latency += TheISA::handleIprRead(thread->getTC(), &pkt);
3684999Sgblack@eecs.umich.edu            else {
3698931Sandreas.hansson@arm.com                if (fastmem && system->isMemAddr(pkt.getAddr()))
3708931Sandreas.hansson@arm.com                    system->getPhysMem().access(&pkt);
3714999Sgblack@eecs.umich.edu                else
3724999Sgblack@eecs.umich.edu                    dcache_latency += dcachePort.sendAtomic(&pkt);
3734999Sgblack@eecs.umich.edu            }
3744999Sgblack@eecs.umich.edu            dcache_access = true;
3755012Sgblack@eecs.umich.edu
3764999Sgblack@eecs.umich.edu            assert(!pkt.isError());
3774999Sgblack@eecs.umich.edu
3786102Sgblack@eecs.umich.edu            if (req->isLLSC()) {
3794999Sgblack@eecs.umich.edu                TheISA::handleLockedRead(thread, req);
3804999Sgblack@eecs.umich.edu            }
3814968Sacolyte@umich.edu        }
3824986Ssaidi@eecs.umich.edu
3834999Sgblack@eecs.umich.edu        //If there's a fault, return it
3846739Sgblack@eecs.umich.edu        if (fault != NoFault) {
3856739Sgblack@eecs.umich.edu            if (req->isPrefetch()) {
3866739Sgblack@eecs.umich.edu                return NoFault;
3876739Sgblack@eecs.umich.edu            } else {
3886739Sgblack@eecs.umich.edu                return fault;
3896739Sgblack@eecs.umich.edu            }
3906739Sgblack@eecs.umich.edu        }
3916739Sgblack@eecs.umich.edu
3924999Sgblack@eecs.umich.edu        //If we don't need to access a second cache line, stop now.
3934999Sgblack@eecs.umich.edu        if (secondAddr <= addr)
3944999Sgblack@eecs.umich.edu        {
39510760Ssteve.reinhardt@amd.com            if (req->isLockedRMW() && fault == NoFault) {
3966078Sgblack@eecs.umich.edu                assert(!locked);
3976078Sgblack@eecs.umich.edu                locked = true;
3986078Sgblack@eecs.umich.edu            }
39911147Smitch.hayenga@arm.com
4004999Sgblack@eecs.umich.edu            return fault;
4014968Sacolyte@umich.edu        }
4023170Sstever@eecs.umich.edu
4034999Sgblack@eecs.umich.edu        /*
4044999Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
4054999Sgblack@eecs.umich.edu         */
4064999Sgblack@eecs.umich.edu
4074999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
4087520Sgblack@eecs.umich.edu        data += size;
4094999Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
4107520Sgblack@eecs.umich.edu        size = addr + fullSize - secondAddr;
4114999Sgblack@eecs.umich.edu        //And access the right address.
4124999Sgblack@eecs.umich.edu        addr = secondAddr;
4132623SN/A    }
4142623SN/A}
4152623SN/A
41611303Ssteve.reinhardt@amd.comFault
41711608Snikos.nikoleris@arm.comAtomicSimpleCPU::initiateMemRead(Addr addr, unsigned size,
41811608Snikos.nikoleris@arm.com                                 Request::Flags flags)
41911303Ssteve.reinhardt@amd.com{
42011303Ssteve.reinhardt@amd.com    panic("initiateMemRead() is for timing accesses, and should "
42111303Ssteve.reinhardt@amd.com          "never be called on AtomicSimpleCPU.\n");
42211303Ssteve.reinhardt@amd.com}
4237520Sgblack@eecs.umich.edu
4242623SN/AFault
42511608Snikos.nikoleris@arm.comAtomicSimpleCPU::writeMem(uint8_t *data, unsigned size, Addr addr,
42611608Snikos.nikoleris@arm.com                          Request::Flags flags, uint64_t *res)
4272623SN/A{
42811147Smitch.hayenga@arm.com    SimpleExecContext& t_info = *threadInfo[curThread];
42911147Smitch.hayenga@arm.com    SimpleThread* thread = t_info.thread;
43010031SAli.Saidi@ARM.com    static uint8_t zero_array[64] = {};
43110031SAli.Saidi@ARM.com
43210031SAli.Saidi@ARM.com    if (data == NULL) {
43310031SAli.Saidi@ARM.com        assert(size <= 64);
43410031SAli.Saidi@ARM.com        assert(flags & Request::CACHE_BLOCK_ZERO);
43510031SAli.Saidi@ARM.com        // This must be a cache block cleaning request
43610031SAli.Saidi@ARM.com        data = zero_array;
43710031SAli.Saidi@ARM.com    }
43810031SAli.Saidi@ARM.com
4393169Sstever@eecs.umich.edu    // use the CPU's statically allocated write request and packet objects
4404870Sstever@eecs.umich.edu    Request *req = &data_write_req;
4412623SN/A
44210665SAli.Saidi@ARM.com    if (traceData)
44310665SAli.Saidi@ARM.com        traceData->setMem(addr, size, flags);
4442623SN/A
4454999Sgblack@eecs.umich.edu    //The size of the data we're trying to read.
4467520Sgblack@eecs.umich.edu    int fullSize = size;
4472623SN/A
4484999Sgblack@eecs.umich.edu    //The address of the second part of this access if it needs to be split
4494999Sgblack@eecs.umich.edu    //across a cache line boundary.
4509814Sandreas.hansson@arm.com    Addr secondAddr = roundDown(addr + size - 1, cacheLineSize());
4514999Sgblack@eecs.umich.edu
45211321Ssteve.reinhardt@amd.com    if (secondAddr > addr)
4537520Sgblack@eecs.umich.edu        size = secondAddr - addr;
4544999Sgblack@eecs.umich.edu
4554999Sgblack@eecs.umich.edu    dcache_latency = 0;
4564999Sgblack@eecs.umich.edu
45710024Sdam.sunwoo@arm.com    req->taskId(taskId());
45811321Ssteve.reinhardt@amd.com    while (1) {
4598832SAli.Saidi@ARM.com        req->setVirt(0, addr, size, flags, dataMasterId(), thread->pcState().instAddr());
4604999Sgblack@eecs.umich.edu
4614999Sgblack@eecs.umich.edu        // translate to physical address
46211147Smitch.hayenga@arm.com        Fault fault = thread->dtb->translateAtomic(req, thread->getTC(), BaseTLB::Write);
4634999Sgblack@eecs.umich.edu
4644999Sgblack@eecs.umich.edu        // Now do the access.
4654999Sgblack@eecs.umich.edu        if (fault == NoFault) {
4664999Sgblack@eecs.umich.edu            MemCmd cmd = MemCmd::WriteReq; // default
4674999Sgblack@eecs.umich.edu            bool do_access = true;  // flag to suppress cache access
4684999Sgblack@eecs.umich.edu
4696102Sgblack@eecs.umich.edu            if (req->isLLSC()) {
4704999Sgblack@eecs.umich.edu                cmd = MemCmd::StoreCondReq;
47110030SAli.Saidi@ARM.com                do_access = TheISA::handleLockedWrite(thread, req, dcachePort.cacheBlockMask);
4724999Sgblack@eecs.umich.edu            } else if (req->isSwap()) {
4734999Sgblack@eecs.umich.edu                cmd = MemCmd::SwapReq;
4744999Sgblack@eecs.umich.edu                if (req->isCondSwap()) {
4754999Sgblack@eecs.umich.edu                    assert(res);
4764999Sgblack@eecs.umich.edu                    req->setExtraData(*res);
4774999Sgblack@eecs.umich.edu                }
4784999Sgblack@eecs.umich.edu            }
4794999Sgblack@eecs.umich.edu
4806623Sgblack@eecs.umich.edu            if (do_access && !req->getFlags().isSet(Request::NO_ACCESS)) {
4818949Sandreas.hansson@arm.com                Packet pkt = Packet(req, cmd);
4827520Sgblack@eecs.umich.edu                pkt.dataStatic(data);
4834999Sgblack@eecs.umich.edu
4848105Sgblack@eecs.umich.edu                if (req->isMmappedIpr()) {
4854999Sgblack@eecs.umich.edu                    dcache_latency +=
4864999Sgblack@eecs.umich.edu                        TheISA::handleIprWrite(thread->getTC(), &pkt);
4874999Sgblack@eecs.umich.edu                } else {
4888931Sandreas.hansson@arm.com                    if (fastmem && system->isMemAddr(pkt.getAddr()))
4898931Sandreas.hansson@arm.com                        system->getPhysMem().access(&pkt);
4904999Sgblack@eecs.umich.edu                    else
4914999Sgblack@eecs.umich.edu                        dcache_latency += dcachePort.sendAtomic(&pkt);
49211148Smitch.hayenga@arm.com
49311148Smitch.hayenga@arm.com                    // Notify other threads on this CPU of write
49411148Smitch.hayenga@arm.com                    threadSnoop(&pkt, curThread);
4954999Sgblack@eecs.umich.edu                }
4964999Sgblack@eecs.umich.edu                dcache_access = true;
4974999Sgblack@eecs.umich.edu                assert(!pkt.isError());
4984999Sgblack@eecs.umich.edu
4994999Sgblack@eecs.umich.edu                if (req->isSwap()) {
5004999Sgblack@eecs.umich.edu                    assert(res);
50110563Sandreas.hansson@arm.com                    memcpy(res, pkt.getConstPtr<uint8_t>(), fullSize);
5024999Sgblack@eecs.umich.edu                }
5034999Sgblack@eecs.umich.edu            }
5044999Sgblack@eecs.umich.edu
5054999Sgblack@eecs.umich.edu            if (res && !req->isSwap()) {
5064999Sgblack@eecs.umich.edu                *res = req->getExtraData();
5074878Sstever@eecs.umich.edu            }
5084040Ssaidi@eecs.umich.edu        }
5094040Ssaidi@eecs.umich.edu
5104999Sgblack@eecs.umich.edu        //If there's a fault or we don't need to access a second cache line,
5114999Sgblack@eecs.umich.edu        //stop now.
5124999Sgblack@eecs.umich.edu        if (fault != NoFault || secondAddr <= addr)
5134999Sgblack@eecs.umich.edu        {
51410760Ssteve.reinhardt@amd.com            if (req->isLockedRMW() && fault == NoFault) {
5156078Sgblack@eecs.umich.edu                assert(locked);
5166078Sgblack@eecs.umich.edu                locked = false;
5176078Sgblack@eecs.umich.edu            }
51811147Smitch.hayenga@arm.com
51911147Smitch.hayenga@arm.com
5206739Sgblack@eecs.umich.edu            if (fault != NoFault && req->isPrefetch()) {
5216739Sgblack@eecs.umich.edu                return NoFault;
5226739Sgblack@eecs.umich.edu            } else {
5236739Sgblack@eecs.umich.edu                return fault;
5246739Sgblack@eecs.umich.edu            }
5253170Sstever@eecs.umich.edu        }
5263170Sstever@eecs.umich.edu
5274999Sgblack@eecs.umich.edu        /*
5284999Sgblack@eecs.umich.edu         * Set up for accessing the second cache line.
5294999Sgblack@eecs.umich.edu         */
5304999Sgblack@eecs.umich.edu
5314999Sgblack@eecs.umich.edu        //Move the pointer we're reading into to the correct location.
5327520Sgblack@eecs.umich.edu        data += size;
5334999Sgblack@eecs.umich.edu        //Adjust the size to get the remaining bytes.
5347520Sgblack@eecs.umich.edu        size = addr + fullSize - secondAddr;
5354999Sgblack@eecs.umich.edu        //And access the right address.
5364999Sgblack@eecs.umich.edu        addr = secondAddr;
5372623SN/A    }
5382623SN/A}
5392623SN/A
5402623SN/A
5412623SN/Avoid
5422623SN/AAtomicSimpleCPU::tick()
5432623SN/A{
5444940Snate@binkert.org    DPRINTF(SimpleCPU, "Tick\n");
5454940Snate@binkert.org
54611147Smitch.hayenga@arm.com    // Change thread if multi-threaded
54711147Smitch.hayenga@arm.com    swapActiveThread();
54811147Smitch.hayenga@arm.com
54911147Smitch.hayenga@arm.com    // Set memroy request ids to current thread
55011147Smitch.hayenga@arm.com    if (numThreads > 1) {
55111148Smitch.hayenga@arm.com        ContextID cid = threadContexts[curThread]->contextId();
55211148Smitch.hayenga@arm.com
55311435Smitch.hayenga@arm.com        ifetch_req.setContext(cid);
55411435Smitch.hayenga@arm.com        data_read_req.setContext(cid);
55511435Smitch.hayenga@arm.com        data_write_req.setContext(cid);
55611147Smitch.hayenga@arm.com    }
55711147Smitch.hayenga@arm.com
55811147Smitch.hayenga@arm.com    SimpleExecContext& t_info = *threadInfo[curThread];
55911147Smitch.hayenga@arm.com    SimpleThread* thread = t_info.thread;
56011147Smitch.hayenga@arm.com
5615487Snate@binkert.org    Tick latency = 0;
5622623SN/A
5636078Sgblack@eecs.umich.edu    for (int i = 0; i < width || locked; ++i) {
5642623SN/A        numCycles++;
56510464SAndreas.Sandberg@ARM.com        ppCycles->notify(1);
5662623SN/A
56710596Sgabeblack@google.com        if (!curStaticInst || !curStaticInst->isDelayedCommit()) {
5683387Sgblack@eecs.umich.edu            checkForInterrupts();
56910596Sgabeblack@google.com            checkPcEventQueue();
57010596Sgabeblack@google.com        }
5712626SN/A
5728143SAli.Saidi@ARM.com        // We must have just got suspended by a PC event
5739443SAndreas.Sandberg@ARM.com        if (_status == Idle) {
5749443SAndreas.Sandberg@ARM.com            tryCompleteDrain();
5758143SAli.Saidi@ARM.com            return;
5769443SAndreas.Sandberg@ARM.com        }
5775348Ssaidi@eecs.umich.edu
5785669Sgblack@eecs.umich.edu        Fault fault = NoFault;
5795669Sgblack@eecs.umich.edu
5807720Sgblack@eecs.umich.edu        TheISA::PCState pcState = thread->pcState();
5817720Sgblack@eecs.umich.edu
5827720Sgblack@eecs.umich.edu        bool needToFetch = !isRomMicroPC(pcState.microPC()) &&
5837720Sgblack@eecs.umich.edu                           !curMacroStaticInst;
5847720Sgblack@eecs.umich.edu        if (needToFetch) {
58510024Sdam.sunwoo@arm.com            ifetch_req.taskId(taskId());
5865894Sgblack@eecs.umich.edu            setupFetchRequest(&ifetch_req);
58711147Smitch.hayenga@arm.com            fault = thread->itb->translateAtomic(&ifetch_req, thread->getTC(),
5886023Snate@binkert.org                                                 BaseTLB::Execute);
5895894Sgblack@eecs.umich.edu        }
5902623SN/A
5912623SN/A        if (fault == NoFault) {
5924182Sgblack@eecs.umich.edu            Tick icache_latency = 0;
5934182Sgblack@eecs.umich.edu            bool icache_access = false;
5944182Sgblack@eecs.umich.edu            dcache_access = false; // assume no dcache access
5952662Sstever@eecs.umich.edu
5967720Sgblack@eecs.umich.edu            if (needToFetch) {
5979023Sgblack@eecs.umich.edu                // This is commented out because the decoder would act like
5985694Sgblack@eecs.umich.edu                // a tiny cache otherwise. It wouldn't be flushed when needed
5995694Sgblack@eecs.umich.edu                // like the I cache. It should be flushed, and when that works
6005694Sgblack@eecs.umich.edu                // this code should be uncommented.
6015669Sgblack@eecs.umich.edu                //Fetch more instruction memory if necessary
60211321Ssteve.reinhardt@amd.com                //if (decoder.needMoreBytes())
6035669Sgblack@eecs.umich.edu                //{
6045669Sgblack@eecs.umich.edu                    icache_access = true;
6058949Sandreas.hansson@arm.com                    Packet ifetch_pkt = Packet(&ifetch_req, MemCmd::ReadReq);
6065669Sgblack@eecs.umich.edu                    ifetch_pkt.dataStatic(&inst);
6072623SN/A
6088931Sandreas.hansson@arm.com                    if (fastmem && system->isMemAddr(ifetch_pkt.getAddr()))
6098931Sandreas.hansson@arm.com                        system->getPhysMem().access(&ifetch_pkt);
6105669Sgblack@eecs.umich.edu                    else
6115669Sgblack@eecs.umich.edu                        icache_latency = icachePort.sendAtomic(&ifetch_pkt);
6124968Sacolyte@umich.edu
6135669Sgblack@eecs.umich.edu                    assert(!ifetch_pkt.isError());
6144968Sacolyte@umich.edu
6155669Sgblack@eecs.umich.edu                    // ifetch_req is initialized to read the instruction directly
6165669Sgblack@eecs.umich.edu                    // into the CPU object's inst field.
6175669Sgblack@eecs.umich.edu                //}
6185669Sgblack@eecs.umich.edu            }
6194182Sgblack@eecs.umich.edu
6202623SN/A            preExecute();
6213814Ssaidi@eecs.umich.edu
62211877Sbrandon.potter@amd.com            Tick stall_ticks = 0;
6235001Sgblack@eecs.umich.edu            if (curStaticInst) {
62411147Smitch.hayenga@arm.com                fault = curStaticInst->execute(&t_info, traceData);
6254998Sgblack@eecs.umich.edu
6264998Sgblack@eecs.umich.edu                // keep an instruction count
62710381Sdam.sunwoo@arm.com                if (fault == NoFault) {
6284998Sgblack@eecs.umich.edu                    countInst();
62910651Snikos.nikoleris@gmail.com                    ppCommit->notify(std::make_pair(thread, curStaticInst));
63010381Sdam.sunwoo@arm.com                }
6317655Sali.saidi@arm.com                else if (traceData && !DTRACE(ExecFaulting)) {
6325001Sgblack@eecs.umich.edu                    delete traceData;
6335001Sgblack@eecs.umich.edu                    traceData = NULL;
6345001Sgblack@eecs.umich.edu                }
6354998Sgblack@eecs.umich.edu
63611877Sbrandon.potter@amd.com                if (dynamic_pointer_cast<SyscallRetryFault>(fault)) {
63711877Sbrandon.potter@amd.com                    // Retry execution of system calls after a delay.
63811877Sbrandon.potter@amd.com                    // Prevents immediate re-execution since conditions which
63911877Sbrandon.potter@amd.com                    // caused the retry are unlikely to change every tick.
64011877Sbrandon.potter@amd.com                    stall_ticks += clockEdge(syscallRetryLatency) - curTick();
64111877Sbrandon.potter@amd.com                }
64211877Sbrandon.potter@amd.com
6434182Sgblack@eecs.umich.edu                postExecute();
6444182Sgblack@eecs.umich.edu            }
6452623SN/A
6463814Ssaidi@eecs.umich.edu            // @todo remove me after debugging with legion done
6474539Sgblack@eecs.umich.edu            if (curStaticInst && (!curStaticInst->isMicroop() ||
6484539Sgblack@eecs.umich.edu                        curStaticInst->isFirstMicroop()))
6493814Ssaidi@eecs.umich.edu                instCnt++;
6503814Ssaidi@eecs.umich.edu
6515487Snate@binkert.org            if (simulate_inst_stalls && icache_access)
6525487Snate@binkert.org                stall_ticks += icache_latency;
6535487Snate@binkert.org
6545487Snate@binkert.org            if (simulate_data_stalls && dcache_access)
6555487Snate@binkert.org                stall_ticks += dcache_latency;
6565487Snate@binkert.org
6575487Snate@binkert.org            if (stall_ticks) {
6589180Sandreas.hansson@arm.com                // the atomic cpu does its accounting in ticks, so
6599180Sandreas.hansson@arm.com                // keep counting in ticks but round to the clock
6609180Sandreas.hansson@arm.com                // period
6619180Sandreas.hansson@arm.com                latency += divCeil(stall_ticks, clockPeriod()) *
6629180Sandreas.hansson@arm.com                    clockPeriod();
6632623SN/A            }
6642623SN/A
6652623SN/A        }
66611321Ssteve.reinhardt@amd.com        if (fault != NoFault || !t_info.stayAtPC)
6674182Sgblack@eecs.umich.edu            advancePC(fault);
6682623SN/A    }
6692623SN/A
6709443SAndreas.Sandberg@ARM.com    if (tryCompleteDrain())
6719443SAndreas.Sandberg@ARM.com        return;
6729443SAndreas.Sandberg@ARM.com
6735487Snate@binkert.org    // instruction takes at least one cycle
6749179Sandreas.hansson@arm.com    if (latency < clockPeriod())
6759179Sandreas.hansson@arm.com        latency = clockPeriod();
6765487Snate@binkert.org
6772626SN/A    if (_status != Idle)
67811147Smitch.hayenga@arm.com        reschedule(tickEvent, curTick() + latency, true);
6792623SN/A}
6802623SN/A
68110381Sdam.sunwoo@arm.comvoid
68210381Sdam.sunwoo@arm.comAtomicSimpleCPU::regProbePoints()
68310381Sdam.sunwoo@arm.com{
68410464SAndreas.Sandberg@ARM.com    BaseCPU::regProbePoints();
68510464SAndreas.Sandberg@ARM.com
68610381Sdam.sunwoo@arm.com    ppCommit = new ProbePointArg<pair<SimpleThread*, const StaticInstPtr>>
68710381Sdam.sunwoo@arm.com                                (getProbeManager(), "Commit");
68810381Sdam.sunwoo@arm.com}
6892623SN/A
6905315Sstever@gmail.comvoid
6915315Sstever@gmail.comAtomicSimpleCPU::printAddr(Addr a)
6925315Sstever@gmail.com{
6935315Sstever@gmail.com    dcachePort.printAddr(a);
6945315Sstever@gmail.com}
6955315Sstever@gmail.com
6962623SN/A////////////////////////////////////////////////////////////////////////
6972623SN/A//
6982623SN/A//  AtomicSimpleCPU Simulation Object
6992623SN/A//
7004762Snate@binkert.orgAtomicSimpleCPU *
7014762Snate@binkert.orgAtomicSimpleCPUParams::create()
7022623SN/A{
7035529Snate@binkert.org    return new AtomicSimpleCPU(this);
7042623SN/A}
705