thread_context.hh revision 6711:c79d72abdbe5
1/*
2 * Copyright (c) 2004-2006 The Regents of The University of Michigan
3 * All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions are
7 * met: redistributions of source code must retain the above copyright
8 * notice, this list of conditions and the following disclaimer;
9 * redistributions in binary form must reproduce the above copyright
10 * notice, this list of conditions and the following disclaimer in the
11 * documentation and/or other materials provided with the distribution;
12 * neither the name of the copyright holders nor the names of its
13 * contributors may be used to endorse or promote products derived from
14 * this software without specific prior written permission.
15 *
16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 *
28 * Authors: Kevin Lim
29 */
30
31#ifndef __CPU_O3_THREAD_CONTEXT_HH__
32#define __CPU_O3_THREAD_CONTEXT_HH__
33
34#include "config/the_isa.hh"
35#include "cpu/thread_context.hh"
36#include "cpu/o3/isa_specific.hh"
37
38class EndQuiesceEvent;
39namespace Kernel {
40    class Statistics;
41};
42
43class TranslatingPort;
44
45/**
46 * Derived ThreadContext class for use with the O3CPU.  It
47 * provides the interface for any external objects to access a
48 * single thread's state and some general CPU state.  Any time
49 * external objects try to update state through this interface,
50 * the CPU will create an event to squash all in-flight
51 * instructions in order to ensure state is maintained correctly.
52 * It must be defined specifically for the O3CPU because
53 * not all architectural state is located within the O3ThreadState
54 * (such as the commit PC, and registers), and specific actions
55 * must be taken when using this interface (such as squashing all
56 * in-flight instructions when doing a write to this interface).
57 */
58template <class Impl>
59class O3ThreadContext : public ThreadContext
60{
61  public:
62    typedef typename Impl::O3CPU O3CPU;
63
64   /** Pointer to the CPU. */
65    O3CPU *cpu;
66
67    /** Pointer to the thread state that this TC corrseponds to. */
68    O3ThreadState<Impl> *thread;
69
70    /** Returns a pointer to the ITB. */
71    TheISA::TLB *getITBPtr() { return cpu->itb; }
72
73    /** Returns a pointer to the DTB. */
74    TheISA::TLB *getDTBPtr() { return cpu->dtb; }
75
76    /** Returns a pointer to this CPU. */
77    virtual BaseCPU *getCpuPtr() { return cpu; }
78
79    /** Reads this CPU's ID. */
80    virtual int cpuId() { return cpu->cpuId(); }
81
82    virtual int contextId() { return thread->contextId(); }
83
84    virtual void setContextId(int id) { thread->setContextId(id); }
85
86    /** Returns this thread's ID number. */
87    virtual int threadId() { return thread->threadId(); }
88    virtual void setThreadId(int id) { return thread->setThreadId(id); }
89
90    /** Returns a pointer to the system. */
91    virtual System *getSystemPtr() { return cpu->system; }
92
93#if FULL_SYSTEM
94    /** Returns a pointer to this thread's kernel statistics. */
95    virtual TheISA::Kernel::Statistics *getKernelStats()
96    { return thread->kernelStats; }
97
98    virtual FunctionalPort *getPhysPort() { return thread->getPhysPort(); }
99
100    virtual VirtualPort *getVirtPort();
101
102    virtual void connectMemPorts(ThreadContext *tc) { thread->connectMemPorts(tc); }
103#else
104    virtual TranslatingPort *getMemPort() { return thread->getMemPort(); }
105
106    /** Returns a pointer to this thread's process. */
107    virtual Process *getProcessPtr() { return thread->getProcessPtr(); }
108#endif
109    /** Returns this thread's status. */
110    virtual Status status() const { return thread->status(); }
111
112    /** Sets this thread's status. */
113    virtual void setStatus(Status new_status)
114    { thread->setStatus(new_status); }
115
116    /** Set the status to Active.  Optional delay indicates number of
117     * cycles to wait before beginning execution. */
118    virtual void activate(int delay = 1);
119
120    /** Set the status to Suspended. */
121    virtual void suspend(int delay = 0);
122
123    /** Set the status to Halted. */
124    virtual void halt(int delay = 0);
125
126#if FULL_SYSTEM
127    /** Dumps the function profiling information.
128     * @todo: Implement.
129     */
130    virtual void dumpFuncProfile();
131#endif
132    /** Takes over execution of a thread from another CPU. */
133    virtual void takeOverFrom(ThreadContext *old_context);
134
135    /** Registers statistics associated with this TC. */
136    virtual void regStats(const std::string &name);
137
138    /** Serializes state. */
139    virtual void serialize(std::ostream &os);
140    /** Unserializes state. */
141    virtual void unserialize(Checkpoint *cp, const std::string &section);
142
143#if FULL_SYSTEM
144    /** Reads the last tick that this thread was activated on. */
145    virtual Tick readLastActivate();
146    /** Reads the last tick that this thread was suspended on. */
147    virtual Tick readLastSuspend();
148
149    /** Clears the function profiling information. */
150    virtual void profileClear();
151    /** Samples the function profiling information. */
152    virtual void profileSample();
153#endif
154    /** Returns the instruction this thread is currently committing.
155     *  Only used when an instruction faults.
156     */
157    virtual TheISA::MachInst getInst();
158
159    /** Copies the architectural registers from another TC into this TC. */
160    virtual void copyArchRegs(ThreadContext *tc);
161
162    /** Resets all architectural registers to 0. */
163    virtual void clearArchRegs();
164
165    /** Reads an integer register. */
166    virtual uint64_t readIntReg(int reg_idx);
167
168    virtual FloatReg readFloatReg(int reg_idx);
169
170    virtual FloatRegBits readFloatRegBits(int reg_idx);
171
172    /** Sets an integer register to a value. */
173    virtual void setIntReg(int reg_idx, uint64_t val);
174
175    virtual void setFloatReg(int reg_idx, FloatReg val);
176
177    virtual void setFloatRegBits(int reg_idx, FloatRegBits val);
178
179    /** Reads this thread's PC. */
180    virtual uint64_t readPC()
181    { return cpu->readPC(thread->threadId()); }
182
183    /** Sets this thread's PC. */
184    virtual void setPC(uint64_t val);
185
186    /** Reads this thread's next PC. */
187    virtual uint64_t readNextPC()
188    { return cpu->readNextPC(thread->threadId()); }
189
190    /** Sets this thread's next PC. */
191    virtual void setNextPC(uint64_t val);
192
193    virtual uint64_t readMicroPC()
194    { return cpu->readMicroPC(thread->threadId()); }
195
196    virtual void setMicroPC(uint64_t val);
197
198    virtual uint64_t readNextMicroPC()
199    { return cpu->readNextMicroPC(thread->threadId()); }
200
201    virtual void setNextMicroPC(uint64_t val);
202
203    /** Reads a miscellaneous register. */
204    virtual MiscReg readMiscRegNoEffect(int misc_reg)
205    { return cpu->readMiscRegNoEffect(misc_reg, thread->threadId()); }
206
207    /** Reads a misc. register, including any side-effects the
208     * read might have as defined by the architecture. */
209    virtual MiscReg readMiscReg(int misc_reg)
210    { return cpu->readMiscReg(misc_reg, thread->threadId()); }
211
212    /** Sets a misc. register. */
213    virtual void setMiscRegNoEffect(int misc_reg, const MiscReg &val);
214
215    /** Sets a misc. register, including any side-effects the
216     * write might have as defined by the architecture. */
217    virtual void setMiscReg(int misc_reg, const MiscReg &val);
218
219    virtual int flattenIntIndex(int reg);
220    virtual int flattenFloatIndex(int reg);
221
222    /** Returns the number of consecutive store conditional failures. */
223    // @todo: Figure out where these store cond failures should go.
224    virtual unsigned readStCondFailures()
225    { return thread->storeCondFailures; }
226
227    /** Sets the number of consecutive store conditional failures. */
228    virtual void setStCondFailures(unsigned sc_failures)
229    { thread->storeCondFailures = sc_failures; }
230
231    // Only really makes sense for old CPU model.  Lots of code
232    // outside the CPU still checks this function, so it will
233    // always return false to keep everything working.
234    /** Checks if the thread is misspeculating.  Because it is
235     * very difficult to determine if the thread is
236     * misspeculating, this is set as false. */
237    virtual bool misspeculating() { return false; }
238
239#if !FULL_SYSTEM
240    /** Executes a syscall in SE mode. */
241    virtual void syscall(int64_t callnum)
242    { return cpu->syscall(callnum, thread->threadId()); }
243
244    /** Reads the funcExeInst counter. */
245    virtual Counter readFuncExeInst() { return thread->funcExeInst; }
246#else
247    /** Returns pointer to the quiesce event. */
248    virtual EndQuiesceEvent *getQuiesceEvent()
249    {
250        return this->thread->quiesceEvent;
251    }
252#endif
253
254    virtual uint64_t readNextNPC()
255    {
256        return this->cpu->readNextNPC(this->thread->threadId());
257    }
258
259    virtual void setNextNPC(uint64_t val)
260    {
261        this->cpu->setNextNPC(val, this->thread->threadId());
262    }
263};
264
265#endif
266