regfile.hh revision 13557
11689SN/A/*
212109SRekai.GonzalezAlberquilla@arm.com * Copyright (c) 2016 ARM Limited
312109SRekai.GonzalezAlberquilla@arm.com * All rights reserved
412109SRekai.GonzalezAlberquilla@arm.com *
512109SRekai.GonzalezAlberquilla@arm.com * The license below extends only to copyright in the software and shall
612109SRekai.GonzalezAlberquilla@arm.com * not be construed as granting a license to any other intellectual
712109SRekai.GonzalezAlberquilla@arm.com * property including but not limited to intellectual property relating
812109SRekai.GonzalezAlberquilla@arm.com * to a hardware implementation of the functionality of the software
912109SRekai.GonzalezAlberquilla@arm.com * licensed hereunder. You may use the software subject to the license
1012109SRekai.GonzalezAlberquilla@arm.com * terms below provided that you ensure that this notice is replicated
1112109SRekai.GonzalezAlberquilla@arm.com * unmodified and in its entirety in all distributions of the software,
1212109SRekai.GonzalezAlberquilla@arm.com * modified or unmodified, in source code or in binary form.
1312109SRekai.GonzalezAlberquilla@arm.com *
141689SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan
159915Ssteve.reinhardt@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
161689SN/A * All rights reserved.
171689SN/A *
181689SN/A * Redistribution and use in source and binary forms, with or without
191689SN/A * modification, are permitted provided that the following conditions are
201689SN/A * met: redistributions of source code must retain the above copyright
211689SN/A * notice, this list of conditions and the following disclaimer;
221689SN/A * redistributions in binary form must reproduce the above copyright
231689SN/A * notice, this list of conditions and the following disclaimer in the
241689SN/A * documentation and/or other materials provided with the distribution;
251689SN/A * neither the name of the copyright holders nor the names of its
261689SN/A * contributors may be used to endorse or promote products derived from
271689SN/A * this software without specific prior written permission.
281689SN/A *
291689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
301689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
311689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
321689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
331689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
341689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
351689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
361689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
371689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
381689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
391689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
422665Ssaidi@eecs.umich.edu *          Gabe Black
431689SN/A */
441689SN/A
452292SN/A#ifndef __CPU_O3_REGFILE_HH__
462292SN/A#define __CPU_O3_REGFILE_HH__
471060SN/A
486658Snate@binkert.org#include <vector>
496658Snate@binkert.org
502165SN/A#include "arch/isa_traits.hh"
518793Sgblack@eecs.umich.edu#include "arch/kernel_stats.hh"
522669Sktlim@umich.edu#include "arch/types.hh"
531681SN/A#include "base/trace.hh"
546658Snate@binkert.org#include "config/the_isa.hh"
551717SN/A#include "cpu/o3/comm.hh"
568232Snate@binkert.org#include "debug/IEW.hh"
5712109SRekai.GonzalezAlberquilla@arm.com#include "enums/VecRegRenameMode.hh"
581060SN/A
599919Ssteve.reinhardt@amd.comclass UnifiedFreeList;
609919Ssteve.reinhardt@amd.com
612292SN/A/**
622292SN/A * Simple physical register file class.
632292SN/A */
641060SN/Aclass PhysRegFile
651060SN/A{
669915Ssteve.reinhardt@amd.com  private:
679915Ssteve.reinhardt@amd.com
689920Syasuko.eckert@amd.com    typedef TheISA::CCReg CCReg;
6912109SRekai.GonzalezAlberquilla@arm.com    using VecElem = TheISA::VecElem;
7012109SRekai.GonzalezAlberquilla@arm.com    using VecRegContainer = TheISA::VecRegContainer;
7112109SRekai.GonzalezAlberquilla@arm.com    using PhysIds = std::vector<PhysRegId>;
7212109SRekai.GonzalezAlberquilla@arm.com    using VecMode = Enums::VecRegRenameMode;
7312109SRekai.GonzalezAlberquilla@arm.com  public:
7412109SRekai.GonzalezAlberquilla@arm.com    using IdRange = std::pair<PhysIds::const_iterator,
7512109SRekai.GonzalezAlberquilla@arm.com                              PhysIds::const_iterator>;
7612109SRekai.GonzalezAlberquilla@arm.com  private:
7712109SRekai.GonzalezAlberquilla@arm.com    static constexpr auto NumVecElemPerVecReg = TheISA::NumVecElemPerVecReg;
782159SN/A
799915Ssteve.reinhardt@amd.com    /** Integer register file. */
8013557Sgabeblack@google.com    std::vector<RegVal> intRegFile;
8112105Snathanael.premillieu@arm.com    std::vector<PhysRegId> intRegIds;
821060SN/A
839915Ssteve.reinhardt@amd.com    /** Floating point register file. */
8413557Sgabeblack@google.com    std::vector<RegVal> floatRegFile;
8512105Snathanael.premillieu@arm.com    std::vector<PhysRegId> floatRegIds;
869915Ssteve.reinhardt@amd.com
8712109SRekai.GonzalezAlberquilla@arm.com    /** Vector register file. */
8812109SRekai.GonzalezAlberquilla@arm.com    std::vector<VecRegContainer> vectorRegFile;
8912109SRekai.GonzalezAlberquilla@arm.com    std::vector<PhysRegId> vecRegIds;
9012109SRekai.GonzalezAlberquilla@arm.com    std::vector<PhysRegId> vecElemIds;
9112109SRekai.GonzalezAlberquilla@arm.com
929920Syasuko.eckert@amd.com    /** Condition-code register file. */
939920Syasuko.eckert@amd.com    std::vector<CCReg> ccRegFile;
9412105Snathanael.premillieu@arm.com    std::vector<PhysRegId> ccRegIds;
9512105Snathanael.premillieu@arm.com
9612105Snathanael.premillieu@arm.com    /** Misc Reg Ids */
9712105Snathanael.premillieu@arm.com    std::vector<PhysRegId> miscRegIds;
989920Syasuko.eckert@amd.com
999915Ssteve.reinhardt@amd.com    /**
10012105Snathanael.premillieu@arm.com     * Number of physical general purpose registers
1019915Ssteve.reinhardt@amd.com     */
10212105Snathanael.premillieu@arm.com    unsigned numPhysicalIntRegs;
1039915Ssteve.reinhardt@amd.com
1049920Syasuko.eckert@amd.com    /**
10512109SRekai.GonzalezAlberquilla@arm.com     * Number of physical floating point registers
1069920Syasuko.eckert@amd.com     */
10712105Snathanael.premillieu@arm.com    unsigned numPhysicalFloatRegs;
10812105Snathanael.premillieu@arm.com
10912105Snathanael.premillieu@arm.com    /**
11012109SRekai.GonzalezAlberquilla@arm.com     * Number of physical vector registers
11112109SRekai.GonzalezAlberquilla@arm.com     */
11212109SRekai.GonzalezAlberquilla@arm.com    unsigned numPhysicalVecRegs;
11312109SRekai.GonzalezAlberquilla@arm.com
11412109SRekai.GonzalezAlberquilla@arm.com    /**
11512109SRekai.GonzalezAlberquilla@arm.com     * Number of physical vector element registers
11612109SRekai.GonzalezAlberquilla@arm.com     */
11712109SRekai.GonzalezAlberquilla@arm.com    unsigned numPhysicalVecElemRegs;
11812109SRekai.GonzalezAlberquilla@arm.com
11912109SRekai.GonzalezAlberquilla@arm.com    /**
12012109SRekai.GonzalezAlberquilla@arm.com     * Number of physical CC registers
12112105Snathanael.premillieu@arm.com     */
12212105Snathanael.premillieu@arm.com    unsigned numPhysicalCCRegs;
1239920Syasuko.eckert@amd.com
1249915Ssteve.reinhardt@amd.com    /** Total number of physical registers. */
1259915Ssteve.reinhardt@amd.com    unsigned totalNumRegs;
1269915Ssteve.reinhardt@amd.com
12712109SRekai.GonzalezAlberquilla@arm.com    /** Mode in which vector registers are addressed. */
12812109SRekai.GonzalezAlberquilla@arm.com    VecMode vecMode;
12912109SRekai.GonzalezAlberquilla@arm.com
1301060SN/A  public:
1312292SN/A    /**
1322292SN/A     * Constructs a physical register file with the specified amount of
1332292SN/A     * integer and floating point registers.
1342292SN/A     */
1359915Ssteve.reinhardt@amd.com    PhysRegFile(unsigned _numPhysicalIntRegs,
1369920Syasuko.eckert@amd.com                unsigned _numPhysicalFloatRegs,
13712109SRekai.GonzalezAlberquilla@arm.com                unsigned _numPhysicalVecRegs,
13812109SRekai.GonzalezAlberquilla@arm.com                unsigned _numPhysicalCCRegs,
13912109SRekai.GonzalezAlberquilla@arm.com                VecMode vmode
14012109SRekai.GonzalezAlberquilla@arm.com                );
1411060SN/A
1429086Sandreas.hansson@arm.com    /**
1439086Sandreas.hansson@arm.com     * Destructor to free resources
1449086Sandreas.hansson@arm.com     */
1459919Ssteve.reinhardt@amd.com    ~PhysRegFile() {}
1469919Ssteve.reinhardt@amd.com
1479919Ssteve.reinhardt@amd.com    /** Initialize the free list */
1489919Ssteve.reinhardt@amd.com    void initFreeList(UnifiedFreeList *freeList);
1499086Sandreas.hansson@arm.com
1509915Ssteve.reinhardt@amd.com    /** @return the number of integer physical registers. */
15112105Snathanael.premillieu@arm.com    unsigned numIntPhysRegs() const { return numPhysicalIntRegs; }
1529915Ssteve.reinhardt@amd.com
1539915Ssteve.reinhardt@amd.com    /** @return the number of floating-point physical registers. */
15412105Snathanael.premillieu@arm.com    unsigned numFloatPhysRegs() const { return numPhysicalFloatRegs; }
15512109SRekai.GonzalezAlberquilla@arm.com    /** @return the number of vector physical registers. */
15612109SRekai.GonzalezAlberquilla@arm.com    unsigned numVecPhysRegs() const { return numPhysicalVecRegs; }
15712109SRekai.GonzalezAlberquilla@arm.com
15812109SRekai.GonzalezAlberquilla@arm.com    /** @return the number of vector physical registers. */
15912109SRekai.GonzalezAlberquilla@arm.com    unsigned numVecElemPhysRegs() const { return numPhysicalVecElemRegs; }
1609920Syasuko.eckert@amd.com
1619920Syasuko.eckert@amd.com    /** @return the number of condition-code physical registers. */
16212105Snathanael.premillieu@arm.com    unsigned numCCPhysRegs() const { return numPhysicalCCRegs; }
1639915Ssteve.reinhardt@amd.com
1649915Ssteve.reinhardt@amd.com    /** @return the total number of physical registers. */
1659915Ssteve.reinhardt@amd.com    unsigned totalNumPhysRegs() const { return totalNumRegs; }
1669915Ssteve.reinhardt@amd.com
16712105Snathanael.premillieu@arm.com    /** Gets a misc register PhysRegIdPtr. */
16812105Snathanael.premillieu@arm.com    PhysRegIdPtr getMiscRegId(RegIndex reg_idx) {
16912105Snathanael.premillieu@arm.com        return &miscRegIds[reg_idx];
1709915Ssteve.reinhardt@amd.com    }
1711060SN/A
1722292SN/A    /** Reads an integer register. */
17313557Sgabeblack@google.com    RegVal
17413557Sgabeblack@google.com    readIntReg(PhysRegIdPtr phys_reg) const
1751060SN/A    {
17612105Snathanael.premillieu@arm.com        assert(phys_reg->isIntPhysReg());
1771061SN/A
1781060SN/A        DPRINTF(IEW, "RegFile: Access to int register %i, has data "
17912106SRekai.GonzalezAlberquilla@arm.com                "%#x\n", phys_reg->index(), intRegFile[phys_reg->index()]);
18012106SRekai.GonzalezAlberquilla@arm.com        return intRegFile[phys_reg->index()];
1811060SN/A    }
1821060SN/A
18313557Sgabeblack@google.com    RegVal
18413557Sgabeblack@google.com    readFloatRegBits(PhysRegIdPtr phys_reg) const
1852455SN/A    {
18612105Snathanael.premillieu@arm.com        assert(phys_reg->isFloatPhysReg());
1879915Ssteve.reinhardt@amd.com
18813557Sgabeblack@google.com        RegVal floatRegBits = floatRegFile[phys_reg->index()];
1892455SN/A
1902455SN/A        DPRINTF(IEW, "RegFile: Access to float register %i as int, "
19113557Sgabeblack@google.com                "has data %#x\n", phys_reg->index(), floatRegBits);
1922455SN/A
1932455SN/A        return floatRegBits;
1941060SN/A    }
1951060SN/A
19612109SRekai.GonzalezAlberquilla@arm.com    /** Reads a vector register. */
19713557Sgabeblack@google.com    const VecRegContainer &
19813557Sgabeblack@google.com    readVecReg(PhysRegIdPtr phys_reg) const
19912109SRekai.GonzalezAlberquilla@arm.com    {
20012109SRekai.GonzalezAlberquilla@arm.com        assert(phys_reg->isVectorPhysReg());
20112109SRekai.GonzalezAlberquilla@arm.com
20212109SRekai.GonzalezAlberquilla@arm.com        DPRINTF(IEW, "RegFile: Access to vector register %i, has "
20312109SRekai.GonzalezAlberquilla@arm.com                "data %s\n", int(phys_reg->index()),
20412109SRekai.GonzalezAlberquilla@arm.com                vectorRegFile[phys_reg->index()].as<VecElem>().print());
20512109SRekai.GonzalezAlberquilla@arm.com
20612109SRekai.GonzalezAlberquilla@arm.com        return vectorRegFile[phys_reg->index()];
20712109SRekai.GonzalezAlberquilla@arm.com    }
20812109SRekai.GonzalezAlberquilla@arm.com
20912109SRekai.GonzalezAlberquilla@arm.com    /** Reads a vector register for modification. */
21013557Sgabeblack@google.com    VecRegContainer &
21113557Sgabeblack@google.com    getWritableVecReg(PhysRegIdPtr phys_reg)
21212109SRekai.GonzalezAlberquilla@arm.com    {
21312109SRekai.GonzalezAlberquilla@arm.com        /* const_cast for not duplicating code above. */
21412109SRekai.GonzalezAlberquilla@arm.com        return const_cast<VecRegContainer&>(readVecReg(phys_reg));
21512109SRekai.GonzalezAlberquilla@arm.com    }
21612109SRekai.GonzalezAlberquilla@arm.com
21712109SRekai.GonzalezAlberquilla@arm.com    /** Reads a vector register lane. */
21812109SRekai.GonzalezAlberquilla@arm.com    template <typename VecElem, int LaneIdx>
21912109SRekai.GonzalezAlberquilla@arm.com    VecLaneT<VecElem, true>
22012109SRekai.GonzalezAlberquilla@arm.com    readVecLane(PhysRegIdPtr phys_reg) const
22112109SRekai.GonzalezAlberquilla@arm.com    {
22212109SRekai.GonzalezAlberquilla@arm.com        return readVecReg(phys_reg).laneView<VecElem, LaneIdx>();
22312109SRekai.GonzalezAlberquilla@arm.com    }
22412109SRekai.GonzalezAlberquilla@arm.com
22512109SRekai.GonzalezAlberquilla@arm.com    /** Reads a vector register lane. */
22612109SRekai.GonzalezAlberquilla@arm.com    template <typename VecElem>
22712109SRekai.GonzalezAlberquilla@arm.com    VecLaneT<VecElem, true>
22812109SRekai.GonzalezAlberquilla@arm.com    readVecLane(PhysRegIdPtr phys_reg) const
22912109SRekai.GonzalezAlberquilla@arm.com    {
23012109SRekai.GonzalezAlberquilla@arm.com        return readVecReg(phys_reg).laneView<VecElem>(phys_reg->elemIndex());
23112109SRekai.GonzalezAlberquilla@arm.com    }
23212109SRekai.GonzalezAlberquilla@arm.com
23312109SRekai.GonzalezAlberquilla@arm.com    /** Get a vector register lane for modification. */
23412109SRekai.GonzalezAlberquilla@arm.com    template <typename LD>
23512109SRekai.GonzalezAlberquilla@arm.com    void
23612109SRekai.GonzalezAlberquilla@arm.com    setVecLane(PhysRegIdPtr phys_reg, const LD& val)
23712109SRekai.GonzalezAlberquilla@arm.com    {
23812109SRekai.GonzalezAlberquilla@arm.com        assert(phys_reg->isVectorPhysReg());
23912109SRekai.GonzalezAlberquilla@arm.com
24012109SRekai.GonzalezAlberquilla@arm.com        DPRINTF(IEW, "RegFile: Setting vector register %i[%d] to %lx\n",
24112109SRekai.GonzalezAlberquilla@arm.com                int(phys_reg->index()), phys_reg->elemIndex(), val);
24212109SRekai.GonzalezAlberquilla@arm.com
24312109SRekai.GonzalezAlberquilla@arm.com        vectorRegFile[phys_reg->index()].laneView<typename LD::UnderlyingType>(
24412109SRekai.GonzalezAlberquilla@arm.com                phys_reg->elemIndex()) = val;
24512109SRekai.GonzalezAlberquilla@arm.com    }
24612109SRekai.GonzalezAlberquilla@arm.com
24712109SRekai.GonzalezAlberquilla@arm.com    /** Reads a vector element. */
24813557Sgabeblack@google.com    const VecElem &
24913557Sgabeblack@google.com    readVecElem(PhysRegIdPtr phys_reg) const
25012109SRekai.GonzalezAlberquilla@arm.com    {
25112109SRekai.GonzalezAlberquilla@arm.com        assert(phys_reg->isVectorPhysElem());
25212109SRekai.GonzalezAlberquilla@arm.com        auto ret = vectorRegFile[phys_reg->index()].as<VecElem>();
25312109SRekai.GonzalezAlberquilla@arm.com        const VecElem& val = ret[phys_reg->elemIndex()];
25412109SRekai.GonzalezAlberquilla@arm.com        DPRINTF(IEW, "RegFile: Access to element %d of vector register %i,"
25512109SRekai.GonzalezAlberquilla@arm.com                " has data %#x\n", phys_reg->elemIndex(),
25612109SRekai.GonzalezAlberquilla@arm.com                int(phys_reg->index()), val);
25712109SRekai.GonzalezAlberquilla@arm.com
25812109SRekai.GonzalezAlberquilla@arm.com        return val;
25912109SRekai.GonzalezAlberquilla@arm.com    }
26012109SRekai.GonzalezAlberquilla@arm.com
2619920Syasuko.eckert@amd.com    /** Reads a condition-code register. */
26213557Sgabeblack@google.com    CCReg
26313557Sgabeblack@google.com    readCCReg(PhysRegIdPtr phys_reg)
2649920Syasuko.eckert@amd.com    {
26512105Snathanael.premillieu@arm.com        assert(phys_reg->isCCPhysReg());
2669920Syasuko.eckert@amd.com
2679920Syasuko.eckert@amd.com        DPRINTF(IEW, "RegFile: Access to cc register %i, has "
26812106SRekai.GonzalezAlberquilla@arm.com                "data %#x\n", phys_reg->index(),
26912106SRekai.GonzalezAlberquilla@arm.com                ccRegFile[phys_reg->index()]);
2709920Syasuko.eckert@amd.com
27112106SRekai.GonzalezAlberquilla@arm.com        return ccRegFile[phys_reg->index()];
2729920Syasuko.eckert@amd.com    }
2739920Syasuko.eckert@amd.com
2742292SN/A    /** Sets an integer register to the given value. */
27513557Sgabeblack@google.com    void
27613557Sgabeblack@google.com    setIntReg(PhysRegIdPtr phys_reg, RegVal val)
2771060SN/A    {
27812105Snathanael.premillieu@arm.com        assert(phys_reg->isIntPhysReg());
2791061SN/A
2802690Sktlim@umich.edu        DPRINTF(IEW, "RegFile: Setting int register %i to %#x\n",
28112106SRekai.GonzalezAlberquilla@arm.com                phys_reg->index(), val);
2821060SN/A
28312105Snathanael.premillieu@arm.com        if (!phys_reg->isZeroReg())
28412106SRekai.GonzalezAlberquilla@arm.com            intRegFile[phys_reg->index()] = val;
2851060SN/A    }
2861060SN/A
28713557Sgabeblack@google.com    void
28813557Sgabeblack@google.com    setFloatRegBits(PhysRegIdPtr phys_reg, RegVal val)
2892455SN/A    {
29012105Snathanael.premillieu@arm.com        assert(phys_reg->isFloatPhysReg());
2912455SN/A
2922690Sktlim@umich.edu        DPRINTF(IEW, "RegFile: Setting float register %i to %#x\n",
29312106SRekai.GonzalezAlberquilla@arm.com                phys_reg->index(), (uint64_t)val);
2942455SN/A
29512109SRekai.GonzalezAlberquilla@arm.com        if (!phys_reg->isZeroReg())
29613501Sgabeblack@google.com            floatRegFile[phys_reg->index()] = val;
29712109SRekai.GonzalezAlberquilla@arm.com    }
29812109SRekai.GonzalezAlberquilla@arm.com
29912109SRekai.GonzalezAlberquilla@arm.com    /** Sets a vector register to the given value. */
30013557Sgabeblack@google.com    void
30113557Sgabeblack@google.com    setVecReg(PhysRegIdPtr phys_reg, const VecRegContainer& val)
30212109SRekai.GonzalezAlberquilla@arm.com    {
30312109SRekai.GonzalezAlberquilla@arm.com        assert(phys_reg->isVectorPhysReg());
30412109SRekai.GonzalezAlberquilla@arm.com
30512109SRekai.GonzalezAlberquilla@arm.com        DPRINTF(IEW, "RegFile: Setting vector register %i to %s\n",
30612109SRekai.GonzalezAlberquilla@arm.com                int(phys_reg->index()), val.print());
30712109SRekai.GonzalezAlberquilla@arm.com
30812109SRekai.GonzalezAlberquilla@arm.com        vectorRegFile[phys_reg->index()] = val;
30912109SRekai.GonzalezAlberquilla@arm.com    }
31012109SRekai.GonzalezAlberquilla@arm.com
31112109SRekai.GonzalezAlberquilla@arm.com    /** Sets a vector register to the given value. */
31213557Sgabeblack@google.com    void
31313557Sgabeblack@google.com    setVecElem(PhysRegIdPtr phys_reg, const VecElem val)
31412109SRekai.GonzalezAlberquilla@arm.com    {
31512109SRekai.GonzalezAlberquilla@arm.com        assert(phys_reg->isVectorPhysElem());
31612109SRekai.GonzalezAlberquilla@arm.com
31712109SRekai.GonzalezAlberquilla@arm.com        DPRINTF(IEW, "RegFile: Setting element %d of vector register %i to"
31812109SRekai.GonzalezAlberquilla@arm.com                " %#x\n", phys_reg->elemIndex(), int(phys_reg->index()), val);
31912109SRekai.GonzalezAlberquilla@arm.com
32012109SRekai.GonzalezAlberquilla@arm.com        vectorRegFile[phys_reg->index()].as<VecElem>()[phys_reg->elemIndex()] =
32112109SRekai.GonzalezAlberquilla@arm.com                val;
3221060SN/A    }
3231060SN/A
3249920Syasuko.eckert@amd.com    /** Sets a condition-code register to the given value. */
32513557Sgabeblack@google.com    void
32613557Sgabeblack@google.com    setCCReg(PhysRegIdPtr phys_reg, CCReg val)
3279920Syasuko.eckert@amd.com    {
32812105Snathanael.premillieu@arm.com        assert(phys_reg->isCCPhysReg());
3299920Syasuko.eckert@amd.com
3309920Syasuko.eckert@amd.com        DPRINTF(IEW, "RegFile: Setting cc register %i to %#x\n",
33112106SRekai.GonzalezAlberquilla@arm.com                phys_reg->index(), (uint64_t)val);
3329920Syasuko.eckert@amd.com
33312106SRekai.GonzalezAlberquilla@arm.com        ccRegFile[phys_reg->index()] = val;
3349920Syasuko.eckert@amd.com    }
33512109SRekai.GonzalezAlberquilla@arm.com
33612109SRekai.GonzalezAlberquilla@arm.com    /** Get the PhysRegIds of the elems of a vector register.
33712109SRekai.GonzalezAlberquilla@arm.com     * Auxiliary function to transition from Full vector mode to Elem mode.
33812109SRekai.GonzalezAlberquilla@arm.com     */
33912109SRekai.GonzalezAlberquilla@arm.com    IdRange getRegElemIds(PhysRegIdPtr reg);
34012109SRekai.GonzalezAlberquilla@arm.com
34112109SRekai.GonzalezAlberquilla@arm.com    /**
34212109SRekai.GonzalezAlberquilla@arm.com     * Get the PhysRegIds of the elems of all vector registers.
34312109SRekai.GonzalezAlberquilla@arm.com     * Auxiliary function to transition from Full vector mode to Elem mode
34412109SRekai.GonzalezAlberquilla@arm.com     * and to initialise the rename map.
34512109SRekai.GonzalezAlberquilla@arm.com     */
34612109SRekai.GonzalezAlberquilla@arm.com    IdRange getRegIds(RegClass cls);
34712109SRekai.GonzalezAlberquilla@arm.com
34813557Sgabeblack@google.com    /**
34913557Sgabeblack@google.com     * Get the true physical register id.
35013557Sgabeblack@google.com     * As many parts work with PhysRegIdPtr, we need to be able to produce
35113557Sgabeblack@google.com     * the pointer out of just class and register idx.
35213557Sgabeblack@google.com     */
35313557Sgabeblack@google.com    PhysRegIdPtr getTrueId(PhysRegIdPtr reg);
3541060SN/A};
3551060SN/A
3569915Ssteve.reinhardt@amd.com
3579915Ssteve.reinhardt@amd.com#endif //__CPU_O3_REGFILE_HH__
358