inst_queue_impl.hh revision 10333:6be8945d226b
113514Sgabeblack@google.com/*
213514Sgabeblack@google.com * Copyright (c) 2011-2014 ARM Limited
313514Sgabeblack@google.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
413514Sgabeblack@google.com * All rights reserved.
513514Sgabeblack@google.com *
613514Sgabeblack@google.com * The license below extends only to copyright in the software and shall
713514Sgabeblack@google.com * not be construed as granting a license to any other intellectual
813514Sgabeblack@google.com * property including but not limited to intellectual property relating
913514Sgabeblack@google.com * to a hardware implementation of the functionality of the software
1013514Sgabeblack@google.com * licensed hereunder.  You may use the software subject to the license
1113514Sgabeblack@google.com * terms below provided that you ensure that this notice is replicated
1213514Sgabeblack@google.com * unmodified and in its entirety in all distributions of the software,
1313514Sgabeblack@google.com * modified or unmodified, in source code or in binary form.
1413514Sgabeblack@google.com *
1513514Sgabeblack@google.com * Copyright (c) 2004-2006 The Regents of The University of Michigan
1613514Sgabeblack@google.com * All rights reserved.
1713514Sgabeblack@google.com *
1813514Sgabeblack@google.com * Redistribution and use in source and binary forms, with or without
1913514Sgabeblack@google.com * modification, are permitted provided that the following conditions are
2013514Sgabeblack@google.com * met: redistributions of source code must retain the above copyright
2113514Sgabeblack@google.com * notice, this list of conditions and the following disclaimer;
2213514Sgabeblack@google.com * redistributions in binary form must reproduce the above copyright
2313514Sgabeblack@google.com * notice, this list of conditions and the following disclaimer in the
2413514Sgabeblack@google.com * documentation and/or other materials provided with the distribution;
2513514Sgabeblack@google.com * neither the name of the copyright holders nor the names of its
2613523Sgabeblack@google.com * contributors may be used to endorse or promote products derived from
2713514Sgabeblack@google.com * this software without specific prior written permission.
2813514Sgabeblack@google.com *
2913514Sgabeblack@google.com * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
3013514Sgabeblack@google.com * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
3113514Sgabeblack@google.com * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
3213514Sgabeblack@google.com * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
3313514Sgabeblack@google.com * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
3413514Sgabeblack@google.com * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
3513514Sgabeblack@google.com * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
3613514Sgabeblack@google.com * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
3713514Sgabeblack@google.com * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
3813514Sgabeblack@google.com * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
3913514Sgabeblack@google.com * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
4013514Sgabeblack@google.com *
4113514Sgabeblack@google.com * Authors: Kevin Lim
4213514Sgabeblack@google.com *          Korey Sewell
4313514Sgabeblack@google.com */
4413523Sgabeblack@google.com
4513514Sgabeblack@google.com#ifndef __CPU_O3_INST_QUEUE_IMPL_HH__
4613514Sgabeblack@google.com#define __CPU_O3_INST_QUEUE_IMPL_HH__
4713514Sgabeblack@google.com
4813514Sgabeblack@google.com#include <limits>
4913514Sgabeblack@google.com#include <vector>
5013514Sgabeblack@google.com
5113514Sgabeblack@google.com#include "cpu/o3/fu_pool.hh"
5213514Sgabeblack@google.com#include "cpu/o3/inst_queue.hh"
5313514Sgabeblack@google.com#include "debug/IQ.hh"
5413514Sgabeblack@google.com#include "enums/OpClass.hh"
5513514Sgabeblack@google.com#include "params/DerivO3CPU.hh"
5613514Sgabeblack@google.com#include "sim/core.hh"
5713514Sgabeblack@google.com
5813523Sgabeblack@google.com// clang complains about std::set being overloaded with Packet::set if
5913514Sgabeblack@google.com// we open up the entire namespace std
6013514Sgabeblack@google.comusing std::list;
6113514Sgabeblack@google.com
6213514Sgabeblack@google.comtemplate <class Impl>
6313514Sgabeblack@google.comInstructionQueue<Impl>::FUCompletion::FUCompletion(DynInstPtr &_inst,
6413514Sgabeblack@google.com    int fu_idx, InstructionQueue<Impl> *iq_ptr)
6513514Sgabeblack@google.com    : Event(Stat_Event_Pri, AutoDelete),
6613514Sgabeblack@google.com      inst(_inst), fuIdx(fu_idx), iqPtr(iq_ptr), freeFU(false)
6713514Sgabeblack@google.com{
6813514Sgabeblack@google.com}
6913514Sgabeblack@google.com
7013514Sgabeblack@google.comtemplate <class Impl>
7113514Sgabeblack@google.comvoid
7213514Sgabeblack@google.comInstructionQueue<Impl>::FUCompletion::process()
7313514Sgabeblack@google.com{
7413514Sgabeblack@google.com    iqPtr->processFUCompletion(inst, freeFU ? fuIdx : -1);
7513514Sgabeblack@google.com    inst = NULL;
7613514Sgabeblack@google.com}
7713514Sgabeblack@google.com
7813514Sgabeblack@google.com
7913514Sgabeblack@google.comtemplate <class Impl>
8013514Sgabeblack@google.comconst char *
8113514Sgabeblack@google.comInstructionQueue<Impl>::FUCompletion::description() const
8213514Sgabeblack@google.com{
8313514Sgabeblack@google.com    return "Functional unit completion";
8413514Sgabeblack@google.com}
8513514Sgabeblack@google.com
8613514Sgabeblack@google.comtemplate <class Impl>
8713514Sgabeblack@google.comInstructionQueue<Impl>::InstructionQueue(O3CPU *cpu_ptr, IEW *iew_ptr,
8813514Sgabeblack@google.com                                         DerivO3CPUParams *params)
8913514Sgabeblack@google.com    : cpu(cpu_ptr),
9013514Sgabeblack@google.com      iewStage(iew_ptr),
9113514Sgabeblack@google.com      fuPool(params->fuPool),
9213514Sgabeblack@google.com      numEntries(params->numIQEntries),
9313514Sgabeblack@google.com      totalWidth(params->issueWidth),
9413514Sgabeblack@google.com      commitToIEWDelay(params->commitToIEWDelay)
9513514Sgabeblack@google.com{
9613514Sgabeblack@google.com    assert(fuPool);
9713514Sgabeblack@google.com
9813514Sgabeblack@google.com    numThreads = params->numThreads;
9913514Sgabeblack@google.com
10013514Sgabeblack@google.com    // Set the number of total physical registers
10113514Sgabeblack@google.com    numPhysRegs = params->numPhysIntRegs + params->numPhysFloatRegs +
10213514Sgabeblack@google.com        params->numPhysCCRegs;
10313514Sgabeblack@google.com
10413514Sgabeblack@google.com    //Create an entry for each physical register within the
10513514Sgabeblack@google.com    //dependency graph.
10613514Sgabeblack@google.com    dependGraph.resize(numPhysRegs);
10713514Sgabeblack@google.com
10813514Sgabeblack@google.com    // Resize the register scoreboard.
10913514Sgabeblack@google.com    regScoreboard.resize(numPhysRegs);
11013514Sgabeblack@google.com
11113514Sgabeblack@google.com    //Initialize Mem Dependence Units
11213514Sgabeblack@google.com    for (ThreadID tid = 0; tid < numThreads; tid++) {
11313514Sgabeblack@google.com        memDepUnit[tid].init(params, tid);
11413514Sgabeblack@google.com        memDepUnit[tid].setIQ(this);
11513514Sgabeblack@google.com    }
11613514Sgabeblack@google.com
11713514Sgabeblack@google.com    resetState();
11813514Sgabeblack@google.com
11913514Sgabeblack@google.com    std::string policy = params->smtIQPolicy;
12013514Sgabeblack@google.com
12113514Sgabeblack@google.com    //Convert string to lowercase
12213514Sgabeblack@google.com    std::transform(policy.begin(), policy.end(), policy.begin(),
12313514Sgabeblack@google.com                   (int(*)(int)) tolower);
12413514Sgabeblack@google.com
12513514Sgabeblack@google.com    //Figure out resource sharing policy
12613514Sgabeblack@google.com    if (policy == "dynamic") {
12713514Sgabeblack@google.com        iqPolicy = Dynamic;
12813514Sgabeblack@google.com
12913514Sgabeblack@google.com        //Set Max Entries to Total ROB Capacity
13013514Sgabeblack@google.com        for (ThreadID tid = 0; tid < numThreads; tid++) {
13113514Sgabeblack@google.com            maxEntries[tid] = numEntries;
13213514Sgabeblack@google.com        }
13313514Sgabeblack@google.com
13413514Sgabeblack@google.com    } else if (policy == "partitioned") {
13513514Sgabeblack@google.com        iqPolicy = Partitioned;
13613514Sgabeblack@google.com
13713514Sgabeblack@google.com        //@todo:make work if part_amt doesnt divide evenly.
13813514Sgabeblack@google.com        int part_amt = numEntries / numThreads;
13913514Sgabeblack@google.com
14013514Sgabeblack@google.com        //Divide ROB up evenly
14113514Sgabeblack@google.com        for (ThreadID tid = 0; tid < numThreads; tid++) {
14213514Sgabeblack@google.com            maxEntries[tid] = part_amt;
14313514Sgabeblack@google.com        }
14413514Sgabeblack@google.com
14513514Sgabeblack@google.com        DPRINTF(IQ, "IQ sharing policy set to Partitioned:"
14613514Sgabeblack@google.com                "%i entries per thread.\n",part_amt);
14713514Sgabeblack@google.com    } else if (policy == "threshold") {
14813514Sgabeblack@google.com        iqPolicy = Threshold;
14913514Sgabeblack@google.com
15013514Sgabeblack@google.com        double threshold =  (double)params->smtIQThreshold / 100;
15113514Sgabeblack@google.com
15213514Sgabeblack@google.com        int thresholdIQ = (int)((double)threshold * numEntries);
15313514Sgabeblack@google.com
15413514Sgabeblack@google.com        //Divide up by threshold amount
15513514Sgabeblack@google.com        for (ThreadID tid = 0; tid < numThreads; tid++) {
15613514Sgabeblack@google.com            maxEntries[tid] = thresholdIQ;
15713514Sgabeblack@google.com        }
15813514Sgabeblack@google.com
15913514Sgabeblack@google.com        DPRINTF(IQ, "IQ sharing policy set to Threshold:"
16013514Sgabeblack@google.com                "%i entries per thread.\n",thresholdIQ);
16113514Sgabeblack@google.com   } else {
16213514Sgabeblack@google.com       assert(0 && "Invalid IQ Sharing Policy.Options Are:{Dynamic,"
16313514Sgabeblack@google.com              "Partitioned, Threshold}");
16413514Sgabeblack@google.com   }
16513514Sgabeblack@google.com}
16613514Sgabeblack@google.com
16713514Sgabeblack@google.comtemplate <class Impl>
16813514Sgabeblack@google.comInstructionQueue<Impl>::~InstructionQueue()
16913514Sgabeblack@google.com{
17013514Sgabeblack@google.com    dependGraph.reset();
17113514Sgabeblack@google.com#ifdef DEBUG
17213514Sgabeblack@google.com    cprintf("Nodes traversed: %i, removed: %i\n",
17313514Sgabeblack@google.com            dependGraph.nodesTraversed, dependGraph.nodesRemoved);
17413514Sgabeblack@google.com#endif
17513514Sgabeblack@google.com}
17613514Sgabeblack@google.com
17713514Sgabeblack@google.comtemplate <class Impl>
17813514Sgabeblack@google.comstd::string
17913514Sgabeblack@google.comInstructionQueue<Impl>::name() const
18013514Sgabeblack@google.com{
18113514Sgabeblack@google.com    return cpu->name() + ".iq";
18213514Sgabeblack@google.com}
18313514Sgabeblack@google.com
18413514Sgabeblack@google.comtemplate <class Impl>
18513514Sgabeblack@google.comvoid
18613514Sgabeblack@google.comInstructionQueue<Impl>::regStats()
18713514Sgabeblack@google.com{
18813514Sgabeblack@google.com    using namespace Stats;
18913514Sgabeblack@google.com    iqInstsAdded
19013514Sgabeblack@google.com        .name(name() + ".iqInstsAdded")
19113514Sgabeblack@google.com        .desc("Number of instructions added to the IQ (excludes non-spec)")
19213514Sgabeblack@google.com        .prereq(iqInstsAdded);
19313514Sgabeblack@google.com
19413514Sgabeblack@google.com    iqNonSpecInstsAdded
19513514Sgabeblack@google.com        .name(name() + ".iqNonSpecInstsAdded")
19613514Sgabeblack@google.com        .desc("Number of non-speculative instructions added to the IQ")
19713514Sgabeblack@google.com        .prereq(iqNonSpecInstsAdded);
19813514Sgabeblack@google.com
19913514Sgabeblack@google.com    iqInstsIssued
20013514Sgabeblack@google.com        .name(name() + ".iqInstsIssued")
20113514Sgabeblack@google.com        .desc("Number of instructions issued")
20213514Sgabeblack@google.com        .prereq(iqInstsIssued);
20313514Sgabeblack@google.com
20413514Sgabeblack@google.com    iqIntInstsIssued
20513514Sgabeblack@google.com        .name(name() + ".iqIntInstsIssued")
20613514Sgabeblack@google.com        .desc("Number of integer instructions issued")
20713514Sgabeblack@google.com        .prereq(iqIntInstsIssued);
20813514Sgabeblack@google.com
20913514Sgabeblack@google.com    iqFloatInstsIssued
21013514Sgabeblack@google.com        .name(name() + ".iqFloatInstsIssued")
21113514Sgabeblack@google.com        .desc("Number of float instructions issued")
21213514Sgabeblack@google.com        .prereq(iqFloatInstsIssued);
21313514Sgabeblack@google.com
21413514Sgabeblack@google.com    iqBranchInstsIssued
21513514Sgabeblack@google.com        .name(name() + ".iqBranchInstsIssued")
21613514Sgabeblack@google.com        .desc("Number of branch instructions issued")
21713514Sgabeblack@google.com        .prereq(iqBranchInstsIssued);
21813514Sgabeblack@google.com
21913514Sgabeblack@google.com    iqMemInstsIssued
22013514Sgabeblack@google.com        .name(name() + ".iqMemInstsIssued")
22113514Sgabeblack@google.com        .desc("Number of memory instructions issued")
22213514Sgabeblack@google.com        .prereq(iqMemInstsIssued);
22313514Sgabeblack@google.com
22413514Sgabeblack@google.com    iqMiscInstsIssued
22513514Sgabeblack@google.com        .name(name() + ".iqMiscInstsIssued")
22613514Sgabeblack@google.com        .desc("Number of miscellaneous instructions issued")
22713514Sgabeblack@google.com        .prereq(iqMiscInstsIssued);
22813514Sgabeblack@google.com
22913514Sgabeblack@google.com    iqSquashedInstsIssued
23013514Sgabeblack@google.com        .name(name() + ".iqSquashedInstsIssued")
23113514Sgabeblack@google.com        .desc("Number of squashed instructions issued")
23213514Sgabeblack@google.com        .prereq(iqSquashedInstsIssued);
23313514Sgabeblack@google.com
23413514Sgabeblack@google.com    iqSquashedInstsExamined
23513514Sgabeblack@google.com        .name(name() + ".iqSquashedInstsExamined")
23613514Sgabeblack@google.com        .desc("Number of squashed instructions iterated over during squash;"
23713514Sgabeblack@google.com              " mainly for profiling")
23813514Sgabeblack@google.com        .prereq(iqSquashedInstsExamined);
23913514Sgabeblack@google.com
24013514Sgabeblack@google.com    iqSquashedOperandsExamined
24113514Sgabeblack@google.com        .name(name() + ".iqSquashedOperandsExamined")
24213514Sgabeblack@google.com        .desc("Number of squashed operands that are examined and possibly "
24313514Sgabeblack@google.com              "removed from graph")
24413514Sgabeblack@google.com        .prereq(iqSquashedOperandsExamined);
24513514Sgabeblack@google.com
24613514Sgabeblack@google.com    iqSquashedNonSpecRemoved
24713514Sgabeblack@google.com        .name(name() + ".iqSquashedNonSpecRemoved")
24813514Sgabeblack@google.com        .desc("Number of squashed non-spec instructions that were removed")
24913514Sgabeblack@google.com        .prereq(iqSquashedNonSpecRemoved);
25013514Sgabeblack@google.com/*
25113514Sgabeblack@google.com    queueResDist
25213514Sgabeblack@google.com        .init(Num_OpClasses, 0, 99, 2)
25313514Sgabeblack@google.com        .name(name() + ".IQ:residence:")
25413514Sgabeblack@google.com        .desc("cycles from dispatch to issue")
25513514Sgabeblack@google.com        .flags(total | pdf | cdf )
25613514Sgabeblack@google.com        ;
25713514Sgabeblack@google.com    for (int i = 0; i < Num_OpClasses; ++i) {
25813514Sgabeblack@google.com        queueResDist.subname(i, opClassStrings[i]);
25913514Sgabeblack@google.com    }
26013514Sgabeblack@google.com*/
26113514Sgabeblack@google.com    numIssuedDist
26213514Sgabeblack@google.com        .init(0,totalWidth,1)
26313514Sgabeblack@google.com        .name(name() + ".issued_per_cycle")
26413514Sgabeblack@google.com        .desc("Number of insts issued each cycle")
26513514Sgabeblack@google.com        .flags(pdf)
26613514Sgabeblack@google.com        ;
26713514Sgabeblack@google.com/*
268    dist_unissued
269        .init(Num_OpClasses+2)
270        .name(name() + ".unissued_cause")
271        .desc("Reason ready instruction not issued")
272        .flags(pdf | dist)
273        ;
274    for (int i=0; i < (Num_OpClasses + 2); ++i) {
275        dist_unissued.subname(i, unissued_names[i]);
276    }
277*/
278    statIssuedInstType
279        .init(numThreads,Enums::Num_OpClass)
280        .name(name() + ".FU_type")
281        .desc("Type of FU issued")
282        .flags(total | pdf | dist)
283        ;
284    statIssuedInstType.ysubnames(Enums::OpClassStrings);
285
286    //
287    //  How long did instructions for a particular FU type wait prior to issue
288    //
289/*
290    issueDelayDist
291        .init(Num_OpClasses,0,99,2)
292        .name(name() + ".")
293        .desc("cycles from operands ready to issue")
294        .flags(pdf | cdf)
295        ;
296
297    for (int i=0; i<Num_OpClasses; ++i) {
298        std::stringstream subname;
299        subname << opClassStrings[i] << "_delay";
300        issueDelayDist.subname(i, subname.str());
301    }
302*/
303    issueRate
304        .name(name() + ".rate")
305        .desc("Inst issue rate")
306        .flags(total)
307        ;
308    issueRate = iqInstsIssued / cpu->numCycles;
309
310    statFuBusy
311        .init(Num_OpClasses)
312        .name(name() + ".fu_full")
313        .desc("attempts to use FU when none available")
314        .flags(pdf | dist)
315        ;
316    for (int i=0; i < Num_OpClasses; ++i) {
317        statFuBusy.subname(i, Enums::OpClassStrings[i]);
318    }
319
320    fuBusy
321        .init(numThreads)
322        .name(name() + ".fu_busy_cnt")
323        .desc("FU busy when requested")
324        .flags(total)
325        ;
326
327    fuBusyRate
328        .name(name() + ".fu_busy_rate")
329        .desc("FU busy rate (busy events/executed inst)")
330        .flags(total)
331        ;
332    fuBusyRate = fuBusy / iqInstsIssued;
333
334    for (ThreadID tid = 0; tid < numThreads; tid++) {
335        // Tell mem dependence unit to reg stats as well.
336        memDepUnit[tid].regStats();
337    }
338
339    intInstQueueReads
340        .name(name() + ".int_inst_queue_reads")
341        .desc("Number of integer instruction queue reads")
342        .flags(total);
343
344    intInstQueueWrites
345        .name(name() + ".int_inst_queue_writes")
346        .desc("Number of integer instruction queue writes")
347        .flags(total);
348
349    intInstQueueWakeupAccesses
350        .name(name() + ".int_inst_queue_wakeup_accesses")
351        .desc("Number of integer instruction queue wakeup accesses")
352        .flags(total);
353
354    fpInstQueueReads
355        .name(name() + ".fp_inst_queue_reads")
356        .desc("Number of floating instruction queue reads")
357        .flags(total);
358
359    fpInstQueueWrites
360        .name(name() + ".fp_inst_queue_writes")
361        .desc("Number of floating instruction queue writes")
362        .flags(total);
363
364    fpInstQueueWakeupQccesses
365        .name(name() + ".fp_inst_queue_wakeup_accesses")
366        .desc("Number of floating instruction queue wakeup accesses")
367        .flags(total);
368
369    intAluAccesses
370        .name(name() + ".int_alu_accesses")
371        .desc("Number of integer alu accesses")
372        .flags(total);
373
374    fpAluAccesses
375        .name(name() + ".fp_alu_accesses")
376        .desc("Number of floating point alu accesses")
377        .flags(total);
378
379}
380
381template <class Impl>
382void
383InstructionQueue<Impl>::resetState()
384{
385    //Initialize thread IQ counts
386    for (ThreadID tid = 0; tid <numThreads; tid++) {
387        count[tid] = 0;
388        instList[tid].clear();
389    }
390
391    // Initialize the number of free IQ entries.
392    freeEntries = numEntries;
393
394    // Note that in actuality, the registers corresponding to the logical
395    // registers start off as ready.  However this doesn't matter for the
396    // IQ as the instruction should have been correctly told if those
397    // registers are ready in rename.  Thus it can all be initialized as
398    // unready.
399    for (int i = 0; i < numPhysRegs; ++i) {
400        regScoreboard[i] = false;
401    }
402
403    for (ThreadID tid = 0; tid < numThreads; ++tid) {
404        squashedSeqNum[tid] = 0;
405    }
406
407    for (int i = 0; i < Num_OpClasses; ++i) {
408        while (!readyInsts[i].empty())
409            readyInsts[i].pop();
410        queueOnList[i] = false;
411        readyIt[i] = listOrder.end();
412    }
413    nonSpecInsts.clear();
414    listOrder.clear();
415    deferredMemInsts.clear();
416    blockedMemInsts.clear();
417    retryMemInsts.clear();
418}
419
420template <class Impl>
421void
422InstructionQueue<Impl>::setActiveThreads(list<ThreadID> *at_ptr)
423{
424    activeThreads = at_ptr;
425}
426
427template <class Impl>
428void
429InstructionQueue<Impl>::setIssueToExecuteQueue(TimeBuffer<IssueStruct> *i2e_ptr)
430{
431      issueToExecuteQueue = i2e_ptr;
432}
433
434template <class Impl>
435void
436InstructionQueue<Impl>::setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr)
437{
438    timeBuffer = tb_ptr;
439
440    fromCommit = timeBuffer->getWire(-commitToIEWDelay);
441}
442
443template <class Impl>
444void
445InstructionQueue<Impl>::drainSanityCheck() const
446{
447    assert(dependGraph.empty());
448    assert(instsToExecute.empty());
449    for (ThreadID tid = 0; tid < numThreads; ++tid)
450        memDepUnit[tid].drainSanityCheck();
451}
452
453template <class Impl>
454void
455InstructionQueue<Impl>::takeOverFrom()
456{
457    resetState();
458}
459
460template <class Impl>
461int
462InstructionQueue<Impl>::entryAmount(ThreadID num_threads)
463{
464    if (iqPolicy == Partitioned) {
465        return numEntries / num_threads;
466    } else {
467        return 0;
468    }
469}
470
471
472template <class Impl>
473void
474InstructionQueue<Impl>::resetEntries()
475{
476    if (iqPolicy != Dynamic || numThreads > 1) {
477        int active_threads = activeThreads->size();
478
479        list<ThreadID>::iterator threads = activeThreads->begin();
480        list<ThreadID>::iterator end = activeThreads->end();
481
482        while (threads != end) {
483            ThreadID tid = *threads++;
484
485            if (iqPolicy == Partitioned) {
486                maxEntries[tid] = numEntries / active_threads;
487            } else if(iqPolicy == Threshold && active_threads == 1) {
488                maxEntries[tid] = numEntries;
489            }
490        }
491    }
492}
493
494template <class Impl>
495unsigned
496InstructionQueue<Impl>::numFreeEntries()
497{
498    return freeEntries;
499}
500
501template <class Impl>
502unsigned
503InstructionQueue<Impl>::numFreeEntries(ThreadID tid)
504{
505    return maxEntries[tid] - count[tid];
506}
507
508// Might want to do something more complex if it knows how many instructions
509// will be issued this cycle.
510template <class Impl>
511bool
512InstructionQueue<Impl>::isFull()
513{
514    if (freeEntries == 0) {
515        return(true);
516    } else {
517        return(false);
518    }
519}
520
521template <class Impl>
522bool
523InstructionQueue<Impl>::isFull(ThreadID tid)
524{
525    if (numFreeEntries(tid) == 0) {
526        return(true);
527    } else {
528        return(false);
529    }
530}
531
532template <class Impl>
533bool
534InstructionQueue<Impl>::hasReadyInsts()
535{
536    if (!listOrder.empty()) {
537        return true;
538    }
539
540    for (int i = 0; i < Num_OpClasses; ++i) {
541        if (!readyInsts[i].empty()) {
542            return true;
543        }
544    }
545
546    return false;
547}
548
549template <class Impl>
550void
551InstructionQueue<Impl>::insert(DynInstPtr &new_inst)
552{
553    new_inst->isFloating() ? fpInstQueueWrites++ : intInstQueueWrites++;
554    // Make sure the instruction is valid
555    assert(new_inst);
556
557    DPRINTF(IQ, "Adding instruction [sn:%lli] PC %s to the IQ.\n",
558            new_inst->seqNum, new_inst->pcState());
559
560    assert(freeEntries != 0);
561
562    instList[new_inst->threadNumber].push_back(new_inst);
563
564    --freeEntries;
565
566    new_inst->setInIQ();
567
568    // Look through its source registers (physical regs), and mark any
569    // dependencies.
570    addToDependents(new_inst);
571
572    // Have this instruction set itself as the producer of its destination
573    // register(s).
574    addToProducers(new_inst);
575
576    if (new_inst->isMemRef()) {
577        memDepUnit[new_inst->threadNumber].insert(new_inst);
578    } else {
579        addIfReady(new_inst);
580    }
581
582    ++iqInstsAdded;
583
584    count[new_inst->threadNumber]++;
585
586    assert(freeEntries == (numEntries - countInsts()));
587}
588
589template <class Impl>
590void
591InstructionQueue<Impl>::insertNonSpec(DynInstPtr &new_inst)
592{
593    // @todo: Clean up this code; can do it by setting inst as unable
594    // to issue, then calling normal insert on the inst.
595    new_inst->isFloating() ? fpInstQueueWrites++ : intInstQueueWrites++;
596
597    assert(new_inst);
598
599    nonSpecInsts[new_inst->seqNum] = new_inst;
600
601    DPRINTF(IQ, "Adding non-speculative instruction [sn:%lli] PC %s "
602            "to the IQ.\n",
603            new_inst->seqNum, new_inst->pcState());
604
605    assert(freeEntries != 0);
606
607    instList[new_inst->threadNumber].push_back(new_inst);
608
609    --freeEntries;
610
611    new_inst->setInIQ();
612
613    // Have this instruction set itself as the producer of its destination
614    // register(s).
615    addToProducers(new_inst);
616
617    // If it's a memory instruction, add it to the memory dependency
618    // unit.
619    if (new_inst->isMemRef()) {
620        memDepUnit[new_inst->threadNumber].insertNonSpec(new_inst);
621    }
622
623    ++iqNonSpecInstsAdded;
624
625    count[new_inst->threadNumber]++;
626
627    assert(freeEntries == (numEntries - countInsts()));
628}
629
630template <class Impl>
631void
632InstructionQueue<Impl>::insertBarrier(DynInstPtr &barr_inst)
633{
634    memDepUnit[barr_inst->threadNumber].insertBarrier(barr_inst);
635
636    insertNonSpec(barr_inst);
637}
638
639template <class Impl>
640typename Impl::DynInstPtr
641InstructionQueue<Impl>::getInstToExecute()
642{
643    assert(!instsToExecute.empty());
644    DynInstPtr inst = instsToExecute.front();
645    instsToExecute.pop_front();
646    if (inst->isFloating()){
647        fpInstQueueReads++;
648    } else {
649        intInstQueueReads++;
650    }
651    return inst;
652}
653
654template <class Impl>
655void
656InstructionQueue<Impl>::addToOrderList(OpClass op_class)
657{
658    assert(!readyInsts[op_class].empty());
659
660    ListOrderEntry queue_entry;
661
662    queue_entry.queueType = op_class;
663
664    queue_entry.oldestInst = readyInsts[op_class].top()->seqNum;
665
666    ListOrderIt list_it = listOrder.begin();
667    ListOrderIt list_end_it = listOrder.end();
668
669    while (list_it != list_end_it) {
670        if ((*list_it).oldestInst > queue_entry.oldestInst) {
671            break;
672        }
673
674        list_it++;
675    }
676
677    readyIt[op_class] = listOrder.insert(list_it, queue_entry);
678    queueOnList[op_class] = true;
679}
680
681template <class Impl>
682void
683InstructionQueue<Impl>::moveToYoungerInst(ListOrderIt list_order_it)
684{
685    // Get iterator of next item on the list
686    // Delete the original iterator
687    // Determine if the next item is either the end of the list or younger
688    // than the new instruction.  If so, then add in a new iterator right here.
689    // If not, then move along.
690    ListOrderEntry queue_entry;
691    OpClass op_class = (*list_order_it).queueType;
692    ListOrderIt next_it = list_order_it;
693
694    ++next_it;
695
696    queue_entry.queueType = op_class;
697    queue_entry.oldestInst = readyInsts[op_class].top()->seqNum;
698
699    while (next_it != listOrder.end() &&
700           (*next_it).oldestInst < queue_entry.oldestInst) {
701        ++next_it;
702    }
703
704    readyIt[op_class] = listOrder.insert(next_it, queue_entry);
705}
706
707template <class Impl>
708void
709InstructionQueue<Impl>::processFUCompletion(DynInstPtr &inst, int fu_idx)
710{
711    DPRINTF(IQ, "Processing FU completion [sn:%lli]\n", inst->seqNum);
712    assert(!cpu->switchedOut());
713    // The CPU could have been sleeping until this op completed (*extremely*
714    // long latency op).  Wake it if it was.  This may be overkill.
715    iewStage->wakeCPU();
716
717    if (fu_idx > -1)
718        fuPool->freeUnitNextCycle(fu_idx);
719
720    // @todo: Ensure that these FU Completions happen at the beginning
721    // of a cycle, otherwise they could add too many instructions to
722    // the queue.
723    issueToExecuteQueue->access(-1)->size++;
724    instsToExecute.push_back(inst);
725}
726
727// @todo: Figure out a better way to remove the squashed items from the
728// lists.  Checking the top item of each list to see if it's squashed
729// wastes time and forces jumps.
730template <class Impl>
731void
732InstructionQueue<Impl>::scheduleReadyInsts()
733{
734    DPRINTF(IQ, "Attempting to schedule ready instructions from "
735            "the IQ.\n");
736
737    IssueStruct *i2e_info = issueToExecuteQueue->access(0);
738
739    DynInstPtr mem_inst;
740    while (mem_inst = getDeferredMemInstToExecute()) {
741        addReadyMemInst(mem_inst);
742    }
743
744    // See if any cache blocked instructions are able to be executed
745    while (mem_inst = getBlockedMemInstToExecute()) {
746        addReadyMemInst(mem_inst);
747    }
748
749    // Have iterator to head of the list
750    // While I haven't exceeded bandwidth or reached the end of the list,
751    // Try to get a FU that can do what this op needs.
752    // If successful, change the oldestInst to the new top of the list, put
753    // the queue in the proper place in the list.
754    // Increment the iterator.
755    // This will avoid trying to schedule a certain op class if there are no
756    // FUs that handle it.
757    int total_issued = 0;
758    ListOrderIt order_it = listOrder.begin();
759    ListOrderIt order_end_it = listOrder.end();
760
761    while (total_issued < totalWidth && order_it != order_end_it) {
762        OpClass op_class = (*order_it).queueType;
763
764        assert(!readyInsts[op_class].empty());
765
766        DynInstPtr issuing_inst = readyInsts[op_class].top();
767
768        issuing_inst->isFloating() ? fpInstQueueReads++ : intInstQueueReads++;
769
770        assert(issuing_inst->seqNum == (*order_it).oldestInst);
771
772        if (issuing_inst->isSquashed()) {
773            readyInsts[op_class].pop();
774
775            if (!readyInsts[op_class].empty()) {
776                moveToYoungerInst(order_it);
777            } else {
778                readyIt[op_class] = listOrder.end();
779                queueOnList[op_class] = false;
780            }
781
782            listOrder.erase(order_it++);
783
784            ++iqSquashedInstsIssued;
785
786            continue;
787        }
788
789        int idx = -2;
790        Cycles op_latency = Cycles(1);
791        ThreadID tid = issuing_inst->threadNumber;
792
793        if (op_class != No_OpClass) {
794            idx = fuPool->getUnit(op_class);
795            issuing_inst->isFloating() ? fpAluAccesses++ : intAluAccesses++;
796            if (idx > -1) {
797                op_latency = fuPool->getOpLatency(op_class);
798            }
799        }
800
801        // If we have an instruction that doesn't require a FU, or a
802        // valid FU, then schedule for execution.
803        if (idx == -2 || idx != -1) {
804            if (op_latency == Cycles(1)) {
805                i2e_info->size++;
806                instsToExecute.push_back(issuing_inst);
807
808                // Add the FU onto the list of FU's to be freed next
809                // cycle if we used one.
810                if (idx >= 0)
811                    fuPool->freeUnitNextCycle(idx);
812            } else {
813                Cycles issue_latency = fuPool->getIssueLatency(op_class);
814                // Generate completion event for the FU
815                FUCompletion *execution = new FUCompletion(issuing_inst,
816                                                           idx, this);
817
818                cpu->schedule(execution,
819                              cpu->clockEdge(Cycles(op_latency - 1)));
820
821                // @todo: Enforce that issue_latency == 1 or op_latency
822                if (issue_latency > Cycles(1)) {
823                    // If FU isn't pipelined, then it must be freed
824                    // upon the execution completing.
825                    execution->setFreeFU();
826                } else {
827                    // Add the FU onto the list of FU's to be freed next cycle.
828                    fuPool->freeUnitNextCycle(idx);
829                }
830            }
831
832            DPRINTF(IQ, "Thread %i: Issuing instruction PC %s "
833                    "[sn:%lli]\n",
834                    tid, issuing_inst->pcState(),
835                    issuing_inst->seqNum);
836
837            readyInsts[op_class].pop();
838
839            if (!readyInsts[op_class].empty()) {
840                moveToYoungerInst(order_it);
841            } else {
842                readyIt[op_class] = listOrder.end();
843                queueOnList[op_class] = false;
844            }
845
846            issuing_inst->setIssued();
847            ++total_issued;
848
849#if TRACING_ON
850            issuing_inst->issueTick = curTick() - issuing_inst->fetchTick;
851#endif
852
853            if (!issuing_inst->isMemRef()) {
854                // Memory instructions can not be freed from the IQ until they
855                // complete.
856                ++freeEntries;
857                count[tid]--;
858                issuing_inst->clearInIQ();
859            } else {
860                memDepUnit[tid].issue(issuing_inst);
861            }
862
863            listOrder.erase(order_it++);
864            statIssuedInstType[tid][op_class]++;
865        } else {
866            statFuBusy[op_class]++;
867            fuBusy[tid]++;
868            ++order_it;
869        }
870    }
871
872    numIssuedDist.sample(total_issued);
873    iqInstsIssued+= total_issued;
874
875    // If we issued any instructions, tell the CPU we had activity.
876    // @todo If the way deferred memory instructions are handeled due to
877    // translation changes then the deferredMemInsts condition should be removed
878    // from the code below.
879    if (total_issued || !retryMemInsts.empty() || !deferredMemInsts.empty()) {
880        cpu->activityThisCycle();
881    } else {
882        DPRINTF(IQ, "Not able to schedule any instructions.\n");
883    }
884}
885
886template <class Impl>
887void
888InstructionQueue<Impl>::scheduleNonSpec(const InstSeqNum &inst)
889{
890    DPRINTF(IQ, "Marking nonspeculative instruction [sn:%lli] as ready "
891            "to execute.\n", inst);
892
893    NonSpecMapIt inst_it = nonSpecInsts.find(inst);
894
895    assert(inst_it != nonSpecInsts.end());
896
897    ThreadID tid = (*inst_it).second->threadNumber;
898
899    (*inst_it).second->setAtCommit();
900
901    (*inst_it).second->setCanIssue();
902
903    if (!(*inst_it).second->isMemRef()) {
904        addIfReady((*inst_it).second);
905    } else {
906        memDepUnit[tid].nonSpecInstReady((*inst_it).second);
907    }
908
909    (*inst_it).second = NULL;
910
911    nonSpecInsts.erase(inst_it);
912}
913
914template <class Impl>
915void
916InstructionQueue<Impl>::commit(const InstSeqNum &inst, ThreadID tid)
917{
918    DPRINTF(IQ, "[tid:%i]: Committing instructions older than [sn:%i]\n",
919            tid,inst);
920
921    ListIt iq_it = instList[tid].begin();
922
923    while (iq_it != instList[tid].end() &&
924           (*iq_it)->seqNum <= inst) {
925        ++iq_it;
926        instList[tid].pop_front();
927    }
928
929    assert(freeEntries == (numEntries - countInsts()));
930}
931
932template <class Impl>
933int
934InstructionQueue<Impl>::wakeDependents(DynInstPtr &completed_inst)
935{
936    int dependents = 0;
937
938    // The instruction queue here takes care of both floating and int ops
939    if (completed_inst->isFloating()) {
940        fpInstQueueWakeupQccesses++;
941    } else {
942        intInstQueueWakeupAccesses++;
943    }
944
945    DPRINTF(IQ, "Waking dependents of completed instruction.\n");
946
947    assert(!completed_inst->isSquashed());
948
949    // Tell the memory dependence unit to wake any dependents on this
950    // instruction if it is a memory instruction.  Also complete the memory
951    // instruction at this point since we know it executed without issues.
952    // @todo: Might want to rename "completeMemInst" to something that
953    // indicates that it won't need to be replayed, and call this
954    // earlier.  Might not be a big deal.
955    if (completed_inst->isMemRef()) {
956        memDepUnit[completed_inst->threadNumber].wakeDependents(completed_inst);
957        completeMemInst(completed_inst);
958    } else if (completed_inst->isMemBarrier() ||
959               completed_inst->isWriteBarrier()) {
960        memDepUnit[completed_inst->threadNumber].completeBarrier(completed_inst);
961    }
962
963    for (int dest_reg_idx = 0;
964         dest_reg_idx < completed_inst->numDestRegs();
965         dest_reg_idx++)
966    {
967        PhysRegIndex dest_reg =
968            completed_inst->renamedDestRegIdx(dest_reg_idx);
969
970        // Special case of uniq or control registers.  They are not
971        // handled by the IQ and thus have no dependency graph entry.
972        // @todo Figure out a cleaner way to handle this.
973        if (dest_reg >= numPhysRegs) {
974            DPRINTF(IQ, "dest_reg :%d, numPhysRegs: %d\n", dest_reg,
975                    numPhysRegs);
976            continue;
977        }
978
979        DPRINTF(IQ, "Waking any dependents on register %i.\n",
980                (int) dest_reg);
981
982        //Go through the dependency chain, marking the registers as
983        //ready within the waiting instructions.
984        DynInstPtr dep_inst = dependGraph.pop(dest_reg);
985
986        while (dep_inst) {
987            DPRINTF(IQ, "Waking up a dependent instruction, [sn:%lli] "
988                    "PC %s.\n", dep_inst->seqNum, dep_inst->pcState());
989
990            // Might want to give more information to the instruction
991            // so that it knows which of its source registers is
992            // ready.  However that would mean that the dependency
993            // graph entries would need to hold the src_reg_idx.
994            dep_inst->markSrcRegReady();
995
996            addIfReady(dep_inst);
997
998            dep_inst = dependGraph.pop(dest_reg);
999
1000            ++dependents;
1001        }
1002
1003        // Reset the head node now that all of its dependents have
1004        // been woken up.
1005        assert(dependGraph.empty(dest_reg));
1006        dependGraph.clearInst(dest_reg);
1007
1008        // Mark the scoreboard as having that register ready.
1009        regScoreboard[dest_reg] = true;
1010    }
1011    return dependents;
1012}
1013
1014template <class Impl>
1015void
1016InstructionQueue<Impl>::addReadyMemInst(DynInstPtr &ready_inst)
1017{
1018    OpClass op_class = ready_inst->opClass();
1019
1020    readyInsts[op_class].push(ready_inst);
1021
1022    // Will need to reorder the list if either a queue is not on the list,
1023    // or it has an older instruction than last time.
1024    if (!queueOnList[op_class]) {
1025        addToOrderList(op_class);
1026    } else if (readyInsts[op_class].top()->seqNum  <
1027               (*readyIt[op_class]).oldestInst) {
1028        listOrder.erase(readyIt[op_class]);
1029        addToOrderList(op_class);
1030    }
1031
1032    DPRINTF(IQ, "Instruction is ready to issue, putting it onto "
1033            "the ready list, PC %s opclass:%i [sn:%lli].\n",
1034            ready_inst->pcState(), op_class, ready_inst->seqNum);
1035}
1036
1037template <class Impl>
1038void
1039InstructionQueue<Impl>::rescheduleMemInst(DynInstPtr &resched_inst)
1040{
1041    DPRINTF(IQ, "Rescheduling mem inst [sn:%lli]\n", resched_inst->seqNum);
1042
1043    // Reset DTB translation state
1044    resched_inst->translationStarted(false);
1045    resched_inst->translationCompleted(false);
1046
1047    resched_inst->clearCanIssue();
1048    memDepUnit[resched_inst->threadNumber].reschedule(resched_inst);
1049}
1050
1051template <class Impl>
1052void
1053InstructionQueue<Impl>::replayMemInst(DynInstPtr &replay_inst)
1054{
1055    memDepUnit[replay_inst->threadNumber].replay();
1056}
1057
1058template <class Impl>
1059void
1060InstructionQueue<Impl>::completeMemInst(DynInstPtr &completed_inst)
1061{
1062    ThreadID tid = completed_inst->threadNumber;
1063
1064    DPRINTF(IQ, "Completing mem instruction PC: %s [sn:%lli]\n",
1065            completed_inst->pcState(), completed_inst->seqNum);
1066
1067    ++freeEntries;
1068
1069    completed_inst->memOpDone(true);
1070
1071    memDepUnit[tid].completed(completed_inst);
1072    count[tid]--;
1073}
1074
1075template <class Impl>
1076void
1077InstructionQueue<Impl>::deferMemInst(DynInstPtr &deferred_inst)
1078{
1079    deferredMemInsts.push_back(deferred_inst);
1080}
1081
1082template <class Impl>
1083void
1084InstructionQueue<Impl>::blockMemInst(DynInstPtr &blocked_inst)
1085{
1086    blocked_inst->translationStarted(false);
1087    blocked_inst->translationCompleted(false);
1088
1089    blocked_inst->clearIssued();
1090    blocked_inst->clearCanIssue();
1091    blockedMemInsts.push_back(blocked_inst);
1092}
1093
1094template <class Impl>
1095void
1096InstructionQueue<Impl>::cacheUnblocked()
1097{
1098    retryMemInsts.splice(retryMemInsts.end(), blockedMemInsts);
1099    // Get the CPU ticking again
1100    cpu->wakeCPU();
1101}
1102
1103template <class Impl>
1104typename Impl::DynInstPtr
1105InstructionQueue<Impl>::getDeferredMemInstToExecute()
1106{
1107    for (ListIt it = deferredMemInsts.begin(); it != deferredMemInsts.end();
1108         ++it) {
1109        if ((*it)->translationCompleted() || (*it)->isSquashed()) {
1110            DynInstPtr mem_inst = *it;
1111            deferredMemInsts.erase(it);
1112            return mem_inst;
1113        }
1114    }
1115    return nullptr;
1116}
1117
1118template <class Impl>
1119typename Impl::DynInstPtr
1120InstructionQueue<Impl>::getBlockedMemInstToExecute()
1121{
1122    if (retryMemInsts.empty()) {
1123        return nullptr;
1124    } else {
1125        DynInstPtr mem_inst = retryMemInsts.front();
1126        retryMemInsts.pop_front();
1127        return mem_inst;
1128    }
1129}
1130
1131template <class Impl>
1132void
1133InstructionQueue<Impl>::violation(DynInstPtr &store,
1134                                  DynInstPtr &faulting_load)
1135{
1136    intInstQueueWrites++;
1137    memDepUnit[store->threadNumber].violation(store, faulting_load);
1138}
1139
1140template <class Impl>
1141void
1142InstructionQueue<Impl>::squash(ThreadID tid)
1143{
1144    DPRINTF(IQ, "[tid:%i]: Starting to squash instructions in "
1145            "the IQ.\n", tid);
1146
1147    // Read instruction sequence number of last instruction out of the
1148    // time buffer.
1149    squashedSeqNum[tid] = fromCommit->commitInfo[tid].doneSeqNum;
1150
1151    // Call doSquash if there are insts in the IQ
1152    if (count[tid] > 0) {
1153        doSquash(tid);
1154    }
1155
1156    // Also tell the memory dependence unit to squash.
1157    memDepUnit[tid].squash(squashedSeqNum[tid], tid);
1158}
1159
1160template <class Impl>
1161void
1162InstructionQueue<Impl>::doSquash(ThreadID tid)
1163{
1164    // Start at the tail.
1165    ListIt squash_it = instList[tid].end();
1166    --squash_it;
1167
1168    DPRINTF(IQ, "[tid:%i]: Squashing until sequence number %i!\n",
1169            tid, squashedSeqNum[tid]);
1170
1171    // Squash any instructions younger than the squashed sequence number
1172    // given.
1173    while (squash_it != instList[tid].end() &&
1174           (*squash_it)->seqNum > squashedSeqNum[tid]) {
1175
1176        DynInstPtr squashed_inst = (*squash_it);
1177        squashed_inst->isFloating() ? fpInstQueueWrites++ : intInstQueueWrites++;
1178
1179        // Only handle the instruction if it actually is in the IQ and
1180        // hasn't already been squashed in the IQ.
1181        if (squashed_inst->threadNumber != tid ||
1182            squashed_inst->isSquashedInIQ()) {
1183            --squash_it;
1184            continue;
1185        }
1186
1187        if (!squashed_inst->isIssued() ||
1188            (squashed_inst->isMemRef() &&
1189             !squashed_inst->memOpDone())) {
1190
1191            DPRINTF(IQ, "[tid:%i]: Instruction [sn:%lli] PC %s squashed.\n",
1192                    tid, squashed_inst->seqNum, squashed_inst->pcState());
1193
1194            bool is_acq_rel = squashed_inst->isMemBarrier() &&
1195                         (squashed_inst->isLoad() ||
1196                           (squashed_inst->isStore() &&
1197                             !squashed_inst->isStoreConditional()));
1198
1199            // Remove the instruction from the dependency list.
1200            if (is_acq_rel ||
1201                (!squashed_inst->isNonSpeculative() &&
1202                 !squashed_inst->isStoreConditional() &&
1203                 !squashed_inst->isMemBarrier() &&
1204                 !squashed_inst->isWriteBarrier())) {
1205
1206                for (int src_reg_idx = 0;
1207                     src_reg_idx < squashed_inst->numSrcRegs();
1208                     src_reg_idx++)
1209                {
1210                    PhysRegIndex src_reg =
1211                        squashed_inst->renamedSrcRegIdx(src_reg_idx);
1212
1213                    // Only remove it from the dependency graph if it
1214                    // was placed there in the first place.
1215
1216                    // Instead of doing a linked list traversal, we
1217                    // can just remove these squashed instructions
1218                    // either at issue time, or when the register is
1219                    // overwritten.  The only downside to this is it
1220                    // leaves more room for error.
1221
1222                    if (!squashed_inst->isReadySrcRegIdx(src_reg_idx) &&
1223                        src_reg < numPhysRegs) {
1224                        dependGraph.remove(src_reg, squashed_inst);
1225                    }
1226
1227
1228                    ++iqSquashedOperandsExamined;
1229                }
1230            } else if (!squashed_inst->isStoreConditional() ||
1231                       !squashed_inst->isCompleted()) {
1232                NonSpecMapIt ns_inst_it =
1233                    nonSpecInsts.find(squashed_inst->seqNum);
1234
1235                // we remove non-speculative instructions from
1236                // nonSpecInsts already when they are ready, and so we
1237                // cannot always expect to find them
1238                if (ns_inst_it == nonSpecInsts.end()) {
1239                    // loads that became ready but stalled on a
1240                    // blocked cache are alreayd removed from
1241                    // nonSpecInsts, and have not faulted
1242                    assert(squashed_inst->getFault() != NoFault ||
1243                           squashed_inst->isMemRef());
1244                } else {
1245
1246                    (*ns_inst_it).second = NULL;
1247
1248                    nonSpecInsts.erase(ns_inst_it);
1249
1250                    ++iqSquashedNonSpecRemoved;
1251                }
1252            }
1253
1254            // Might want to also clear out the head of the dependency graph.
1255
1256            // Mark it as squashed within the IQ.
1257            squashed_inst->setSquashedInIQ();
1258
1259            // @todo: Remove this hack where several statuses are set so the
1260            // inst will flow through the rest of the pipeline.
1261            squashed_inst->setIssued();
1262            squashed_inst->setCanCommit();
1263            squashed_inst->clearInIQ();
1264
1265            //Update Thread IQ Count
1266            count[squashed_inst->threadNumber]--;
1267
1268            ++freeEntries;
1269        }
1270
1271        instList[tid].erase(squash_it--);
1272        ++iqSquashedInstsExamined;
1273    }
1274}
1275
1276template <class Impl>
1277bool
1278InstructionQueue<Impl>::addToDependents(DynInstPtr &new_inst)
1279{
1280    // Loop through the instruction's source registers, adding
1281    // them to the dependency list if they are not ready.
1282    int8_t total_src_regs = new_inst->numSrcRegs();
1283    bool return_val = false;
1284
1285    for (int src_reg_idx = 0;
1286         src_reg_idx < total_src_regs;
1287         src_reg_idx++)
1288    {
1289        // Only add it to the dependency graph if it's not ready.
1290        if (!new_inst->isReadySrcRegIdx(src_reg_idx)) {
1291            PhysRegIndex src_reg = new_inst->renamedSrcRegIdx(src_reg_idx);
1292
1293            // Check the IQ's scoreboard to make sure the register
1294            // hasn't become ready while the instruction was in flight
1295            // between stages.  Only if it really isn't ready should
1296            // it be added to the dependency graph.
1297            if (src_reg >= numPhysRegs) {
1298                continue;
1299            } else if (!regScoreboard[src_reg]) {
1300                DPRINTF(IQ, "Instruction PC %s has src reg %i that "
1301                        "is being added to the dependency chain.\n",
1302                        new_inst->pcState(), src_reg);
1303
1304                dependGraph.insert(src_reg, new_inst);
1305
1306                // Change the return value to indicate that something
1307                // was added to the dependency graph.
1308                return_val = true;
1309            } else {
1310                DPRINTF(IQ, "Instruction PC %s has src reg %i that "
1311                        "became ready before it reached the IQ.\n",
1312                        new_inst->pcState(), src_reg);
1313                // Mark a register ready within the instruction.
1314                new_inst->markSrcRegReady(src_reg_idx);
1315            }
1316        }
1317    }
1318
1319    return return_val;
1320}
1321
1322template <class Impl>
1323void
1324InstructionQueue<Impl>::addToProducers(DynInstPtr &new_inst)
1325{
1326    // Nothing really needs to be marked when an instruction becomes
1327    // the producer of a register's value, but for convenience a ptr
1328    // to the producing instruction will be placed in the head node of
1329    // the dependency links.
1330    int8_t total_dest_regs = new_inst->numDestRegs();
1331
1332    for (int dest_reg_idx = 0;
1333         dest_reg_idx < total_dest_regs;
1334         dest_reg_idx++)
1335    {
1336        PhysRegIndex dest_reg = new_inst->renamedDestRegIdx(dest_reg_idx);
1337
1338        // Instructions that use the misc regs will have a reg number
1339        // higher than the normal physical registers.  In this case these
1340        // registers are not renamed, and there is no need to track
1341        // dependencies as these instructions must be executed at commit.
1342        if (dest_reg >= numPhysRegs) {
1343            continue;
1344        }
1345
1346        if (!dependGraph.empty(dest_reg)) {
1347            dependGraph.dump();
1348            panic("Dependency graph %i not empty!", dest_reg);
1349        }
1350
1351        dependGraph.setInst(dest_reg, new_inst);
1352
1353        // Mark the scoreboard to say it's not yet ready.
1354        regScoreboard[dest_reg] = false;
1355    }
1356}
1357
1358template <class Impl>
1359void
1360InstructionQueue<Impl>::addIfReady(DynInstPtr &inst)
1361{
1362    // If the instruction now has all of its source registers
1363    // available, then add it to the list of ready instructions.
1364    if (inst->readyToIssue()) {
1365
1366        //Add the instruction to the proper ready list.
1367        if (inst->isMemRef()) {
1368
1369            DPRINTF(IQ, "Checking if memory instruction can issue.\n");
1370
1371            // Message to the mem dependence unit that this instruction has
1372            // its registers ready.
1373            memDepUnit[inst->threadNumber].regsReady(inst);
1374
1375            return;
1376        }
1377
1378        OpClass op_class = inst->opClass();
1379
1380        DPRINTF(IQ, "Instruction is ready to issue, putting it onto "
1381                "the ready list, PC %s opclass:%i [sn:%lli].\n",
1382                inst->pcState(), op_class, inst->seqNum);
1383
1384        readyInsts[op_class].push(inst);
1385
1386        // Will need to reorder the list if either a queue is not on the list,
1387        // or it has an older instruction than last time.
1388        if (!queueOnList[op_class]) {
1389            addToOrderList(op_class);
1390        } else if (readyInsts[op_class].top()->seqNum  <
1391                   (*readyIt[op_class]).oldestInst) {
1392            listOrder.erase(readyIt[op_class]);
1393            addToOrderList(op_class);
1394        }
1395    }
1396}
1397
1398template <class Impl>
1399int
1400InstructionQueue<Impl>::countInsts()
1401{
1402#if 0
1403    //ksewell:This works but definitely could use a cleaner write
1404    //with a more intuitive way of counting. Right now it's
1405    //just brute force ....
1406    // Change the #if if you want to use this method.
1407    int total_insts = 0;
1408
1409    for (ThreadID tid = 0; tid < numThreads; ++tid) {
1410        ListIt count_it = instList[tid].begin();
1411
1412        while (count_it != instList[tid].end()) {
1413            if (!(*count_it)->isSquashed() && !(*count_it)->isSquashedInIQ()) {
1414                if (!(*count_it)->isIssued()) {
1415                    ++total_insts;
1416                } else if ((*count_it)->isMemRef() &&
1417                           !(*count_it)->memOpDone) {
1418                    // Loads that have not been marked as executed still count
1419                    // towards the total instructions.
1420                    ++total_insts;
1421                }
1422            }
1423
1424            ++count_it;
1425        }
1426    }
1427
1428    return total_insts;
1429#else
1430    return numEntries - freeEntries;
1431#endif
1432}
1433
1434template <class Impl>
1435void
1436InstructionQueue<Impl>::dumpLists()
1437{
1438    for (int i = 0; i < Num_OpClasses; ++i) {
1439        cprintf("Ready list %i size: %i\n", i, readyInsts[i].size());
1440
1441        cprintf("\n");
1442    }
1443
1444    cprintf("Non speculative list size: %i\n", nonSpecInsts.size());
1445
1446    NonSpecMapIt non_spec_it = nonSpecInsts.begin();
1447    NonSpecMapIt non_spec_end_it = nonSpecInsts.end();
1448
1449    cprintf("Non speculative list: ");
1450
1451    while (non_spec_it != non_spec_end_it) {
1452        cprintf("%s [sn:%lli]", (*non_spec_it).second->pcState(),
1453                (*non_spec_it).second->seqNum);
1454        ++non_spec_it;
1455    }
1456
1457    cprintf("\n");
1458
1459    ListOrderIt list_order_it = listOrder.begin();
1460    ListOrderIt list_order_end_it = listOrder.end();
1461    int i = 1;
1462
1463    cprintf("List order: ");
1464
1465    while (list_order_it != list_order_end_it) {
1466        cprintf("%i OpClass:%i [sn:%lli] ", i, (*list_order_it).queueType,
1467                (*list_order_it).oldestInst);
1468
1469        ++list_order_it;
1470        ++i;
1471    }
1472
1473    cprintf("\n");
1474}
1475
1476
1477template <class Impl>
1478void
1479InstructionQueue<Impl>::dumpInsts()
1480{
1481    for (ThreadID tid = 0; tid < numThreads; ++tid) {
1482        int num = 0;
1483        int valid_num = 0;
1484        ListIt inst_list_it = instList[tid].begin();
1485
1486        while (inst_list_it != instList[tid].end()) {
1487            cprintf("Instruction:%i\n", num);
1488            if (!(*inst_list_it)->isSquashed()) {
1489                if (!(*inst_list_it)->isIssued()) {
1490                    ++valid_num;
1491                    cprintf("Count:%i\n", valid_num);
1492                } else if ((*inst_list_it)->isMemRef() &&
1493                           !(*inst_list_it)->memOpDone()) {
1494                    // Loads that have not been marked as executed
1495                    // still count towards the total instructions.
1496                    ++valid_num;
1497                    cprintf("Count:%i\n", valid_num);
1498                }
1499            }
1500
1501            cprintf("PC: %s\n[sn:%lli]\n[tid:%i]\n"
1502                    "Issued:%i\nSquashed:%i\n",
1503                    (*inst_list_it)->pcState(),
1504                    (*inst_list_it)->seqNum,
1505                    (*inst_list_it)->threadNumber,
1506                    (*inst_list_it)->isIssued(),
1507                    (*inst_list_it)->isSquashed());
1508
1509            if ((*inst_list_it)->isMemRef()) {
1510                cprintf("MemOpDone:%i\n", (*inst_list_it)->memOpDone());
1511            }
1512
1513            cprintf("\n");
1514
1515            inst_list_it++;
1516            ++num;
1517        }
1518    }
1519
1520    cprintf("Insts to Execute list:\n");
1521
1522    int num = 0;
1523    int valid_num = 0;
1524    ListIt inst_list_it = instsToExecute.begin();
1525
1526    while (inst_list_it != instsToExecute.end())
1527    {
1528        cprintf("Instruction:%i\n",
1529                num);
1530        if (!(*inst_list_it)->isSquashed()) {
1531            if (!(*inst_list_it)->isIssued()) {
1532                ++valid_num;
1533                cprintf("Count:%i\n", valid_num);
1534            } else if ((*inst_list_it)->isMemRef() &&
1535                       !(*inst_list_it)->memOpDone()) {
1536                // Loads that have not been marked as executed
1537                // still count towards the total instructions.
1538                ++valid_num;
1539                cprintf("Count:%i\n", valid_num);
1540            }
1541        }
1542
1543        cprintf("PC: %s\n[sn:%lli]\n[tid:%i]\n"
1544                "Issued:%i\nSquashed:%i\n",
1545                (*inst_list_it)->pcState(),
1546                (*inst_list_it)->seqNum,
1547                (*inst_list_it)->threadNumber,
1548                (*inst_list_it)->isIssued(),
1549                (*inst_list_it)->isSquashed());
1550
1551        if ((*inst_list_it)->isMemRef()) {
1552            cprintf("MemOpDone:%i\n", (*inst_list_it)->memOpDone());
1553        }
1554
1555        cprintf("\n");
1556
1557        inst_list_it++;
1558        ++num;
1559    }
1560}
1561
1562#endif//__CPU_O3_INST_QUEUE_IMPL_HH__
1563