cpu.hh revision 9920
11689SN/A/*
29608Sandreas.hansson@arm.com * Copyright (c) 2011-2013 ARM Limited
39919Ssteve.reinhardt@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
48707Sandreas.hansson@arm.com * All rights reserved
58707Sandreas.hansson@arm.com *
68707Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
78707Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
88707Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
98707Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
108707Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
118707Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
128707Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
138707Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
148707Sandreas.hansson@arm.com *
151689SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan
167897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California
171689SN/A * All rights reserved.
181689SN/A *
191689SN/A * Redistribution and use in source and binary forms, with or without
201689SN/A * modification, are permitted provided that the following conditions are
211689SN/A * met: redistributions of source code must retain the above copyright
221689SN/A * notice, this list of conditions and the following disclaimer;
231689SN/A * redistributions in binary form must reproduce the above copyright
241689SN/A * notice, this list of conditions and the following disclaimer in the
251689SN/A * documentation and/or other materials provided with the distribution;
261689SN/A * neither the name of the copyright holders nor the names of its
271689SN/A * contributors may be used to endorse or promote products derived from
281689SN/A * this software without specific prior written permission.
291689SN/A *
301689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
311689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
321689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
331689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
341689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
351689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
361689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
371689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
381689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
391689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
401689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
412665Ssaidi@eecs.umich.edu *
422665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
432756Sksewell@umich.edu *          Korey Sewell
447897Shestness@cs.utexas.edu *          Rick Strong
451689SN/A */
461689SN/A
472325SN/A#ifndef __CPU_O3_CPU_HH__
482325SN/A#define __CPU_O3_CPU_HH__
491060SN/A
501060SN/A#include <iostream>
511060SN/A#include <list>
522292SN/A#include <queue>
532292SN/A#include <set>
541681SN/A#include <vector>
551060SN/A
562980Sgblack@eecs.umich.edu#include "arch/types.hh"
571060SN/A#include "base/statistics.hh"
586658Snate@binkert.org#include "config/the_isa.hh"
591717SN/A#include "cpu/o3/comm.hh"
601717SN/A#include "cpu/o3/cpu_policy.hh"
612292SN/A#include "cpu/o3/scoreboard.hh"
622292SN/A#include "cpu/o3/thread_state.hh"
638229Snate@binkert.org#include "cpu/activity.hh"
648229Snate@binkert.org#include "cpu/base.hh"
658229Snate@binkert.org#include "cpu/simple_thread.hh"
668229Snate@binkert.org#include "cpu/timebuf.hh"
672817Sksewell@umich.edu//#include "cpu/o3/thread_context.hh"
688229Snate@binkert.org#include "params/DerivO3CPU.hh"
691060SN/A#include "sim/process.hh"
701060SN/A
712316SN/Atemplate <class>
722316SN/Aclass Checker;
732680Sktlim@umich.educlass ThreadContext;
742817Sksewell@umich.edutemplate <class>
752817Sksewell@umich.educlass O3ThreadContext;
762843Sktlim@umich.edu
772843Sktlim@umich.educlass Checkpoint;
782669Sktlim@umich.educlass MemObject;
791060SN/Aclass Process;
801060SN/A
818737Skoansin.tan@gmail.comstruct BaseCPUParams;
825529Snate@binkert.org
832733Sktlim@umich.educlass BaseO3CPU : public BaseCPU
841060SN/A{
851060SN/A    //Stuff that's pretty ISA independent will go here.
861060SN/A  public:
875529Snate@binkert.org    BaseO3CPU(BaseCPUParams *params);
882292SN/A
892292SN/A    void regStats();
901060SN/A};
911060SN/A
922348SN/A/**
932348SN/A * FullO3CPU class, has each of the stages (fetch through commit)
942348SN/A * within it, as well as all of the time buffers between stages.  The
952348SN/A * tick() function for the CPU is defined here.
962348SN/A */
971060SN/Atemplate <class Impl>
982733Sktlim@umich.educlass FullO3CPU : public BaseO3CPU
991060SN/A{
1001060SN/A  public:
1012325SN/A    // Typedefs from the Impl here.
1021060SN/A    typedef typename Impl::CPUPol CPUPolicy;
1031061SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
1044329Sktlim@umich.edu    typedef typename Impl::O3CPU O3CPU;
1051060SN/A
1065595Sgblack@eecs.umich.edu    typedef O3ThreadState<Impl> ImplState;
1072292SN/A    typedef O3ThreadState<Impl> Thread;
1082292SN/A
1092292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
1102292SN/A
1112817Sksewell@umich.edu    friend class O3ThreadContext<Impl>;
1122829Sksewell@umich.edu
1131060SN/A  public:
1141060SN/A    enum Status {
1151060SN/A        Running,
1161060SN/A        Idle,
1171060SN/A        Halted,
1182307SN/A        Blocked,
1192307SN/A        SwitchedOut
1201060SN/A    };
1211060SN/A
1226022Sgblack@eecs.umich.edu    TheISA::TLB * itb;
1236022Sgblack@eecs.umich.edu    TheISA::TLB * dtb;
1243781Sgblack@eecs.umich.edu
1252292SN/A    /** Overall CPU status. */
1261060SN/A    Status _status;
1271060SN/A
1281060SN/A  private:
1298707Sandreas.hansson@arm.com
1308707Sandreas.hansson@arm.com    /**
1318707Sandreas.hansson@arm.com     * IcachePort class for instruction fetch.
1328707Sandreas.hansson@arm.com     */
1339608Sandreas.hansson@arm.com    class IcachePort : public MasterPort
1348707Sandreas.hansson@arm.com    {
1358707Sandreas.hansson@arm.com      protected:
1368707Sandreas.hansson@arm.com        /** Pointer to fetch. */
1378707Sandreas.hansson@arm.com        DefaultFetch<Impl> *fetch;
1388707Sandreas.hansson@arm.com
1398707Sandreas.hansson@arm.com      public:
1408707Sandreas.hansson@arm.com        /** Default constructor. */
1418707Sandreas.hansson@arm.com        IcachePort(DefaultFetch<Impl> *_fetch, FullO3CPU<Impl>* _cpu)
1429608Sandreas.hansson@arm.com            : MasterPort(_cpu->name() + ".icache_port", _cpu), fetch(_fetch)
1438707Sandreas.hansson@arm.com        { }
1448707Sandreas.hansson@arm.com
1458707Sandreas.hansson@arm.com      protected:
1468707Sandreas.hansson@arm.com
1478707Sandreas.hansson@arm.com        /** Timing version of receive.  Handles setting fetch to the
1488707Sandreas.hansson@arm.com         * proper status to start fetching. */
1498975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1508975Sandreas.hansson@arm.com        virtual void recvTimingSnoopReq(PacketPtr pkt) { }
1518707Sandreas.hansson@arm.com
1528707Sandreas.hansson@arm.com        /** Handles doing a retry of a failed fetch. */
1538707Sandreas.hansson@arm.com        virtual void recvRetry();
1548707Sandreas.hansson@arm.com    };
1558707Sandreas.hansson@arm.com
1568707Sandreas.hansson@arm.com    /**
1578707Sandreas.hansson@arm.com     * DcachePort class for the load/store queue.
1588707Sandreas.hansson@arm.com     */
1599608Sandreas.hansson@arm.com    class DcachePort : public MasterPort
1608707Sandreas.hansson@arm.com    {
1618707Sandreas.hansson@arm.com      protected:
1628707Sandreas.hansson@arm.com
1638707Sandreas.hansson@arm.com        /** Pointer to LSQ. */
1648707Sandreas.hansson@arm.com        LSQ<Impl> *lsq;
1658707Sandreas.hansson@arm.com
1668707Sandreas.hansson@arm.com      public:
1678707Sandreas.hansson@arm.com        /** Default constructor. */
1688707Sandreas.hansson@arm.com        DcachePort(LSQ<Impl> *_lsq, FullO3CPU<Impl>* _cpu)
1699608Sandreas.hansson@arm.com            : MasterPort(_cpu->name() + ".dcache_port", _cpu), lsq(_lsq)
1708707Sandreas.hansson@arm.com        { }
1718707Sandreas.hansson@arm.com
1728707Sandreas.hansson@arm.com      protected:
1738707Sandreas.hansson@arm.com
1748707Sandreas.hansson@arm.com        /** Timing version of receive.  Handles writing back and
1758707Sandreas.hansson@arm.com         * completing the load or store that has returned from
1768707Sandreas.hansson@arm.com         * memory. */
1778975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1788975Sandreas.hansson@arm.com        virtual void recvTimingSnoopReq(PacketPtr pkt);
1798707Sandreas.hansson@arm.com
1809608Sandreas.hansson@arm.com        virtual void recvFunctionalSnoop(PacketPtr pkt)
1819608Sandreas.hansson@arm.com        {
1829608Sandreas.hansson@arm.com            // @todo: Is there a need for potential invalidation here?
1839608Sandreas.hansson@arm.com        }
1849608Sandreas.hansson@arm.com
1858707Sandreas.hansson@arm.com        /** Handles doing a retry of the previous send. */
1868707Sandreas.hansson@arm.com        virtual void recvRetry();
1878707Sandreas.hansson@arm.com
1888707Sandreas.hansson@arm.com        /**
1898707Sandreas.hansson@arm.com         * As this CPU requires snooping to maintain the load store queue
1908707Sandreas.hansson@arm.com         * change the behaviour from the base CPU port.
1918707Sandreas.hansson@arm.com         *
1928711Sandreas.hansson@arm.com         * @return true since we have to snoop
1938707Sandreas.hansson@arm.com         */
1948922Swilliam.wang@arm.com        virtual bool isSnooping() const { return true; }
1958707Sandreas.hansson@arm.com    };
1968707Sandreas.hansson@arm.com
1971060SN/A    class TickEvent : public Event
1981060SN/A    {
1991060SN/A      private:
2002292SN/A        /** Pointer to the CPU. */
2011755SN/A        FullO3CPU<Impl> *cpu;
2021060SN/A
2031060SN/A      public:
2042292SN/A        /** Constructs a tick event. */
2051755SN/A        TickEvent(FullO3CPU<Impl> *c);
2062292SN/A
2072292SN/A        /** Processes a tick event, calling tick() on the CPU. */
2081060SN/A        void process();
2092292SN/A        /** Returns the description of the tick event. */
2105336Shines@cs.fsu.edu        const char *description() const;
2111060SN/A    };
2121060SN/A
2132292SN/A    /** The tick event used for scheduling CPU ticks. */
2141060SN/A    TickEvent tickEvent;
2151060SN/A
2162292SN/A    /** Schedule tick event, regardless of its current state. */
2179180Sandreas.hansson@arm.com    void scheduleTickEvent(Cycles delay)
2181060SN/A    {
2191060SN/A        if (tickEvent.squashed())
2209179Sandreas.hansson@arm.com            reschedule(tickEvent, clockEdge(delay));
2211060SN/A        else if (!tickEvent.scheduled())
2229179Sandreas.hansson@arm.com            schedule(tickEvent, clockEdge(delay));
2231060SN/A    }
2241060SN/A
2252292SN/A    /** Unschedule tick event, regardless of its current state. */
2261060SN/A    void unscheduleTickEvent()
2271060SN/A    {
2281060SN/A        if (tickEvent.scheduled())
2291060SN/A            tickEvent.squash();
2301060SN/A    }
2311060SN/A
2322829Sksewell@umich.edu    class ActivateThreadEvent : public Event
2332829Sksewell@umich.edu    {
2342829Sksewell@umich.edu      private:
2352829Sksewell@umich.edu        /** Number of Thread to Activate */
2366221Snate@binkert.org        ThreadID tid;
2372829Sksewell@umich.edu
2382829Sksewell@umich.edu        /** Pointer to the CPU. */
2392829Sksewell@umich.edu        FullO3CPU<Impl> *cpu;
2402829Sksewell@umich.edu
2412829Sksewell@umich.edu      public:
2422829Sksewell@umich.edu        /** Constructs the event. */
2432829Sksewell@umich.edu        ActivateThreadEvent();
2442829Sksewell@umich.edu
2452829Sksewell@umich.edu        /** Initialize Event */
2462829Sksewell@umich.edu        void init(int thread_num, FullO3CPU<Impl> *thread_cpu);
2472829Sksewell@umich.edu
2482829Sksewell@umich.edu        /** Processes the event, calling activateThread() on the CPU. */
2492829Sksewell@umich.edu        void process();
2502829Sksewell@umich.edu
2512829Sksewell@umich.edu        /** Returns the description of the event. */
2525336Shines@cs.fsu.edu        const char *description() const;
2532829Sksewell@umich.edu    };
2542829Sksewell@umich.edu
2552829Sksewell@umich.edu    /** Schedule thread to activate , regardless of its current state. */
2566221Snate@binkert.org    void
2579180Sandreas.hansson@arm.com    scheduleActivateThreadEvent(ThreadID tid, Cycles delay)
2582829Sksewell@umich.edu    {
2592829Sksewell@umich.edu        // Schedule thread to activate, regardless of its current state.
2602829Sksewell@umich.edu        if (activateThreadEvent[tid].squashed())
2615606Snate@binkert.org            reschedule(activateThreadEvent[tid],
2629179Sandreas.hansson@arm.com                       clockEdge(delay));
2638518Sgeoffrey.blake@arm.com        else if (!activateThreadEvent[tid].scheduled()) {
2649179Sandreas.hansson@arm.com            Tick when = clockEdge(delay);
2658518Sgeoffrey.blake@arm.com
2668518Sgeoffrey.blake@arm.com            // Check if the deallocateEvent is also scheduled, and make
2678518Sgeoffrey.blake@arm.com            // sure they do not happen at same time causing a sleep that
2688518Sgeoffrey.blake@arm.com            // is never woken from.
2698518Sgeoffrey.blake@arm.com            if (deallocateContextEvent[tid].scheduled() &&
2708518Sgeoffrey.blake@arm.com                deallocateContextEvent[tid].when() == when) {
2718518Sgeoffrey.blake@arm.com                when++;
2728518Sgeoffrey.blake@arm.com            }
2738518Sgeoffrey.blake@arm.com
2748518Sgeoffrey.blake@arm.com            schedule(activateThreadEvent[tid], when);
2758518Sgeoffrey.blake@arm.com        }
2762829Sksewell@umich.edu    }
2772829Sksewell@umich.edu
2782829Sksewell@umich.edu    /** Unschedule actiavte thread event, regardless of its current state. */
2796221Snate@binkert.org    void
2806221Snate@binkert.org    unscheduleActivateThreadEvent(ThreadID tid)
2812829Sksewell@umich.edu    {
2822829Sksewell@umich.edu        if (activateThreadEvent[tid].scheduled())
2832829Sksewell@umich.edu            activateThreadEvent[tid].squash();
2842829Sksewell@umich.edu    }
2852829Sksewell@umich.edu
2862829Sksewell@umich.edu    /** The tick event used for scheduling CPU ticks. */
2872829Sksewell@umich.edu    ActivateThreadEvent activateThreadEvent[Impl::MaxThreads];
2882829Sksewell@umich.edu
2892875Sksewell@umich.edu    class DeallocateContextEvent : public Event
2902875Sksewell@umich.edu    {
2912875Sksewell@umich.edu      private:
2923221Sktlim@umich.edu        /** Number of Thread to deactivate */
2936221Snate@binkert.org        ThreadID tid;
2942875Sksewell@umich.edu
2953221Sktlim@umich.edu        /** Should the thread be removed from the CPU? */
2963221Sktlim@umich.edu        bool remove;
2973221Sktlim@umich.edu
2982875Sksewell@umich.edu        /** Pointer to the CPU. */
2992875Sksewell@umich.edu        FullO3CPU<Impl> *cpu;
3002875Sksewell@umich.edu
3012875Sksewell@umich.edu      public:
3022875Sksewell@umich.edu        /** Constructs the event. */
3032875Sksewell@umich.edu        DeallocateContextEvent();
3042875Sksewell@umich.edu
3052875Sksewell@umich.edu        /** Initialize Event */
3062875Sksewell@umich.edu        void init(int thread_num, FullO3CPU<Impl> *thread_cpu);
3072875Sksewell@umich.edu
3082875Sksewell@umich.edu        /** Processes the event, calling activateThread() on the CPU. */
3092875Sksewell@umich.edu        void process();
3102875Sksewell@umich.edu
3113221Sktlim@umich.edu        /** Sets whether the thread should also be removed from the CPU. */
3123221Sktlim@umich.edu        void setRemove(bool _remove) { remove = _remove; }
3133221Sktlim@umich.edu
3142875Sksewell@umich.edu        /** Returns the description of the event. */
3155336Shines@cs.fsu.edu        const char *description() const;
3162875Sksewell@umich.edu    };
3172875Sksewell@umich.edu
3182875Sksewell@umich.edu    /** Schedule cpu to deallocate thread context.*/
3196221Snate@binkert.org    void
3209180Sandreas.hansson@arm.com    scheduleDeallocateContextEvent(ThreadID tid, bool remove, Cycles delay)
3212875Sksewell@umich.edu    {
3222875Sksewell@umich.edu        // Schedule thread to activate, regardless of its current state.
3232875Sksewell@umich.edu        if (deallocateContextEvent[tid].squashed())
3245606Snate@binkert.org            reschedule(deallocateContextEvent[tid],
3259179Sandreas.hansson@arm.com                       clockEdge(delay));
3262875Sksewell@umich.edu        else if (!deallocateContextEvent[tid].scheduled())
3275606Snate@binkert.org            schedule(deallocateContextEvent[tid],
3289179Sandreas.hansson@arm.com                     clockEdge(delay));
3292875Sksewell@umich.edu    }
3302875Sksewell@umich.edu
3312875Sksewell@umich.edu    /** Unschedule thread deallocation in CPU */
3326221Snate@binkert.org    void
3336221Snate@binkert.org    unscheduleDeallocateContextEvent(ThreadID tid)
3342875Sksewell@umich.edu    {
3352875Sksewell@umich.edu        if (deallocateContextEvent[tid].scheduled())
3362875Sksewell@umich.edu            deallocateContextEvent[tid].squash();
3372875Sksewell@umich.edu    }
3382875Sksewell@umich.edu
3392875Sksewell@umich.edu    /** The tick event used for scheduling CPU ticks. */
3402875Sksewell@umich.edu    DeallocateContextEvent deallocateContextEvent[Impl::MaxThreads];
3412875Sksewell@umich.edu
3429444SAndreas.Sandberg@ARM.com    /**
3439444SAndreas.Sandberg@ARM.com     * Check if the pipeline has drained and signal the DrainManager.
3449444SAndreas.Sandberg@ARM.com     *
3459444SAndreas.Sandberg@ARM.com     * This method checks if a drain has been requested and if the CPU
3469444SAndreas.Sandberg@ARM.com     * has drained successfully (i.e., there are no instructions in
3479444SAndreas.Sandberg@ARM.com     * the pipeline). If the CPU has drained, it deschedules the tick
3489444SAndreas.Sandberg@ARM.com     * event and signals the drain manager.
3499444SAndreas.Sandberg@ARM.com     *
3509444SAndreas.Sandberg@ARM.com     * @return False if a drain hasn't been requested or the CPU
3519444SAndreas.Sandberg@ARM.com     * hasn't drained, true otherwise.
3529444SAndreas.Sandberg@ARM.com     */
3539444SAndreas.Sandberg@ARM.com    bool tryDrain();
3549444SAndreas.Sandberg@ARM.com
3559444SAndreas.Sandberg@ARM.com    /**
3569444SAndreas.Sandberg@ARM.com     * Perform sanity checks after a drain.
3579444SAndreas.Sandberg@ARM.com     *
3589444SAndreas.Sandberg@ARM.com     * This method is called from drain() when it has determined that
3599444SAndreas.Sandberg@ARM.com     * the CPU is fully drained when gem5 is compiled with the NDEBUG
3609444SAndreas.Sandberg@ARM.com     * macro undefined. The intention of this method is to do more
3619444SAndreas.Sandberg@ARM.com     * extensive tests than the isDrained() method to weed out any
3629444SAndreas.Sandberg@ARM.com     * draining bugs.
3639444SAndreas.Sandberg@ARM.com     */
3649444SAndreas.Sandberg@ARM.com    void drainSanityCheck() const;
3659444SAndreas.Sandberg@ARM.com
3669444SAndreas.Sandberg@ARM.com    /** Check if a system is in a drained state. */
3679444SAndreas.Sandberg@ARM.com    bool isDrained() const;
3689444SAndreas.Sandberg@ARM.com
3691060SN/A  public:
3702292SN/A    /** Constructs a CPU with the given parameters. */
3715595Sgblack@eecs.umich.edu    FullO3CPU(DerivO3CPUParams *params);
3722292SN/A    /** Destructor. */
3731755SN/A    ~FullO3CPU();
3741060SN/A
3752292SN/A    /** Registers statistics. */
3765595Sgblack@eecs.umich.edu    void regStats();
3771684SN/A
3785358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
3795358Sgblack@eecs.umich.edu    {
3805358Sgblack@eecs.umich.edu        this->itb->demapPage(vaddr, asn);
3815358Sgblack@eecs.umich.edu        this->dtb->demapPage(vaddr, asn);
3825358Sgblack@eecs.umich.edu    }
3835358Sgblack@eecs.umich.edu
3845358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
3855358Sgblack@eecs.umich.edu    {
3865358Sgblack@eecs.umich.edu        this->itb->demapPage(vaddr, asn);
3875358Sgblack@eecs.umich.edu    }
3885358Sgblack@eecs.umich.edu
3895358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
3905358Sgblack@eecs.umich.edu    {
3915358Sgblack@eecs.umich.edu        this->dtb->demapPage(vaddr, asn);
3925358Sgblack@eecs.umich.edu    }
3935358Sgblack@eecs.umich.edu
3942292SN/A    /** Ticks CPU, calling tick() on each stage, and checking the overall
3952292SN/A     *  activity to see if the CPU should deschedule itself.
3962292SN/A     */
3971684SN/A    void tick();
3981684SN/A
3992292SN/A    /** Initialize the CPU */
4001060SN/A    void init();
4011060SN/A
4029427SAndreas.Sandberg@ARM.com    void startup();
4039427SAndreas.Sandberg@ARM.com
4042834Sksewell@umich.edu    /** Returns the Number of Active Threads in the CPU */
4052834Sksewell@umich.edu    int numActiveThreads()
4062834Sksewell@umich.edu    { return activeThreads.size(); }
4072834Sksewell@umich.edu
4082829Sksewell@umich.edu    /** Add Thread to Active Threads List */
4096221Snate@binkert.org    void activateThread(ThreadID tid);
4102875Sksewell@umich.edu
4112875Sksewell@umich.edu    /** Remove Thread from Active Threads List */
4126221Snate@binkert.org    void deactivateThread(ThreadID tid);
4132829Sksewell@umich.edu
4142292SN/A    /** Setup CPU to insert a thread's context */
4156221Snate@binkert.org    void insertThread(ThreadID tid);
4161060SN/A
4172292SN/A    /** Remove all of a thread's context from CPU */
4186221Snate@binkert.org    void removeThread(ThreadID tid);
4192292SN/A
4202292SN/A    /** Count the Total Instructions Committed in the CPU. */
4218834Satgutier@umich.edu    virtual Counter totalInsts() const;
4228834Satgutier@umich.edu
4238834Satgutier@umich.edu    /** Count the Total Ops (including micro ops) committed in the CPU. */
4248834Satgutier@umich.edu    virtual Counter totalOps() const;
4252292SN/A
4262292SN/A    /** Add Thread to Active Threads List. */
4279180Sandreas.hansson@arm.com    void activateContext(ThreadID tid, Cycles delay);
4282292SN/A
4292292SN/A    /** Remove Thread from Active Threads List */
4306221Snate@binkert.org    void suspendContext(ThreadID tid);
4312292SN/A
4322292SN/A    /** Remove Thread from Active Threads List &&
4333221Sktlim@umich.edu     *  Possibly Remove Thread Context from CPU.
4342292SN/A     */
4359180Sandreas.hansson@arm.com    bool scheduleDeallocateContext(ThreadID tid, bool remove,
4369180Sandreas.hansson@arm.com                                   Cycles delay = Cycles(1));
4372292SN/A
4382292SN/A    /** Remove Thread from Active Threads List &&
4392292SN/A     *  Remove Thread Context from CPU.
4402292SN/A     */
4416221Snate@binkert.org    void haltContext(ThreadID tid);
4422292SN/A
4432292SN/A    /** Activate a Thread When CPU Resources are Available. */
4446221Snate@binkert.org    void activateWhenReady(ThreadID tid);
4452292SN/A
4462292SN/A    /** Add or Remove a Thread Context in the CPU. */
4472292SN/A    void doContextSwitch();
4482292SN/A
4492292SN/A    /** Update The Order In Which We Process Threads. */
4502292SN/A    void updateThreadPriority();
4512292SN/A
4529444SAndreas.Sandberg@ARM.com    /** Is the CPU draining? */
4539444SAndreas.Sandberg@ARM.com    bool isDraining() const { return getDrainState() == Drainable::Draining; }
4549444SAndreas.Sandberg@ARM.com
4559448SAndreas.Sandberg@ARM.com    void serializeThread(std::ostream &os, ThreadID tid);
4562864Sktlim@umich.edu
4579448SAndreas.Sandberg@ARM.com    void unserializeThread(Checkpoint *cp, const std::string &section,
4589448SAndreas.Sandberg@ARM.com                           ThreadID tid);
4592864Sktlim@umich.edu
4602864Sktlim@umich.edu  public:
4615595Sgblack@eecs.umich.edu    /** Executes a syscall.
4625595Sgblack@eecs.umich.edu     * @todo: Determine if this needs to be virtual.
4632292SN/A     */
4646221Snate@binkert.org    void syscall(int64_t callnum, ThreadID tid);
4652292SN/A
4662843Sktlim@umich.edu    /** Starts draining the CPU's pipeline of all instructions in
4672843Sktlim@umich.edu     * order to stop all memory accesses. */
4689342SAndreas.Sandberg@arm.com    unsigned int drain(DrainManager *drain_manager);
4692843Sktlim@umich.edu
4702843Sktlim@umich.edu    /** Resumes execution after a drain. */
4719342SAndreas.Sandberg@arm.com    void drainResume();
4722292SN/A
4739444SAndreas.Sandberg@ARM.com    /**
4749444SAndreas.Sandberg@ARM.com     * Commit has reached a safe point to drain a thread.
4759444SAndreas.Sandberg@ARM.com     *
4769444SAndreas.Sandberg@ARM.com     * Commit calls this method to inform the pipeline that it has
4779444SAndreas.Sandberg@ARM.com     * reached a point where it is not executed microcode and is about
4789444SAndreas.Sandberg@ARM.com     * to squash uncommitted instructions to fully drain the pipeline.
4799444SAndreas.Sandberg@ARM.com     */
4809444SAndreas.Sandberg@ARM.com    void commitDrained(ThreadID tid);
4812843Sktlim@umich.edu
4822843Sktlim@umich.edu    /** Switches out this CPU. */
4832843Sktlim@umich.edu    virtual void switchOut();
4842316SN/A
4852348SN/A    /** Takes over from another CPU. */
4862843Sktlim@umich.edu    virtual void takeOverFrom(BaseCPU *oldCPU);
4871060SN/A
4889523SAndreas.Sandberg@ARM.com    void verifyMemoryMode() const;
4899523SAndreas.Sandberg@ARM.com
4901060SN/A    /** Get the current instruction sequence number, and increment it. */
4912316SN/A    InstSeqNum getAndIncrementInstSeq()
4922316SN/A    { return globalSeqNum++; }
4931060SN/A
4945595Sgblack@eecs.umich.edu    /** Traps to handle given fault. */
4957684Sgblack@eecs.umich.edu    void trap(Fault fault, ThreadID tid, StaticInstPtr inst);
4965595Sgblack@eecs.umich.edu
4975702Ssaidi@eecs.umich.edu    /** HW return from error interrupt. */
4986221Snate@binkert.org    Fault hwrei(ThreadID tid);
4995702Ssaidi@eecs.umich.edu
5006221Snate@binkert.org    bool simPalCheck(int palFunc, ThreadID tid);
5015702Ssaidi@eecs.umich.edu
5025595Sgblack@eecs.umich.edu    /** Returns the Fault for any valid interrupt. */
5035595Sgblack@eecs.umich.edu    Fault getInterrupts();
5045595Sgblack@eecs.umich.edu
5055595Sgblack@eecs.umich.edu    /** Processes any an interrupt fault. */
5065595Sgblack@eecs.umich.edu    void processInterrupts(Fault interrupt);
5075595Sgblack@eecs.umich.edu
5085595Sgblack@eecs.umich.edu    /** Halts the CPU. */
5095595Sgblack@eecs.umich.edu    void halt() { panic("Halt not implemented!\n"); }
5105595Sgblack@eecs.umich.edu
5111060SN/A    /** Check if this address is a valid instruction address. */
5121060SN/A    bool validInstAddr(Addr addr) { return true; }
5131060SN/A
5141060SN/A    /** Check if this address is a valid data address. */
5151060SN/A    bool validDataAddr(Addr addr) { return true; }
5161060SN/A
5172348SN/A    /** Register accessors.  Index refers to the physical register index. */
5185595Sgblack@eecs.umich.edu
5195595Sgblack@eecs.umich.edu    /** Reads a miscellaneous register. */
5206221Snate@binkert.org    TheISA::MiscReg readMiscRegNoEffect(int misc_reg, ThreadID tid);
5215595Sgblack@eecs.umich.edu
5225595Sgblack@eecs.umich.edu    /** Reads a misc. register, including any side effects the read
5235595Sgblack@eecs.umich.edu     * might have as defined by the architecture.
5245595Sgblack@eecs.umich.edu     */
5256221Snate@binkert.org    TheISA::MiscReg readMiscReg(int misc_reg, ThreadID tid);
5265595Sgblack@eecs.umich.edu
5275595Sgblack@eecs.umich.edu    /** Sets a miscellaneous register. */
5286221Snate@binkert.org    void setMiscRegNoEffect(int misc_reg, const TheISA::MiscReg &val,
5296221Snate@binkert.org            ThreadID tid);
5305595Sgblack@eecs.umich.edu
5315595Sgblack@eecs.umich.edu    /** Sets a misc. register, including any side effects the write
5325595Sgblack@eecs.umich.edu     * might have as defined by the architecture.
5335595Sgblack@eecs.umich.edu     */
5345595Sgblack@eecs.umich.edu    void setMiscReg(int misc_reg, const TheISA::MiscReg &val,
5356221Snate@binkert.org            ThreadID tid);
5365595Sgblack@eecs.umich.edu
5371060SN/A    uint64_t readIntReg(int reg_idx);
5381060SN/A
5393781Sgblack@eecs.umich.edu    TheISA::FloatReg readFloatReg(int reg_idx);
5401060SN/A
5413781Sgblack@eecs.umich.edu    TheISA::FloatRegBits readFloatRegBits(int reg_idx);
5422455SN/A
5439920Syasuko.eckert@amd.com    TheISA::CCReg readCCReg(int reg_idx);
5449920Syasuko.eckert@amd.com
5451060SN/A    void setIntReg(int reg_idx, uint64_t val);
5461060SN/A
5473781Sgblack@eecs.umich.edu    void setFloatReg(int reg_idx, TheISA::FloatReg val);
5481060SN/A
5493781Sgblack@eecs.umich.edu    void setFloatRegBits(int reg_idx, TheISA::FloatRegBits val);
5502455SN/A
5519920Syasuko.eckert@amd.com    void setCCReg(int reg_idx, TheISA::CCReg val);
5529920Syasuko.eckert@amd.com
5536221Snate@binkert.org    uint64_t readArchIntReg(int reg_idx, ThreadID tid);
5541060SN/A
5556314Sgblack@eecs.umich.edu    float readArchFloatReg(int reg_idx, ThreadID tid);
5562292SN/A
5576221Snate@binkert.org    uint64_t readArchFloatRegInt(int reg_idx, ThreadID tid);
5582292SN/A
5599920Syasuko.eckert@amd.com    TheISA::CCReg readArchCCReg(int reg_idx, ThreadID tid);
5609920Syasuko.eckert@amd.com
5612348SN/A    /** Architectural register accessors.  Looks up in the commit
5622348SN/A     * rename table to obtain the true physical index of the
5632348SN/A     * architected register first, then accesses that physical
5642348SN/A     * register.
5652348SN/A     */
5666221Snate@binkert.org    void setArchIntReg(int reg_idx, uint64_t val, ThreadID tid);
5672292SN/A
5686314Sgblack@eecs.umich.edu    void setArchFloatReg(int reg_idx, float val, ThreadID tid);
5692292SN/A
5706221Snate@binkert.org    void setArchFloatRegInt(int reg_idx, uint64_t val, ThreadID tid);
5712292SN/A
5729920Syasuko.eckert@amd.com    void setArchCCReg(int reg_idx, TheISA::CCReg val, ThreadID tid);
5739920Syasuko.eckert@amd.com
5747720Sgblack@eecs.umich.edu    /** Sets the commit PC state of a specific thread. */
5757720Sgblack@eecs.umich.edu    void pcState(const TheISA::PCState &newPCState, ThreadID tid);
5767720Sgblack@eecs.umich.edu
5777720Sgblack@eecs.umich.edu    /** Reads the commit PC state of a specific thread. */
5787720Sgblack@eecs.umich.edu    TheISA::PCState pcState(ThreadID tid);
5797720Sgblack@eecs.umich.edu
5802348SN/A    /** Reads the commit PC of a specific thread. */
5817720Sgblack@eecs.umich.edu    Addr instAddr(ThreadID tid);
5822292SN/A
5834636Sgblack@eecs.umich.edu    /** Reads the commit micro PC of a specific thread. */
5847720Sgblack@eecs.umich.edu    MicroPC microPC(ThreadID tid);
5854636Sgblack@eecs.umich.edu
5862348SN/A    /** Reads the next PC of a specific thread. */
5877720Sgblack@eecs.umich.edu    Addr nextInstAddr(ThreadID tid);
5882756Sksewell@umich.edu
5895595Sgblack@eecs.umich.edu    /** Initiates a squash of all in-flight instructions for a given
5905595Sgblack@eecs.umich.edu     * thread.  The source of the squash is an external update of
5915595Sgblack@eecs.umich.edu     * state through the TC.
5925595Sgblack@eecs.umich.edu     */
5936221Snate@binkert.org    void squashFromTC(ThreadID tid);
5945595Sgblack@eecs.umich.edu
5951060SN/A    /** Function to add instruction onto the head of the list of the
5961060SN/A     *  instructions.  Used when new instructions are fetched.
5971060SN/A     */
5982292SN/A    ListIt addInst(DynInstPtr &inst);
5991060SN/A
6001060SN/A    /** Function to tell the CPU that an instruction has completed. */
6018834Satgutier@umich.edu    void instDone(ThreadID tid, DynInstPtr &inst);
6021060SN/A
6032325SN/A    /** Remove an instruction from the front end of the list.  There's
6042325SN/A     *  no restriction on location of the instruction.
6051060SN/A     */
6061061SN/A    void removeFrontInst(DynInstPtr &inst);
6071060SN/A
6082935Sksewell@umich.edu    /** Remove all instructions that are not currently in the ROB.
6092935Sksewell@umich.edu     *  There's also an option to not squash delay slot instructions.*/
6106221Snate@binkert.org    void removeInstsNotInROB(ThreadID tid);
6111060SN/A
6121062SN/A    /** Remove all instructions younger than the given sequence number. */
6136221Snate@binkert.org    void removeInstsUntil(const InstSeqNum &seq_num, ThreadID tid);
6142292SN/A
6152348SN/A    /** Removes the instruction pointed to by the iterator. */
6166221Snate@binkert.org    inline void squashInstIt(const ListIt &instIt, ThreadID tid);
6172292SN/A
6182348SN/A    /** Cleans up all instructions on the remove list. */
6192292SN/A    void cleanUpRemovedInsts();
6201062SN/A
6212348SN/A    /** Debug function to print all instructions on the list. */
6221060SN/A    void dumpInsts();
6231060SN/A
6241060SN/A  public:
6255737Scws3k@cs.virginia.edu#ifndef NDEBUG
6265737Scws3k@cs.virginia.edu    /** Count of total number of dynamic instructions in flight. */
6275737Scws3k@cs.virginia.edu    int instcount;
6285737Scws3k@cs.virginia.edu#endif
6295737Scws3k@cs.virginia.edu
6301060SN/A    /** List of all the instructions in flight. */
6312292SN/A    std::list<DynInstPtr> instList;
6321060SN/A
6332292SN/A    /** List of all the instructions that will be removed at the end of this
6342292SN/A     *  cycle.
6352292SN/A     */
6362292SN/A    std::queue<ListIt> removeList;
6372292SN/A
6382325SN/A#ifdef DEBUG
6392348SN/A    /** Debug structure to keep track of the sequence numbers still in
6402348SN/A     * flight.
6412348SN/A     */
6422292SN/A    std::set<InstSeqNum> snList;
6432325SN/A#endif
6442292SN/A
6452325SN/A    /** Records if instructions need to be removed this cycle due to
6462325SN/A     *  being retired or squashed.
6472292SN/A     */
6482292SN/A    bool removeInstsThisCycle;
6492292SN/A
6501060SN/A  protected:
6511060SN/A    /** The fetch stage. */
6521060SN/A    typename CPUPolicy::Fetch fetch;
6531060SN/A
6541060SN/A    /** The decode stage. */
6551060SN/A    typename CPUPolicy::Decode decode;
6561060SN/A
6571060SN/A    /** The dispatch stage. */
6581060SN/A    typename CPUPolicy::Rename rename;
6591060SN/A
6601060SN/A    /** The issue/execute/writeback stages. */
6611060SN/A    typename CPUPolicy::IEW iew;
6621060SN/A
6631060SN/A    /** The commit stage. */
6641060SN/A    typename CPUPolicy::Commit commit;
6651060SN/A
6661060SN/A    /** The register file. */
6679919Ssteve.reinhardt@amd.com    PhysRegFile regFile;
6681060SN/A
6691060SN/A    /** The free list. */
6701060SN/A    typename CPUPolicy::FreeList freeList;
6711060SN/A
6721060SN/A    /** The rename map. */
6732292SN/A    typename CPUPolicy::RenameMap renameMap[Impl::MaxThreads];
6742292SN/A
6752292SN/A    /** The commit rename map. */
6762292SN/A    typename CPUPolicy::RenameMap commitRenameMap[Impl::MaxThreads];
6771060SN/A
6781060SN/A    /** The re-order buffer. */
6791060SN/A    typename CPUPolicy::ROB rob;
6801060SN/A
6812292SN/A    /** Active Threads List */
6826221Snate@binkert.org    std::list<ThreadID> activeThreads;
6832292SN/A
6842292SN/A    /** Integer Register Scoreboard */
6852292SN/A    Scoreboard scoreboard;
6862292SN/A
6879384SAndreas.Sandberg@arm.com    std::vector<TheISA::ISA *> isa;
6886313Sgblack@eecs.umich.edu
6898707Sandreas.hansson@arm.com    /** Instruction port. Note that it has to appear after the fetch stage. */
6908707Sandreas.hansson@arm.com    IcachePort icachePort;
6918707Sandreas.hansson@arm.com
6928707Sandreas.hansson@arm.com    /** Data port. Note that it has to appear after the iew stages */
6938707Sandreas.hansson@arm.com    DcachePort dcachePort;
6948707Sandreas.hansson@arm.com
6951060SN/A  public:
6962292SN/A    /** Enum to give each stage a specific index, so when calling
6972292SN/A     *  activateStage() or deactivateStage(), they can specify which stage
6982292SN/A     *  is being activated/deactivated.
6992292SN/A     */
7002292SN/A    enum StageIdx {
7012292SN/A        FetchIdx,
7022292SN/A        DecodeIdx,
7032292SN/A        RenameIdx,
7042292SN/A        IEWIdx,
7052292SN/A        CommitIdx,
7062292SN/A        NumStages };
7072292SN/A
7081060SN/A    /** Typedefs from the Impl to get the structs that each of the
7091060SN/A     *  time buffers should use.
7101060SN/A     */
7111061SN/A    typedef typename CPUPolicy::TimeStruct TimeStruct;
7121060SN/A
7131061SN/A    typedef typename CPUPolicy::FetchStruct FetchStruct;
7141060SN/A
7151061SN/A    typedef typename CPUPolicy::DecodeStruct DecodeStruct;
7161060SN/A
7171061SN/A    typedef typename CPUPolicy::RenameStruct RenameStruct;
7181060SN/A
7191061SN/A    typedef typename CPUPolicy::IEWStruct IEWStruct;
7201060SN/A
7211060SN/A    /** The main time buffer to do backwards communication. */
7221060SN/A    TimeBuffer<TimeStruct> timeBuffer;
7231060SN/A
7241060SN/A    /** The fetch stage's instruction queue. */
7251060SN/A    TimeBuffer<FetchStruct> fetchQueue;
7261060SN/A
7271060SN/A    /** The decode stage's instruction queue. */
7281060SN/A    TimeBuffer<DecodeStruct> decodeQueue;
7291060SN/A
7301060SN/A    /** The rename stage's instruction queue. */
7311060SN/A    TimeBuffer<RenameStruct> renameQueue;
7321060SN/A
7331060SN/A    /** The IEW stage's instruction queue. */
7341060SN/A    TimeBuffer<IEWStruct> iewQueue;
7351060SN/A
7362348SN/A  private:
7372348SN/A    /** The activity recorder; used to tell if the CPU has any
7382348SN/A     * activity remaining or if it can go to idle and deschedule
7392348SN/A     * itself.
7402348SN/A     */
7412325SN/A    ActivityRecorder activityRec;
7421060SN/A
7432348SN/A  public:
7442348SN/A    /** Records that there was time buffer activity this cycle. */
7452325SN/A    void activityThisCycle() { activityRec.activity(); }
7462292SN/A
7472348SN/A    /** Changes a stage's status to active within the activity recorder. */
7482325SN/A    void activateStage(const StageIdx idx)
7492325SN/A    { activityRec.activateStage(idx); }
7502292SN/A
7512348SN/A    /** Changes a stage's status to inactive within the activity recorder. */
7522325SN/A    void deactivateStage(const StageIdx idx)
7532325SN/A    { activityRec.deactivateStage(idx); }
7542292SN/A
7552292SN/A    /** Wakes the CPU, rescheduling the CPU if it's not already active. */
7562292SN/A    void wakeCPU();
7572260SN/A
7585807Snate@binkert.org    virtual void wakeup();
7595807Snate@binkert.org
7602292SN/A    /** Gets a free thread id. Use if thread ids change across system. */
7616221Snate@binkert.org    ThreadID getFreeTid();
7622292SN/A
7632292SN/A  public:
7642680Sktlim@umich.edu    /** Returns a pointer to a thread context. */
7656221Snate@binkert.org    ThreadContext *
7666221Snate@binkert.org    tcBase(ThreadID tid)
7671681SN/A    {
7682680Sktlim@umich.edu        return thread[tid]->getTC();
7692190SN/A    }
7702190SN/A
7712292SN/A    /** The global sequence number counter. */
7723093Sksewell@umich.edu    InstSeqNum globalSeqNum;//[Impl::MaxThreads];
7731060SN/A
7742348SN/A    /** Pointer to the checker, which can dynamically verify
7752348SN/A     * instruction results at run time.  This can be set to NULL if it
7762348SN/A     * is not being used.
7772348SN/A     */
7788733Sgeoffrey.blake@arm.com    Checker<Impl> *checker;
7792316SN/A
7802292SN/A    /** Pointer to the system. */
7811060SN/A    System *system;
7821060SN/A
7839342SAndreas.Sandberg@arm.com    /** DrainManager to notify when draining has completed. */
7849342SAndreas.Sandberg@arm.com    DrainManager *drainManager;
7852843Sktlim@umich.edu
7862348SN/A    /** Pointers to all of the threads in the CPU. */
7872292SN/A    std::vector<Thread *> thread;
7882260SN/A
7892292SN/A    /** Is there a context switch pending? */
7902292SN/A    bool contextSwitch;
7911060SN/A
7922292SN/A    /** Threads Scheduled to Enter CPU */
7932292SN/A    std::list<int> cpuWaitList;
7942292SN/A
7952292SN/A    /** The cycle that the CPU was last running, used for statistics. */
7969180Sandreas.hansson@arm.com    Cycles lastRunningCycle;
7972292SN/A
7982829Sksewell@umich.edu    /** The cycle that the CPU was last activated by a new thread*/
7992829Sksewell@umich.edu    Tick lastActivatedCycle;
8002829Sksewell@umich.edu
8012292SN/A    /** Mapping for system thread id to cpu id */
8026221Snate@binkert.org    std::map<ThreadID, unsigned> threadMap;
8032292SN/A
8042292SN/A    /** Available thread ids in the cpu*/
8056221Snate@binkert.org    std::vector<ThreadID> tids;
8062292SN/A
8075595Sgblack@eecs.umich.edu    /** CPU read function, forwards read to LSQ. */
8086974Stjones1@inf.ed.ac.uk    Fault read(RequestPtr &req, RequestPtr &sreqLow, RequestPtr &sreqHigh,
8097520Sgblack@eecs.umich.edu               uint8_t *data, int load_idx)
8105595Sgblack@eecs.umich.edu    {
8116974Stjones1@inf.ed.ac.uk        return this->iew.ldstQueue.read(req, sreqLow, sreqHigh,
8126974Stjones1@inf.ed.ac.uk                                        data, load_idx);
8135595Sgblack@eecs.umich.edu    }
8145595Sgblack@eecs.umich.edu
8155595Sgblack@eecs.umich.edu    /** CPU write function, forwards write to LSQ. */
8166974Stjones1@inf.ed.ac.uk    Fault write(RequestPtr &req, RequestPtr &sreqLow, RequestPtr &sreqHigh,
8177520Sgblack@eecs.umich.edu                uint8_t *data, int store_idx)
8185595Sgblack@eecs.umich.edu    {
8196974Stjones1@inf.ed.ac.uk        return this->iew.ldstQueue.write(req, sreqLow, sreqHigh,
8206974Stjones1@inf.ed.ac.uk                                         data, store_idx);
8215595Sgblack@eecs.umich.edu    }
8225595Sgblack@eecs.umich.edu
8238707Sandreas.hansson@arm.com    /** Used by the fetch unit to get a hold of the instruction port. */
8249608Sandreas.hansson@arm.com    virtual MasterPort &getInstPort() { return icachePort; }
8258707Sandreas.hansson@arm.com
8266974Stjones1@inf.ed.ac.uk    /** Get the dcache port (used to find block size for translations). */
8279608Sandreas.hansson@arm.com    virtual MasterPort &getDataPort() { return dcachePort; }
8286974Stjones1@inf.ed.ac.uk
8292292SN/A    /** Stat for total number of times the CPU is descheduled. */
8305999Snate@binkert.org    Stats::Scalar timesIdled;
8312292SN/A    /** Stat for total number of cycles the CPU spends descheduled. */
8325999Snate@binkert.org    Stats::Scalar idleCycles;
8338627SAli.Saidi@ARM.com    /** Stat for total number of cycles the CPU spends descheduled due to a
8348627SAli.Saidi@ARM.com     * quiesce operation or waiting for an interrupt. */
8358627SAli.Saidi@ARM.com    Stats::Scalar quiesceCycles;
8362292SN/A    /** Stat for the number of committed instructions per thread. */
8375999Snate@binkert.org    Stats::Vector committedInsts;
8388834Satgutier@umich.edu    /** Stat for the number of committed ops (including micro ops) per thread. */
8398834Satgutier@umich.edu    Stats::Vector committedOps;
8402292SN/A    /** Stat for the total number of committed instructions. */
8415999Snate@binkert.org    Stats::Scalar totalCommittedInsts;
8422292SN/A    /** Stat for the CPI per thread. */
8432292SN/A    Stats::Formula cpi;
8442292SN/A    /** Stat for the total CPI. */
8452292SN/A    Stats::Formula totalCpi;
8462292SN/A    /** Stat for the IPC per thread. */
8472292SN/A    Stats::Formula ipc;
8482292SN/A    /** Stat for the total IPC. */
8492292SN/A    Stats::Formula totalIpc;
8507897Shestness@cs.utexas.edu
8517897Shestness@cs.utexas.edu    //number of integer register file accesses
8527897Shestness@cs.utexas.edu    Stats::Scalar intRegfileReads;
8537897Shestness@cs.utexas.edu    Stats::Scalar intRegfileWrites;
8547897Shestness@cs.utexas.edu    //number of float register file accesses
8557897Shestness@cs.utexas.edu    Stats::Scalar fpRegfileReads;
8567897Shestness@cs.utexas.edu    Stats::Scalar fpRegfileWrites;
8579920Syasuko.eckert@amd.com    //number of CC register file accesses
8589920Syasuko.eckert@amd.com    Stats::Scalar ccRegfileReads;
8599920Syasuko.eckert@amd.com    Stats::Scalar ccRegfileWrites;
8607897Shestness@cs.utexas.edu    //number of misc
8617897Shestness@cs.utexas.edu    Stats::Scalar miscRegfileReads;
8627897Shestness@cs.utexas.edu    Stats::Scalar miscRegfileWrites;
8631060SN/A};
8641060SN/A
8652325SN/A#endif // __CPU_O3_CPU_HH__
866