cpu.hh revision 4329
11689SN/A/*
21689SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan
31689SN/A * All rights reserved.
41689SN/A *
51689SN/A * Redistribution and use in source and binary forms, with or without
61689SN/A * modification, are permitted provided that the following conditions are
71689SN/A * met: redistributions of source code must retain the above copyright
81689SN/A * notice, this list of conditions and the following disclaimer;
91689SN/A * redistributions in binary form must reproduce the above copyright
101689SN/A * notice, this list of conditions and the following disclaimer in the
111689SN/A * documentation and/or other materials provided with the distribution;
121689SN/A * neither the name of the copyright holders nor the names of its
131689SN/A * contributors may be used to endorse or promote products derived from
141689SN/A * this software without specific prior written permission.
151689SN/A *
161689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
171689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
181689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
191689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
201689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
211689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
221689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
231689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
241689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
251689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
261689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
292756Sksewell@umich.edu *          Korey Sewell
301689SN/A */
311689SN/A
322325SN/A#ifndef __CPU_O3_CPU_HH__
332325SN/A#define __CPU_O3_CPU_HH__
341060SN/A
351060SN/A#include <iostream>
361060SN/A#include <list>
372292SN/A#include <queue>
382292SN/A#include <set>
391681SN/A#include <vector>
401060SN/A
412980Sgblack@eecs.umich.edu#include "arch/types.hh"
421060SN/A#include "base/statistics.hh"
431060SN/A#include "base/timebuf.hh"
441858SN/A#include "config/full_system.hh"
452325SN/A#include "cpu/activity.hh"
461717SN/A#include "cpu/base.hh"
472683Sktlim@umich.edu#include "cpu/simple_thread.hh"
481717SN/A#include "cpu/o3/comm.hh"
491717SN/A#include "cpu/o3/cpu_policy.hh"
502292SN/A#include "cpu/o3/scoreboard.hh"
512292SN/A#include "cpu/o3/thread_state.hh"
522817Sksewell@umich.edu//#include "cpu/o3/thread_context.hh"
531060SN/A#include "sim/process.hh"
541060SN/A
552316SN/Atemplate <class>
562316SN/Aclass Checker;
572680Sktlim@umich.educlass ThreadContext;
582817Sksewell@umich.edutemplate <class>
592817Sksewell@umich.educlass O3ThreadContext;
602843Sktlim@umich.edu
612843Sktlim@umich.educlass Checkpoint;
622669Sktlim@umich.educlass MemObject;
631060SN/Aclass Process;
641060SN/A
652733Sktlim@umich.educlass BaseO3CPU : public BaseCPU
661060SN/A{
671060SN/A    //Stuff that's pretty ISA independent will go here.
681060SN/A  public:
691464SN/A    typedef BaseCPU::Params Params;
701061SN/A
712733Sktlim@umich.edu    BaseO3CPU(Params *params);
722292SN/A
732292SN/A    void regStats();
742632Sstever@eecs.umich.edu
752817Sksewell@umich.edu    /** Sets this CPU's ID. */
762817Sksewell@umich.edu    void setCpuId(int id) { cpu_id = id; }
772817Sksewell@umich.edu
782817Sksewell@umich.edu    /** Reads this CPU's ID. */
792669Sktlim@umich.edu    int readCpuId() { return cpu_id; }
801681SN/A
811685SN/A  protected:
821681SN/A    int cpu_id;
831060SN/A};
841060SN/A
852348SN/A/**
862348SN/A * FullO3CPU class, has each of the stages (fetch through commit)
872348SN/A * within it, as well as all of the time buffers between stages.  The
882348SN/A * tick() function for the CPU is defined here.
892348SN/A */
901060SN/Atemplate <class Impl>
912733Sktlim@umich.educlass FullO3CPU : public BaseO3CPU
921060SN/A{
931060SN/A  public:
942325SN/A    // Typedefs from the Impl here.
951060SN/A    typedef typename Impl::CPUPol CPUPolicy;
961060SN/A    typedef typename Impl::Params Params;
971061SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
984329Sktlim@umich.edu    typedef typename Impl::O3CPU O3CPU;
991060SN/A
1002292SN/A    typedef O3ThreadState<Impl> Thread;
1012292SN/A
1022292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
1032292SN/A
1042817Sksewell@umich.edu    friend class O3ThreadContext<Impl>;
1052829Sksewell@umich.edu
1061060SN/A  public:
1071060SN/A    enum Status {
1081060SN/A        Running,
1091060SN/A        Idle,
1101060SN/A        Halted,
1112307SN/A        Blocked,
1122307SN/A        SwitchedOut
1131060SN/A    };
1141060SN/A
1153781Sgblack@eecs.umich.edu#if FULL_SYSTEM
1163781Sgblack@eecs.umich.edu    TheISA::ITB * itb;
1173781Sgblack@eecs.umich.edu    TheISA::DTB * dtb;
1183781Sgblack@eecs.umich.edu#endif
1193781Sgblack@eecs.umich.edu
1202292SN/A    /** Overall CPU status. */
1211060SN/A    Status _status;
1221060SN/A
1232829Sksewell@umich.edu    /** Per-thread status in CPU, used for SMT.  */
1242829Sksewell@umich.edu    Status _threadStatus[Impl::MaxThreads];
1252829Sksewell@umich.edu
1261060SN/A  private:
1271060SN/A    class TickEvent : public Event
1281060SN/A    {
1291060SN/A      private:
1302292SN/A        /** Pointer to the CPU. */
1311755SN/A        FullO3CPU<Impl> *cpu;
1321060SN/A
1331060SN/A      public:
1342292SN/A        /** Constructs a tick event. */
1351755SN/A        TickEvent(FullO3CPU<Impl> *c);
1362292SN/A
1372292SN/A        /** Processes a tick event, calling tick() on the CPU. */
1381060SN/A        void process();
1392292SN/A        /** Returns the description of the tick event. */
1401060SN/A        const char *description();
1411060SN/A    };
1421060SN/A
1432292SN/A    /** The tick event used for scheduling CPU ticks. */
1441060SN/A    TickEvent tickEvent;
1451060SN/A
1462292SN/A    /** Schedule tick event, regardless of its current state. */
1471060SN/A    void scheduleTickEvent(int delay)
1481060SN/A    {
1491060SN/A        if (tickEvent.squashed())
1504030Sktlim@umich.edu            tickEvent.reschedule(nextCycle(curTick + cycles(delay)));
1511060SN/A        else if (!tickEvent.scheduled())
1524030Sktlim@umich.edu            tickEvent.schedule(nextCycle(curTick + cycles(delay)));
1531060SN/A    }
1541060SN/A
1552292SN/A    /** Unschedule tick event, regardless of its current state. */
1561060SN/A    void unscheduleTickEvent()
1571060SN/A    {
1581060SN/A        if (tickEvent.scheduled())
1591060SN/A            tickEvent.squash();
1601060SN/A    }
1611060SN/A
1622829Sksewell@umich.edu    class ActivateThreadEvent : public Event
1632829Sksewell@umich.edu    {
1642829Sksewell@umich.edu      private:
1652829Sksewell@umich.edu        /** Number of Thread to Activate */
1662829Sksewell@umich.edu        int tid;
1672829Sksewell@umich.edu
1682829Sksewell@umich.edu        /** Pointer to the CPU. */
1692829Sksewell@umich.edu        FullO3CPU<Impl> *cpu;
1702829Sksewell@umich.edu
1712829Sksewell@umich.edu      public:
1722829Sksewell@umich.edu        /** Constructs the event. */
1732829Sksewell@umich.edu        ActivateThreadEvent();
1742829Sksewell@umich.edu
1752829Sksewell@umich.edu        /** Initialize Event */
1762829Sksewell@umich.edu        void init(int thread_num, FullO3CPU<Impl> *thread_cpu);
1772829Sksewell@umich.edu
1782829Sksewell@umich.edu        /** Processes the event, calling activateThread() on the CPU. */
1792829Sksewell@umich.edu        void process();
1802829Sksewell@umich.edu
1812829Sksewell@umich.edu        /** Returns the description of the event. */
1822829Sksewell@umich.edu        const char *description();
1832829Sksewell@umich.edu    };
1842829Sksewell@umich.edu
1852829Sksewell@umich.edu    /** Schedule thread to activate , regardless of its current state. */
1862829Sksewell@umich.edu    void scheduleActivateThreadEvent(int tid, int delay)
1872829Sksewell@umich.edu    {
1882829Sksewell@umich.edu        // Schedule thread to activate, regardless of its current state.
1892829Sksewell@umich.edu        if (activateThreadEvent[tid].squashed())
1904030Sktlim@umich.edu            activateThreadEvent[tid].
1914030Sktlim@umich.edu                reschedule(nextCycle(curTick + cycles(delay)));
1922829Sksewell@umich.edu        else if (!activateThreadEvent[tid].scheduled())
1934030Sktlim@umich.edu            activateThreadEvent[tid].
1944030Sktlim@umich.edu                schedule(nextCycle(curTick + cycles(delay)));
1952829Sksewell@umich.edu    }
1962829Sksewell@umich.edu
1972829Sksewell@umich.edu    /** Unschedule actiavte thread event, regardless of its current state. */
1982829Sksewell@umich.edu    void unscheduleActivateThreadEvent(int tid)
1992829Sksewell@umich.edu    {
2002829Sksewell@umich.edu        if (activateThreadEvent[tid].scheduled())
2012829Sksewell@umich.edu            activateThreadEvent[tid].squash();
2022829Sksewell@umich.edu    }
2032829Sksewell@umich.edu
2042829Sksewell@umich.edu    /** The tick event used for scheduling CPU ticks. */
2052829Sksewell@umich.edu    ActivateThreadEvent activateThreadEvent[Impl::MaxThreads];
2062829Sksewell@umich.edu
2072875Sksewell@umich.edu    class DeallocateContextEvent : public Event
2082875Sksewell@umich.edu    {
2092875Sksewell@umich.edu      private:
2103221Sktlim@umich.edu        /** Number of Thread to deactivate */
2112875Sksewell@umich.edu        int tid;
2122875Sksewell@umich.edu
2133221Sktlim@umich.edu        /** Should the thread be removed from the CPU? */
2143221Sktlim@umich.edu        bool remove;
2153221Sktlim@umich.edu
2162875Sksewell@umich.edu        /** Pointer to the CPU. */
2172875Sksewell@umich.edu        FullO3CPU<Impl> *cpu;
2182875Sksewell@umich.edu
2192875Sksewell@umich.edu      public:
2202875Sksewell@umich.edu        /** Constructs the event. */
2212875Sksewell@umich.edu        DeallocateContextEvent();
2222875Sksewell@umich.edu
2232875Sksewell@umich.edu        /** Initialize Event */
2242875Sksewell@umich.edu        void init(int thread_num, FullO3CPU<Impl> *thread_cpu);
2252875Sksewell@umich.edu
2262875Sksewell@umich.edu        /** Processes the event, calling activateThread() on the CPU. */
2272875Sksewell@umich.edu        void process();
2282875Sksewell@umich.edu
2293221Sktlim@umich.edu        /** Sets whether the thread should also be removed from the CPU. */
2303221Sktlim@umich.edu        void setRemove(bool _remove) { remove = _remove; }
2313221Sktlim@umich.edu
2322875Sksewell@umich.edu        /** Returns the description of the event. */
2332875Sksewell@umich.edu        const char *description();
2342875Sksewell@umich.edu    };
2352875Sksewell@umich.edu
2362875Sksewell@umich.edu    /** Schedule cpu to deallocate thread context.*/
2373221Sktlim@umich.edu    void scheduleDeallocateContextEvent(int tid, bool remove, int delay)
2382875Sksewell@umich.edu    {
2392875Sksewell@umich.edu        // Schedule thread to activate, regardless of its current state.
2402875Sksewell@umich.edu        if (deallocateContextEvent[tid].squashed())
2414030Sktlim@umich.edu            deallocateContextEvent[tid].
2424030Sktlim@umich.edu                reschedule(nextCycle(curTick + cycles(delay)));
2432875Sksewell@umich.edu        else if (!deallocateContextEvent[tid].scheduled())
2444030Sktlim@umich.edu            deallocateContextEvent[tid].
2454030Sktlim@umich.edu                schedule(nextCycle(curTick + cycles(delay)));
2462875Sksewell@umich.edu    }
2472875Sksewell@umich.edu
2482875Sksewell@umich.edu    /** Unschedule thread deallocation in CPU */
2492875Sksewell@umich.edu    void unscheduleDeallocateContextEvent(int tid)
2502875Sksewell@umich.edu    {
2512875Sksewell@umich.edu        if (deallocateContextEvent[tid].scheduled())
2522875Sksewell@umich.edu            deallocateContextEvent[tid].squash();
2532875Sksewell@umich.edu    }
2542875Sksewell@umich.edu
2552875Sksewell@umich.edu    /** The tick event used for scheduling CPU ticks. */
2562875Sksewell@umich.edu    DeallocateContextEvent deallocateContextEvent[Impl::MaxThreads];
2572875Sksewell@umich.edu
2581060SN/A  public:
2592292SN/A    /** Constructs a CPU with the given parameters. */
2604329Sktlim@umich.edu    FullO3CPU(O3CPU *o3_cpu, Params *params);
2612292SN/A    /** Destructor. */
2621755SN/A    ~FullO3CPU();
2631060SN/A
2642292SN/A    /** Registers statistics. */
2651684SN/A    void fullCPURegStats();
2661684SN/A
2672871Sktlim@umich.edu    /** Returns a specific port. */
2682871Sktlim@umich.edu    Port *getPort(const std::string &if_name, int idx);
2692871Sktlim@umich.edu
2702292SN/A    /** Ticks CPU, calling tick() on each stage, and checking the overall
2712292SN/A     *  activity to see if the CPU should deschedule itself.
2722292SN/A     */
2731684SN/A    void tick();
2741684SN/A
2752292SN/A    /** Initialize the CPU */
2761060SN/A    void init();
2771060SN/A
2782834Sksewell@umich.edu    /** Returns the Number of Active Threads in the CPU */
2792834Sksewell@umich.edu    int numActiveThreads()
2802834Sksewell@umich.edu    { return activeThreads.size(); }
2812834Sksewell@umich.edu
2822829Sksewell@umich.edu    /** Add Thread to Active Threads List */
2832875Sksewell@umich.edu    void activateThread(unsigned tid);
2842875Sksewell@umich.edu
2852875Sksewell@umich.edu    /** Remove Thread from Active Threads List */
2862875Sksewell@umich.edu    void deactivateThread(unsigned tid);
2872829Sksewell@umich.edu
2882292SN/A    /** Setup CPU to insert a thread's context */
2892292SN/A    void insertThread(unsigned tid);
2901060SN/A
2912292SN/A    /** Remove all of a thread's context from CPU */
2922292SN/A    void removeThread(unsigned tid);
2932292SN/A
2942292SN/A    /** Count the Total Instructions Committed in the CPU. */
2952292SN/A    virtual Counter totalInstructions() const
2962292SN/A    {
2972292SN/A        Counter total(0);
2982292SN/A
2992292SN/A        for (int i=0; i < thread.size(); i++)
3002292SN/A            total += thread[i]->numInst;
3012292SN/A
3022292SN/A        return total;
3032292SN/A    }
3042292SN/A
3052292SN/A    /** Add Thread to Active Threads List. */
3062292SN/A    void activateContext(int tid, int delay);
3072292SN/A
3082292SN/A    /** Remove Thread from Active Threads List */
3092292SN/A    void suspendContext(int tid);
3102292SN/A
3112292SN/A    /** Remove Thread from Active Threads List &&
3123221Sktlim@umich.edu     *  Possibly Remove Thread Context from CPU.
3132292SN/A     */
3143221Sktlim@umich.edu    bool deallocateContext(int tid, bool remove, int delay = 1);
3152292SN/A
3162292SN/A    /** Remove Thread from Active Threads List &&
3172292SN/A     *  Remove Thread Context from CPU.
3182292SN/A     */
3192292SN/A    void haltContext(int tid);
3202292SN/A
3212292SN/A    /** Activate a Thread When CPU Resources are Available. */
3222292SN/A    void activateWhenReady(int tid);
3232292SN/A
3242292SN/A    /** Add or Remove a Thread Context in the CPU. */
3252292SN/A    void doContextSwitch();
3262292SN/A
3272292SN/A    /** Update The Order In Which We Process Threads. */
3282292SN/A    void updateThreadPriority();
3292292SN/A
3302864Sktlim@umich.edu    /** Serialize state. */
3312864Sktlim@umich.edu    virtual void serialize(std::ostream &os);
3322864Sktlim@umich.edu
3332864Sktlim@umich.edu    /** Unserialize from a checkpoint. */
3342864Sktlim@umich.edu    virtual void unserialize(Checkpoint *cp, const std::string &section);
3352864Sktlim@umich.edu
3362864Sktlim@umich.edu  public:
3372292SN/A    /** Executes a syscall on this cycle.
3382292SN/A     *  ---------------------------------------
3392292SN/A     *  Note: this is a virtual function. CPU-Specific
3402292SN/A     *  functionality defined in derived classes
3412292SN/A     */
3422325SN/A    virtual void syscall(int tid) { panic("Unimplemented!"); }
3432292SN/A
3442843Sktlim@umich.edu    /** Starts draining the CPU's pipeline of all instructions in
3452843Sktlim@umich.edu     * order to stop all memory accesses. */
3462905Sktlim@umich.edu    virtual unsigned int drain(Event *drain_event);
3472843Sktlim@umich.edu
3482843Sktlim@umich.edu    /** Resumes execution after a drain. */
3492843Sktlim@umich.edu    virtual void resume();
3502292SN/A
3512348SN/A    /** Signals to this CPU that a stage has completed switching out. */
3522843Sktlim@umich.edu    void signalDrained();
3532843Sktlim@umich.edu
3542843Sktlim@umich.edu    /** Switches out this CPU. */
3552843Sktlim@umich.edu    virtual void switchOut();
3562316SN/A
3572348SN/A    /** Takes over from another CPU. */
3582843Sktlim@umich.edu    virtual void takeOverFrom(BaseCPU *oldCPU);
3591060SN/A
3601060SN/A    /** Get the current instruction sequence number, and increment it. */
3612316SN/A    InstSeqNum getAndIncrementInstSeq()
3622316SN/A    { return globalSeqNum++; }
3631060SN/A
3641858SN/A#if FULL_SYSTEM
3654192Sktlim@umich.edu    /** Update the Virt and Phys ports of all ThreadContexts to
3664192Sktlim@umich.edu     * reflect change in memory connections. */
3674192Sktlim@umich.edu    void updateMemPorts();
3684192Sktlim@umich.edu
3691060SN/A    /** Check if this address is a valid instruction address. */
3701060SN/A    bool validInstAddr(Addr addr) { return true; }
3711060SN/A
3721060SN/A    /** Check if this address is a valid data address. */
3731060SN/A    bool validDataAddr(Addr addr) { return true; }
3741060SN/A
3751060SN/A    /** Get instruction asid. */
3762292SN/A    int getInstAsid(unsigned tid)
3772292SN/A    { return regFile.miscRegs[tid].getInstAsid(); }
3781060SN/A
3791060SN/A    /** Get data asid. */
3802292SN/A    int getDataAsid(unsigned tid)
3812292SN/A    { return regFile.miscRegs[tid].getDataAsid(); }
3821060SN/A#else
3832292SN/A    /** Get instruction asid. */
3842292SN/A    int getInstAsid(unsigned tid)
3852683Sktlim@umich.edu    { return thread[tid]->getInstAsid(); }
3861060SN/A
3872292SN/A    /** Get data asid. */
3882292SN/A    int getDataAsid(unsigned tid)
3892683Sktlim@umich.edu    { return thread[tid]->getDataAsid(); }
3901060SN/A
3911060SN/A#endif
3921060SN/A
3932348SN/A    /** Register accessors.  Index refers to the physical register index. */
3941060SN/A    uint64_t readIntReg(int reg_idx);
3951060SN/A
3963781Sgblack@eecs.umich.edu    TheISA::FloatReg readFloatReg(int reg_idx);
3971060SN/A
3983781Sgblack@eecs.umich.edu    TheISA::FloatReg readFloatReg(int reg_idx, int width);
3991060SN/A
4003781Sgblack@eecs.umich.edu    TheISA::FloatRegBits readFloatRegBits(int reg_idx);
4012455SN/A
4023781Sgblack@eecs.umich.edu    TheISA::FloatRegBits readFloatRegBits(int reg_idx, int width);
4031060SN/A
4041060SN/A    void setIntReg(int reg_idx, uint64_t val);
4051060SN/A
4063781Sgblack@eecs.umich.edu    void setFloatReg(int reg_idx, TheISA::FloatReg val);
4071060SN/A
4083781Sgblack@eecs.umich.edu    void setFloatReg(int reg_idx, TheISA::FloatReg val, int width);
4091060SN/A
4103781Sgblack@eecs.umich.edu    void setFloatRegBits(int reg_idx, TheISA::FloatRegBits val);
4112455SN/A
4123781Sgblack@eecs.umich.edu    void setFloatRegBits(int reg_idx, TheISA::FloatRegBits val, int width);
4131060SN/A
4142292SN/A    uint64_t readArchIntReg(int reg_idx, unsigned tid);
4151060SN/A
4162292SN/A    float readArchFloatRegSingle(int reg_idx, unsigned tid);
4171060SN/A
4182292SN/A    double readArchFloatRegDouble(int reg_idx, unsigned tid);
4192292SN/A
4202292SN/A    uint64_t readArchFloatRegInt(int reg_idx, unsigned tid);
4212292SN/A
4222348SN/A    /** Architectural register accessors.  Looks up in the commit
4232348SN/A     * rename table to obtain the true physical index of the
4242348SN/A     * architected register first, then accesses that physical
4252348SN/A     * register.
4262348SN/A     */
4272292SN/A    void setArchIntReg(int reg_idx, uint64_t val, unsigned tid);
4282292SN/A
4292292SN/A    void setArchFloatRegSingle(int reg_idx, float val, unsigned tid);
4302292SN/A
4312292SN/A    void setArchFloatRegDouble(int reg_idx, double val, unsigned tid);
4322292SN/A
4332292SN/A    void setArchFloatRegInt(int reg_idx, uint64_t val, unsigned tid);
4342292SN/A
4352348SN/A    /** Reads the commit PC of a specific thread. */
4362292SN/A    uint64_t readPC(unsigned tid);
4372292SN/A
4382348SN/A    /** Sets the commit PC of a specific thread. */
4392348SN/A    void setPC(Addr new_PC, unsigned tid);
4402292SN/A
4412348SN/A    /** Reads the next PC of a specific thread. */
4422292SN/A    uint64_t readNextPC(unsigned tid);
4432292SN/A
4442348SN/A    /** Sets the next PC of a specific thread. */
4452348SN/A    void setNextPC(uint64_t val, unsigned tid);
4461060SN/A
4472756Sksewell@umich.edu    /** Reads the next NPC of a specific thread. */
4482756Sksewell@umich.edu    uint64_t readNextNPC(unsigned tid);
4492756Sksewell@umich.edu
4502756Sksewell@umich.edu    /** Sets the next NPC of a specific thread. */
4512756Sksewell@umich.edu    void setNextNPC(uint64_t val, unsigned tid);
4522756Sksewell@umich.edu
4531060SN/A    /** Function to add instruction onto the head of the list of the
4541060SN/A     *  instructions.  Used when new instructions are fetched.
4551060SN/A     */
4562292SN/A    ListIt addInst(DynInstPtr &inst);
4571060SN/A
4581060SN/A    /** Function to tell the CPU that an instruction has completed. */
4592292SN/A    void instDone(unsigned tid);
4601060SN/A
4612292SN/A    /** Add Instructions to the CPU Remove List*/
4622292SN/A    void addToRemoveList(DynInstPtr &inst);
4631060SN/A
4642325SN/A    /** Remove an instruction from the front end of the list.  There's
4652325SN/A     *  no restriction on location of the instruction.
4661060SN/A     */
4671061SN/A    void removeFrontInst(DynInstPtr &inst);
4681060SN/A
4692935Sksewell@umich.edu    /** Remove all instructions that are not currently in the ROB.
4702935Sksewell@umich.edu     *  There's also an option to not squash delay slot instructions.*/
4712935Sksewell@umich.edu    void removeInstsNotInROB(unsigned tid, bool squash_delay_slot,
4722935Sksewell@umich.edu                             const InstSeqNum &delay_slot_seq_num);
4731060SN/A
4741062SN/A    /** Remove all instructions younger than the given sequence number. */
4752292SN/A    void removeInstsUntil(const InstSeqNum &seq_num,unsigned tid);
4762292SN/A
4772348SN/A    /** Removes the instruction pointed to by the iterator. */
4782292SN/A    inline void squashInstIt(const ListIt &instIt, const unsigned &tid);
4792292SN/A
4802348SN/A    /** Cleans up all instructions on the remove list. */
4812292SN/A    void cleanUpRemovedInsts();
4821062SN/A
4832348SN/A    /** Debug function to print all instructions on the list. */
4841060SN/A    void dumpInsts();
4851060SN/A
4861060SN/A  public:
4871060SN/A    /** List of all the instructions in flight. */
4882292SN/A    std::list<DynInstPtr> instList;
4891060SN/A
4902292SN/A    /** List of all the instructions that will be removed at the end of this
4912292SN/A     *  cycle.
4922292SN/A     */
4932292SN/A    std::queue<ListIt> removeList;
4942292SN/A
4952325SN/A#ifdef DEBUG
4962348SN/A    /** Debug structure to keep track of the sequence numbers still in
4972348SN/A     * flight.
4982348SN/A     */
4992292SN/A    std::set<InstSeqNum> snList;
5002325SN/A#endif
5012292SN/A
5022325SN/A    /** Records if instructions need to be removed this cycle due to
5032325SN/A     *  being retired or squashed.
5042292SN/A     */
5052292SN/A    bool removeInstsThisCycle;
5062292SN/A
5071060SN/A  protected:
5081060SN/A    /** The fetch stage. */
5091060SN/A    typename CPUPolicy::Fetch fetch;
5101060SN/A
5111060SN/A    /** The decode stage. */
5121060SN/A    typename CPUPolicy::Decode decode;
5131060SN/A
5141060SN/A    /** The dispatch stage. */
5151060SN/A    typename CPUPolicy::Rename rename;
5161060SN/A
5171060SN/A    /** The issue/execute/writeback stages. */
5181060SN/A    typename CPUPolicy::IEW iew;
5191060SN/A
5201060SN/A    /** The commit stage. */
5211060SN/A    typename CPUPolicy::Commit commit;
5221060SN/A
5231060SN/A    /** The register file. */
5241060SN/A    typename CPUPolicy::RegFile regFile;
5251060SN/A
5261060SN/A    /** The free list. */
5271060SN/A    typename CPUPolicy::FreeList freeList;
5281060SN/A
5291060SN/A    /** The rename map. */
5302292SN/A    typename CPUPolicy::RenameMap renameMap[Impl::MaxThreads];
5312292SN/A
5322292SN/A    /** The commit rename map. */
5332292SN/A    typename CPUPolicy::RenameMap commitRenameMap[Impl::MaxThreads];
5341060SN/A
5351060SN/A    /** The re-order buffer. */
5361060SN/A    typename CPUPolicy::ROB rob;
5371060SN/A
5382292SN/A    /** Active Threads List */
5392292SN/A    std::list<unsigned> activeThreads;
5402292SN/A
5412292SN/A    /** Integer Register Scoreboard */
5422292SN/A    Scoreboard scoreboard;
5432292SN/A
5441060SN/A  public:
5452292SN/A    /** Enum to give each stage a specific index, so when calling
5462292SN/A     *  activateStage() or deactivateStage(), they can specify which stage
5472292SN/A     *  is being activated/deactivated.
5482292SN/A     */
5492292SN/A    enum StageIdx {
5502292SN/A        FetchIdx,
5512292SN/A        DecodeIdx,
5522292SN/A        RenameIdx,
5532292SN/A        IEWIdx,
5542292SN/A        CommitIdx,
5552292SN/A        NumStages };
5562292SN/A
5571060SN/A    /** Typedefs from the Impl to get the structs that each of the
5581060SN/A     *  time buffers should use.
5591060SN/A     */
5601061SN/A    typedef typename CPUPolicy::TimeStruct TimeStruct;
5611060SN/A
5621061SN/A    typedef typename CPUPolicy::FetchStruct FetchStruct;
5631060SN/A
5641061SN/A    typedef typename CPUPolicy::DecodeStruct DecodeStruct;
5651060SN/A
5661061SN/A    typedef typename CPUPolicy::RenameStruct RenameStruct;
5671060SN/A
5681061SN/A    typedef typename CPUPolicy::IEWStruct IEWStruct;
5691060SN/A
5701060SN/A    /** The main time buffer to do backwards communication. */
5711060SN/A    TimeBuffer<TimeStruct> timeBuffer;
5721060SN/A
5731060SN/A    /** The fetch stage's instruction queue. */
5741060SN/A    TimeBuffer<FetchStruct> fetchQueue;
5751060SN/A
5761060SN/A    /** The decode stage's instruction queue. */
5771060SN/A    TimeBuffer<DecodeStruct> decodeQueue;
5781060SN/A
5791060SN/A    /** The rename stage's instruction queue. */
5801060SN/A    TimeBuffer<RenameStruct> renameQueue;
5811060SN/A
5821060SN/A    /** The IEW stage's instruction queue. */
5831060SN/A    TimeBuffer<IEWStruct> iewQueue;
5841060SN/A
5852348SN/A  private:
5862348SN/A    /** The activity recorder; used to tell if the CPU has any
5872348SN/A     * activity remaining or if it can go to idle and deschedule
5882348SN/A     * itself.
5892348SN/A     */
5902325SN/A    ActivityRecorder activityRec;
5911060SN/A
5922348SN/A  public:
5932348SN/A    /** Records that there was time buffer activity this cycle. */
5942325SN/A    void activityThisCycle() { activityRec.activity(); }
5952292SN/A
5962348SN/A    /** Changes a stage's status to active within the activity recorder. */
5972325SN/A    void activateStage(const StageIdx idx)
5982325SN/A    { activityRec.activateStage(idx); }
5992292SN/A
6002348SN/A    /** Changes a stage's status to inactive within the activity recorder. */
6012325SN/A    void deactivateStage(const StageIdx idx)
6022325SN/A    { activityRec.deactivateStage(idx); }
6032292SN/A
6042292SN/A    /** Wakes the CPU, rescheduling the CPU if it's not already active. */
6052292SN/A    void wakeCPU();
6062260SN/A
6072292SN/A    /** Gets a free thread id. Use if thread ids change across system. */
6082292SN/A    int getFreeTid();
6092292SN/A
6102292SN/A  public:
6112680Sktlim@umich.edu    /** Returns a pointer to a thread context. */
6122680Sktlim@umich.edu    ThreadContext *tcBase(unsigned tid)
6131681SN/A    {
6142680Sktlim@umich.edu        return thread[tid]->getTC();
6152190SN/A    }
6162190SN/A
6172292SN/A    /** The global sequence number counter. */
6183093Sksewell@umich.edu    InstSeqNum globalSeqNum;//[Impl::MaxThreads];
6191060SN/A
6202348SN/A    /** Pointer to the checker, which can dynamically verify
6212348SN/A     * instruction results at run time.  This can be set to NULL if it
6222348SN/A     * is not being used.
6232348SN/A     */
6242316SN/A    Checker<DynInstPtr> *checker;
6252316SN/A
6261858SN/A#if FULL_SYSTEM
6272292SN/A    /** Pointer to the system. */
6281060SN/A    System *system;
6291060SN/A
6302292SN/A    /** Pointer to physical memory. */
6311060SN/A    PhysicalMemory *physmem;
6322292SN/A#endif
6331060SN/A
6342843Sktlim@umich.edu    /** Event to call process() on once draining has completed. */
6352843Sktlim@umich.edu    Event *drainEvent;
6362843Sktlim@umich.edu
6372843Sktlim@umich.edu    /** Counter of how many stages have completed draining. */
6382843Sktlim@umich.edu    int drainCount;
6392316SN/A
6402348SN/A    /** Pointers to all of the threads in the CPU. */
6412292SN/A    std::vector<Thread *> thread;
6422260SN/A
6432292SN/A    /** Whether or not the CPU should defer its registration. */
6441060SN/A    bool deferRegistration;
6451060SN/A
6462292SN/A    /** Is there a context switch pending? */
6472292SN/A    bool contextSwitch;
6481060SN/A
6492292SN/A    /** Threads Scheduled to Enter CPU */
6502292SN/A    std::list<int> cpuWaitList;
6512292SN/A
6522292SN/A    /** The cycle that the CPU was last running, used for statistics. */
6532292SN/A    Tick lastRunningCycle;
6542292SN/A
6552829Sksewell@umich.edu    /** The cycle that the CPU was last activated by a new thread*/
6562829Sksewell@umich.edu    Tick lastActivatedCycle;
6572829Sksewell@umich.edu
6582292SN/A    /** Number of Threads CPU can process */
6592292SN/A    unsigned numThreads;
6602292SN/A
6612292SN/A    /** Mapping for system thread id to cpu id */
6622292SN/A    std::map<unsigned,unsigned> threadMap;
6632292SN/A
6642292SN/A    /** Available thread ids in the cpu*/
6652292SN/A    std::vector<unsigned> tids;
6662292SN/A
6672292SN/A    /** Stat for total number of times the CPU is descheduled. */
6682292SN/A    Stats::Scalar<> timesIdled;
6692292SN/A    /** Stat for total number of cycles the CPU spends descheduled. */
6702292SN/A    Stats::Scalar<> idleCycles;
6712292SN/A    /** Stat for the number of committed instructions per thread. */
6722292SN/A    Stats::Vector<> committedInsts;
6732292SN/A    /** Stat for the total number of committed instructions. */
6742292SN/A    Stats::Scalar<> totalCommittedInsts;
6752292SN/A    /** Stat for the CPI per thread. */
6762292SN/A    Stats::Formula cpi;
6772292SN/A    /** Stat for the total CPI. */
6782292SN/A    Stats::Formula totalCpi;
6792292SN/A    /** Stat for the IPC per thread. */
6802292SN/A    Stats::Formula ipc;
6812292SN/A    /** Stat for the total IPC. */
6822292SN/A    Stats::Formula totalIpc;
6831060SN/A};
6841060SN/A
6852325SN/A#endif // __CPU_O3_CPU_HH__
686