cpu.hh revision 12105
11689SN/A/*
29608Sandreas.hansson@arm.com * Copyright (c) 2011-2013 ARM Limited
39919Ssteve.reinhardt@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
48707Sandreas.hansson@arm.com * All rights reserved
58707Sandreas.hansson@arm.com *
68707Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
78707Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
88707Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
98707Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
108707Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
118707Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
128707Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
138707Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
148707Sandreas.hansson@arm.com *
151689SN/A * Copyright (c) 2004-2005 The Regents of The University of Michigan
167897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California
171689SN/A * All rights reserved.
181689SN/A *
191689SN/A * Redistribution and use in source and binary forms, with or without
201689SN/A * modification, are permitted provided that the following conditions are
211689SN/A * met: redistributions of source code must retain the above copyright
221689SN/A * notice, this list of conditions and the following disclaimer;
231689SN/A * redistributions in binary form must reproduce the above copyright
241689SN/A * notice, this list of conditions and the following disclaimer in the
251689SN/A * documentation and/or other materials provided with the distribution;
261689SN/A * neither the name of the copyright holders nor the names of its
271689SN/A * contributors may be used to endorse or promote products derived from
281689SN/A * this software without specific prior written permission.
291689SN/A *
301689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
311689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
321689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
331689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
341689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
351689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
361689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
371689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
381689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
391689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
401689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
412665Ssaidi@eecs.umich.edu *
422665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
432756Sksewell@umich.edu *          Korey Sewell
447897Shestness@cs.utexas.edu *          Rick Strong
451689SN/A */
461689SN/A
472325SN/A#ifndef __CPU_O3_CPU_HH__
482325SN/A#define __CPU_O3_CPU_HH__
491060SN/A
501060SN/A#include <iostream>
511060SN/A#include <list>
522292SN/A#include <queue>
532292SN/A#include <set>
541681SN/A#include <vector>
551060SN/A
562980Sgblack@eecs.umich.edu#include "arch/types.hh"
571060SN/A#include "base/statistics.hh"
586658Snate@binkert.org#include "config/the_isa.hh"
591717SN/A#include "cpu/o3/comm.hh"
601717SN/A#include "cpu/o3/cpu_policy.hh"
612292SN/A#include "cpu/o3/scoreboard.hh"
622292SN/A#include "cpu/o3/thread_state.hh"
638229Snate@binkert.org#include "cpu/activity.hh"
648229Snate@binkert.org#include "cpu/base.hh"
658229Snate@binkert.org#include "cpu/simple_thread.hh"
668229Snate@binkert.org#include "cpu/timebuf.hh"
672817Sksewell@umich.edu//#include "cpu/o3/thread_context.hh"
688229Snate@binkert.org#include "params/DerivO3CPU.hh"
691060SN/A#include "sim/process.hh"
701060SN/A
712316SN/Atemplate <class>
722316SN/Aclass Checker;
732680Sktlim@umich.educlass ThreadContext;
742817Sksewell@umich.edutemplate <class>
752817Sksewell@umich.educlass O3ThreadContext;
762843Sktlim@umich.edu
772843Sktlim@umich.educlass Checkpoint;
782669Sktlim@umich.educlass MemObject;
791060SN/Aclass Process;
801060SN/A
818737Skoansin.tan@gmail.comstruct BaseCPUParams;
825529Snate@binkert.org
832733Sktlim@umich.educlass BaseO3CPU : public BaseCPU
841060SN/A{
851060SN/A    //Stuff that's pretty ISA independent will go here.
861060SN/A  public:
875529Snate@binkert.org    BaseO3CPU(BaseCPUParams *params);
882292SN/A
892292SN/A    void regStats();
901060SN/A};
911060SN/A
922348SN/A/**
932348SN/A * FullO3CPU class, has each of the stages (fetch through commit)
942348SN/A * within it, as well as all of the time buffers between stages.  The
952348SN/A * tick() function for the CPU is defined here.
962348SN/A */
971060SN/Atemplate <class Impl>
982733Sktlim@umich.educlass FullO3CPU : public BaseO3CPU
991060SN/A{
1001060SN/A  public:
1012325SN/A    // Typedefs from the Impl here.
1021060SN/A    typedef typename Impl::CPUPol CPUPolicy;
1031061SN/A    typedef typename Impl::DynInstPtr DynInstPtr;
1044329Sktlim@umich.edu    typedef typename Impl::O3CPU O3CPU;
1051060SN/A
1065595Sgblack@eecs.umich.edu    typedef O3ThreadState<Impl> ImplState;
1072292SN/A    typedef O3ThreadState<Impl> Thread;
1082292SN/A
1092292SN/A    typedef typename std::list<DynInstPtr>::iterator ListIt;
1102292SN/A
1112817Sksewell@umich.edu    friend class O3ThreadContext<Impl>;
1122829Sksewell@umich.edu
1131060SN/A  public:
1141060SN/A    enum Status {
1151060SN/A        Running,
1161060SN/A        Idle,
1171060SN/A        Halted,
1182307SN/A        Blocked,
1192307SN/A        SwitchedOut
1201060SN/A    };
1211060SN/A
1226022Sgblack@eecs.umich.edu    TheISA::TLB * itb;
1236022Sgblack@eecs.umich.edu    TheISA::TLB * dtb;
1243781Sgblack@eecs.umich.edu
1252292SN/A    /** Overall CPU status. */
1261060SN/A    Status _status;
1271060SN/A
1281060SN/A  private:
1298707Sandreas.hansson@arm.com
1308707Sandreas.hansson@arm.com    /**
1318707Sandreas.hansson@arm.com     * IcachePort class for instruction fetch.
1328707Sandreas.hansson@arm.com     */
1339608Sandreas.hansson@arm.com    class IcachePort : public MasterPort
1348707Sandreas.hansson@arm.com    {
1358707Sandreas.hansson@arm.com      protected:
1368707Sandreas.hansson@arm.com        /** Pointer to fetch. */
1378707Sandreas.hansson@arm.com        DefaultFetch<Impl> *fetch;
1388707Sandreas.hansson@arm.com
1398707Sandreas.hansson@arm.com      public:
1408707Sandreas.hansson@arm.com        /** Default constructor. */
1418707Sandreas.hansson@arm.com        IcachePort(DefaultFetch<Impl> *_fetch, FullO3CPU<Impl>* _cpu)
1429608Sandreas.hansson@arm.com            : MasterPort(_cpu->name() + ".icache_port", _cpu), fetch(_fetch)
1438707Sandreas.hansson@arm.com        { }
1448707Sandreas.hansson@arm.com
1458707Sandreas.hansson@arm.com      protected:
1468707Sandreas.hansson@arm.com
1478707Sandreas.hansson@arm.com        /** Timing version of receive.  Handles setting fetch to the
1488707Sandreas.hansson@arm.com         * proper status to start fetching. */
1498975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1508707Sandreas.hansson@arm.com
1518707Sandreas.hansson@arm.com        /** Handles doing a retry of a failed fetch. */
15210713Sandreas.hansson@arm.com        virtual void recvReqRetry();
1538707Sandreas.hansson@arm.com    };
1548707Sandreas.hansson@arm.com
1558707Sandreas.hansson@arm.com    /**
1568707Sandreas.hansson@arm.com     * DcachePort class for the load/store queue.
1578707Sandreas.hansson@arm.com     */
1589608Sandreas.hansson@arm.com    class DcachePort : public MasterPort
1598707Sandreas.hansson@arm.com    {
1608707Sandreas.hansson@arm.com      protected:
1618707Sandreas.hansson@arm.com
1628707Sandreas.hansson@arm.com        /** Pointer to LSQ. */
1638707Sandreas.hansson@arm.com        LSQ<Impl> *lsq;
16410529Smorr@cs.wisc.edu        FullO3CPU<Impl> *cpu;
1658707Sandreas.hansson@arm.com
1668707Sandreas.hansson@arm.com      public:
1678707Sandreas.hansson@arm.com        /** Default constructor. */
1688707Sandreas.hansson@arm.com        DcachePort(LSQ<Impl> *_lsq, FullO3CPU<Impl>* _cpu)
16910529Smorr@cs.wisc.edu            : MasterPort(_cpu->name() + ".dcache_port", _cpu), lsq(_lsq),
17010529Smorr@cs.wisc.edu              cpu(_cpu)
1718707Sandreas.hansson@arm.com        { }
1728707Sandreas.hansson@arm.com
1738707Sandreas.hansson@arm.com      protected:
1748707Sandreas.hansson@arm.com
1758707Sandreas.hansson@arm.com        /** Timing version of receive.  Handles writing back and
1768707Sandreas.hansson@arm.com         * completing the load or store that has returned from
1778707Sandreas.hansson@arm.com         * memory. */
1788975Sandreas.hansson@arm.com        virtual bool recvTimingResp(PacketPtr pkt);
1798975Sandreas.hansson@arm.com        virtual void recvTimingSnoopReq(PacketPtr pkt);
1808707Sandreas.hansson@arm.com
1819608Sandreas.hansson@arm.com        virtual void recvFunctionalSnoop(PacketPtr pkt)
1829608Sandreas.hansson@arm.com        {
1839608Sandreas.hansson@arm.com            // @todo: Is there a need for potential invalidation here?
1849608Sandreas.hansson@arm.com        }
1859608Sandreas.hansson@arm.com
1868707Sandreas.hansson@arm.com        /** Handles doing a retry of the previous send. */
18710713Sandreas.hansson@arm.com        virtual void recvReqRetry();
1888707Sandreas.hansson@arm.com
1898707Sandreas.hansson@arm.com        /**
1908707Sandreas.hansson@arm.com         * As this CPU requires snooping to maintain the load store queue
1918707Sandreas.hansson@arm.com         * change the behaviour from the base CPU port.
1928707Sandreas.hansson@arm.com         *
1938711Sandreas.hansson@arm.com         * @return true since we have to snoop
1948707Sandreas.hansson@arm.com         */
1958922Swilliam.wang@arm.com        virtual bool isSnooping() const { return true; }
1968707Sandreas.hansson@arm.com    };
1978707Sandreas.hansson@arm.com
1981060SN/A    class TickEvent : public Event
1991060SN/A    {
2001060SN/A      private:
2012292SN/A        /** Pointer to the CPU. */
2021755SN/A        FullO3CPU<Impl> *cpu;
2031060SN/A
2041060SN/A      public:
2052292SN/A        /** Constructs a tick event. */
2061755SN/A        TickEvent(FullO3CPU<Impl> *c);
2072292SN/A
2082292SN/A        /** Processes a tick event, calling tick() on the CPU. */
2091060SN/A        void process();
2102292SN/A        /** Returns the description of the tick event. */
2115336Shines@cs.fsu.edu        const char *description() const;
2121060SN/A    };
2131060SN/A
2142292SN/A    /** The tick event used for scheduling CPU ticks. */
2151060SN/A    TickEvent tickEvent;
2161060SN/A
2172292SN/A    /** Schedule tick event, regardless of its current state. */
2189180Sandreas.hansson@arm.com    void scheduleTickEvent(Cycles delay)
2191060SN/A    {
2201060SN/A        if (tickEvent.squashed())
2219179Sandreas.hansson@arm.com            reschedule(tickEvent, clockEdge(delay));
2221060SN/A        else if (!tickEvent.scheduled())
2239179Sandreas.hansson@arm.com            schedule(tickEvent, clockEdge(delay));
2241060SN/A    }
2251060SN/A
2262292SN/A    /** Unschedule tick event, regardless of its current state. */
2271060SN/A    void unscheduleTickEvent()
2281060SN/A    {
2291060SN/A        if (tickEvent.scheduled())
2301060SN/A            tickEvent.squash();
2311060SN/A    }
2321060SN/A
2339444SAndreas.Sandberg@ARM.com    /**
23410913Sandreas.sandberg@arm.com     * Check if the pipeline has drained and signal drain done.
2359444SAndreas.Sandberg@ARM.com     *
2369444SAndreas.Sandberg@ARM.com     * This method checks if a drain has been requested and if the CPU
2379444SAndreas.Sandberg@ARM.com     * has drained successfully (i.e., there are no instructions in
2389444SAndreas.Sandberg@ARM.com     * the pipeline). If the CPU has drained, it deschedules the tick
2399444SAndreas.Sandberg@ARM.com     * event and signals the drain manager.
2409444SAndreas.Sandberg@ARM.com     *
2419444SAndreas.Sandberg@ARM.com     * @return False if a drain hasn't been requested or the CPU
2429444SAndreas.Sandberg@ARM.com     * hasn't drained, true otherwise.
2439444SAndreas.Sandberg@ARM.com     */
2449444SAndreas.Sandberg@ARM.com    bool tryDrain();
2459444SAndreas.Sandberg@ARM.com
2469444SAndreas.Sandberg@ARM.com    /**
2479444SAndreas.Sandberg@ARM.com     * Perform sanity checks after a drain.
2489444SAndreas.Sandberg@ARM.com     *
2499444SAndreas.Sandberg@ARM.com     * This method is called from drain() when it has determined that
2509444SAndreas.Sandberg@ARM.com     * the CPU is fully drained when gem5 is compiled with the NDEBUG
2519444SAndreas.Sandberg@ARM.com     * macro undefined. The intention of this method is to do more
2529444SAndreas.Sandberg@ARM.com     * extensive tests than the isDrained() method to weed out any
2539444SAndreas.Sandberg@ARM.com     * draining bugs.
2549444SAndreas.Sandberg@ARM.com     */
2559444SAndreas.Sandberg@ARM.com    void drainSanityCheck() const;
2569444SAndreas.Sandberg@ARM.com
2579444SAndreas.Sandberg@ARM.com    /** Check if a system is in a drained state. */
2589444SAndreas.Sandberg@ARM.com    bool isDrained() const;
2599444SAndreas.Sandberg@ARM.com
2601060SN/A  public:
2612292SN/A    /** Constructs a CPU with the given parameters. */
2625595Sgblack@eecs.umich.edu    FullO3CPU(DerivO3CPUParams *params);
2632292SN/A    /** Destructor. */
2641755SN/A    ~FullO3CPU();
2651060SN/A
2662292SN/A    /** Registers statistics. */
26711169Sandreas.hansson@arm.com    void regStats() override;
2681684SN/A
26910023Smatt.horsnell@ARM.com    ProbePointArg<PacketPtr> *ppInstAccessComplete;
27010023Smatt.horsnell@ARM.com    ProbePointArg<std::pair<DynInstPtr, PacketPtr> > *ppDataAccessComplete;
27110023Smatt.horsnell@ARM.com
27210023Smatt.horsnell@ARM.com    /** Register probe points. */
27311169Sandreas.hansson@arm.com    void regProbePoints() override;
27410023Smatt.horsnell@ARM.com
2755358Sgblack@eecs.umich.edu    void demapPage(Addr vaddr, uint64_t asn)
2765358Sgblack@eecs.umich.edu    {
2775358Sgblack@eecs.umich.edu        this->itb->demapPage(vaddr, asn);
2785358Sgblack@eecs.umich.edu        this->dtb->demapPage(vaddr, asn);
2795358Sgblack@eecs.umich.edu    }
2805358Sgblack@eecs.umich.edu
2815358Sgblack@eecs.umich.edu    void demapInstPage(Addr vaddr, uint64_t asn)
2825358Sgblack@eecs.umich.edu    {
2835358Sgblack@eecs.umich.edu        this->itb->demapPage(vaddr, asn);
2845358Sgblack@eecs.umich.edu    }
2855358Sgblack@eecs.umich.edu
2865358Sgblack@eecs.umich.edu    void demapDataPage(Addr vaddr, uint64_t asn)
2875358Sgblack@eecs.umich.edu    {
2885358Sgblack@eecs.umich.edu        this->dtb->demapPage(vaddr, asn);
2895358Sgblack@eecs.umich.edu    }
2905358Sgblack@eecs.umich.edu
2912292SN/A    /** Ticks CPU, calling tick() on each stage, and checking the overall
2922292SN/A     *  activity to see if the CPU should deschedule itself.
2932292SN/A     */
2941684SN/A    void tick();
2951684SN/A
2962292SN/A    /** Initialize the CPU */
29711169Sandreas.hansson@arm.com    void init() override;
2981060SN/A
29911169Sandreas.hansson@arm.com    void startup() override;
3009427SAndreas.Sandberg@ARM.com
3012834Sksewell@umich.edu    /** Returns the Number of Active Threads in the CPU */
3022834Sksewell@umich.edu    int numActiveThreads()
3032834Sksewell@umich.edu    { return activeThreads.size(); }
3042834Sksewell@umich.edu
3052829Sksewell@umich.edu    /** Add Thread to Active Threads List */
3066221Snate@binkert.org    void activateThread(ThreadID tid);
3072875Sksewell@umich.edu
3082875Sksewell@umich.edu    /** Remove Thread from Active Threads List */
3096221Snate@binkert.org    void deactivateThread(ThreadID tid);
3102829Sksewell@umich.edu
3112292SN/A    /** Setup CPU to insert a thread's context */
3126221Snate@binkert.org    void insertThread(ThreadID tid);
3131060SN/A
3142292SN/A    /** Remove all of a thread's context from CPU */
3156221Snate@binkert.org    void removeThread(ThreadID tid);
3162292SN/A
3172292SN/A    /** Count the Total Instructions Committed in the CPU. */
31811169Sandreas.hansson@arm.com    Counter totalInsts() const override;
3198834Satgutier@umich.edu
3208834Satgutier@umich.edu    /** Count the Total Ops (including micro ops) committed in the CPU. */
32111169Sandreas.hansson@arm.com    Counter totalOps() const override;
3222292SN/A
3232292SN/A    /** Add Thread to Active Threads List. */
32411169Sandreas.hansson@arm.com    void activateContext(ThreadID tid) override;
3252292SN/A
3262292SN/A    /** Remove Thread from Active Threads List */
32711169Sandreas.hansson@arm.com    void suspendContext(ThreadID tid) override;
3282292SN/A
3292292SN/A    /** Remove Thread from Active Threads List &&
3302292SN/A     *  Remove Thread Context from CPU.
3312292SN/A     */
33211169Sandreas.hansson@arm.com    void haltContext(ThreadID tid) override;
3332292SN/A
3342292SN/A    /** Update The Order In Which We Process Threads. */
3352292SN/A    void updateThreadPriority();
3362292SN/A
3379444SAndreas.Sandberg@ARM.com    /** Is the CPU draining? */
33810913Sandreas.sandberg@arm.com    bool isDraining() const { return drainState() == DrainState::Draining; }
3399444SAndreas.Sandberg@ARM.com
34011168Sandreas.hansson@arm.com    void serializeThread(CheckpointOut &cp, ThreadID tid) const override;
34111168Sandreas.hansson@arm.com    void unserializeThread(CheckpointIn &cp, ThreadID tid) override;
3422864Sktlim@umich.edu
3432864Sktlim@umich.edu  public:
3445595Sgblack@eecs.umich.edu    /** Executes a syscall.
3455595Sgblack@eecs.umich.edu     * @todo: Determine if this needs to be virtual.
3462292SN/A     */
34711877Sbrandon.potter@amd.com    void syscall(int64_t callnum, ThreadID tid, Fault *fault);
3482292SN/A
3492843Sktlim@umich.edu    /** Starts draining the CPU's pipeline of all instructions in
3502843Sktlim@umich.edu     * order to stop all memory accesses. */
35111168Sandreas.hansson@arm.com    DrainState drain() override;
3522843Sktlim@umich.edu
3532843Sktlim@umich.edu    /** Resumes execution after a drain. */
35411168Sandreas.hansson@arm.com    void drainResume() override;
3552292SN/A
3569444SAndreas.Sandberg@ARM.com    /**
3579444SAndreas.Sandberg@ARM.com     * Commit has reached a safe point to drain a thread.
3589444SAndreas.Sandberg@ARM.com     *
3599444SAndreas.Sandberg@ARM.com     * Commit calls this method to inform the pipeline that it has
3609444SAndreas.Sandberg@ARM.com     * reached a point where it is not executed microcode and is about
3619444SAndreas.Sandberg@ARM.com     * to squash uncommitted instructions to fully drain the pipeline.
3629444SAndreas.Sandberg@ARM.com     */
3639444SAndreas.Sandberg@ARM.com    void commitDrained(ThreadID tid);
3642843Sktlim@umich.edu
3652843Sktlim@umich.edu    /** Switches out this CPU. */
36611169Sandreas.hansson@arm.com    void switchOut() override;
3672316SN/A
3682348SN/A    /** Takes over from another CPU. */
36911169Sandreas.hansson@arm.com    void takeOverFrom(BaseCPU *oldCPU) override;
3701060SN/A
37111169Sandreas.hansson@arm.com    void verifyMemoryMode() const override;
3729523SAndreas.Sandberg@ARM.com
3731060SN/A    /** Get the current instruction sequence number, and increment it. */
3742316SN/A    InstSeqNum getAndIncrementInstSeq()
3752316SN/A    { return globalSeqNum++; }
3761060SN/A
3775595Sgblack@eecs.umich.edu    /** Traps to handle given fault. */
37810417Sandreas.hansson@arm.com    void trap(const Fault &fault, ThreadID tid, const StaticInstPtr &inst);
3795595Sgblack@eecs.umich.edu
3805702Ssaidi@eecs.umich.edu    /** HW return from error interrupt. */
3816221Snate@binkert.org    Fault hwrei(ThreadID tid);
3825702Ssaidi@eecs.umich.edu
3836221Snate@binkert.org    bool simPalCheck(int palFunc, ThreadID tid);
3845702Ssaidi@eecs.umich.edu
3855595Sgblack@eecs.umich.edu    /** Returns the Fault for any valid interrupt. */
3865595Sgblack@eecs.umich.edu    Fault getInterrupts();
3875595Sgblack@eecs.umich.edu
3885595Sgblack@eecs.umich.edu    /** Processes any an interrupt fault. */
38910379Sandreas.hansson@arm.com    void processInterrupts(const Fault &interrupt);
3905595Sgblack@eecs.umich.edu
3915595Sgblack@eecs.umich.edu    /** Halts the CPU. */
3925595Sgblack@eecs.umich.edu    void halt() { panic("Halt not implemented!\n"); }
3935595Sgblack@eecs.umich.edu
3942348SN/A    /** Register accessors.  Index refers to the physical register index. */
3955595Sgblack@eecs.umich.edu
3965595Sgblack@eecs.umich.edu    /** Reads a miscellaneous register. */
39710698Sandreas.hansson@arm.com    TheISA::MiscReg readMiscRegNoEffect(int misc_reg, ThreadID tid) const;
3985595Sgblack@eecs.umich.edu
3995595Sgblack@eecs.umich.edu    /** Reads a misc. register, including any side effects the read
4005595Sgblack@eecs.umich.edu     * might have as defined by the architecture.
4015595Sgblack@eecs.umich.edu     */
4026221Snate@binkert.org    TheISA::MiscReg readMiscReg(int misc_reg, ThreadID tid);
4035595Sgblack@eecs.umich.edu
4045595Sgblack@eecs.umich.edu    /** Sets a miscellaneous register. */
4056221Snate@binkert.org    void setMiscRegNoEffect(int misc_reg, const TheISA::MiscReg &val,
4066221Snate@binkert.org            ThreadID tid);
4075595Sgblack@eecs.umich.edu
4085595Sgblack@eecs.umich.edu    /** Sets a misc. register, including any side effects the write
4095595Sgblack@eecs.umich.edu     * might have as defined by the architecture.
4105595Sgblack@eecs.umich.edu     */
4115595Sgblack@eecs.umich.edu    void setMiscReg(int misc_reg, const TheISA::MiscReg &val,
4126221Snate@binkert.org            ThreadID tid);
4135595Sgblack@eecs.umich.edu
41412105Snathanael.premillieu@arm.com    uint64_t readIntReg(PhysRegIdPtr phys_reg);
4151060SN/A
41612105Snathanael.premillieu@arm.com    TheISA::FloatReg readFloatReg(PhysRegIdPtr phys_reg);
4171060SN/A
41812105Snathanael.premillieu@arm.com    TheISA::FloatRegBits readFloatRegBits(PhysRegIdPtr phys_reg);
4192455SN/A
42012105Snathanael.premillieu@arm.com    TheISA::CCReg readCCReg(PhysRegIdPtr phys_reg);
4219920Syasuko.eckert@amd.com
42212105Snathanael.premillieu@arm.com    void setIntReg(PhysRegIdPtr phys_reg, uint64_t val);
4231060SN/A
42412105Snathanael.premillieu@arm.com    void setFloatReg(PhysRegIdPtr phys_reg, TheISA::FloatReg val);
4251060SN/A
42612105Snathanael.premillieu@arm.com    void setFloatRegBits(PhysRegIdPtr phys_reg, TheISA::FloatRegBits val);
4272455SN/A
42812105Snathanael.premillieu@arm.com    void setCCReg(PhysRegIdPtr phys_reg, TheISA::CCReg val);
4299920Syasuko.eckert@amd.com
4306221Snate@binkert.org    uint64_t readArchIntReg(int reg_idx, ThreadID tid);
4311060SN/A
4326314Sgblack@eecs.umich.edu    float readArchFloatReg(int reg_idx, ThreadID tid);
4332292SN/A
4346221Snate@binkert.org    uint64_t readArchFloatRegInt(int reg_idx, ThreadID tid);
4352292SN/A
4369920Syasuko.eckert@amd.com    TheISA::CCReg readArchCCReg(int reg_idx, ThreadID tid);
4379920Syasuko.eckert@amd.com
4382348SN/A    /** Architectural register accessors.  Looks up in the commit
4392348SN/A     * rename table to obtain the true physical index of the
4402348SN/A     * architected register first, then accesses that physical
4412348SN/A     * register.
4422348SN/A     */
4436221Snate@binkert.org    void setArchIntReg(int reg_idx, uint64_t val, ThreadID tid);
4442292SN/A
4456314Sgblack@eecs.umich.edu    void setArchFloatReg(int reg_idx, float val, ThreadID tid);
4462292SN/A
4476221Snate@binkert.org    void setArchFloatRegInt(int reg_idx, uint64_t val, ThreadID tid);
4482292SN/A
4499920Syasuko.eckert@amd.com    void setArchCCReg(int reg_idx, TheISA::CCReg val, ThreadID tid);
4509920Syasuko.eckert@amd.com
4517720Sgblack@eecs.umich.edu    /** Sets the commit PC state of a specific thread. */
4527720Sgblack@eecs.umich.edu    void pcState(const TheISA::PCState &newPCState, ThreadID tid);
4537720Sgblack@eecs.umich.edu
4547720Sgblack@eecs.umich.edu    /** Reads the commit PC state of a specific thread. */
4557720Sgblack@eecs.umich.edu    TheISA::PCState pcState(ThreadID tid);
4567720Sgblack@eecs.umich.edu
4572348SN/A    /** Reads the commit PC of a specific thread. */
4587720Sgblack@eecs.umich.edu    Addr instAddr(ThreadID tid);
4592292SN/A
4604636Sgblack@eecs.umich.edu    /** Reads the commit micro PC of a specific thread. */
4617720Sgblack@eecs.umich.edu    MicroPC microPC(ThreadID tid);
4624636Sgblack@eecs.umich.edu
4632348SN/A    /** Reads the next PC of a specific thread. */
4647720Sgblack@eecs.umich.edu    Addr nextInstAddr(ThreadID tid);
4652756Sksewell@umich.edu
4665595Sgblack@eecs.umich.edu    /** Initiates a squash of all in-flight instructions for a given
4675595Sgblack@eecs.umich.edu     * thread.  The source of the squash is an external update of
4685595Sgblack@eecs.umich.edu     * state through the TC.
4695595Sgblack@eecs.umich.edu     */
4706221Snate@binkert.org    void squashFromTC(ThreadID tid);
4715595Sgblack@eecs.umich.edu
4721060SN/A    /** Function to add instruction onto the head of the list of the
4731060SN/A     *  instructions.  Used when new instructions are fetched.
4741060SN/A     */
4752292SN/A    ListIt addInst(DynInstPtr &inst);
4761060SN/A
4771060SN/A    /** Function to tell the CPU that an instruction has completed. */
4788834Satgutier@umich.edu    void instDone(ThreadID tid, DynInstPtr &inst);
4791060SN/A
4802325SN/A    /** Remove an instruction from the front end of the list.  There's
4812325SN/A     *  no restriction on location of the instruction.
4821060SN/A     */
4831061SN/A    void removeFrontInst(DynInstPtr &inst);
4841060SN/A
4852935Sksewell@umich.edu    /** Remove all instructions that are not currently in the ROB.
4862935Sksewell@umich.edu     *  There's also an option to not squash delay slot instructions.*/
4876221Snate@binkert.org    void removeInstsNotInROB(ThreadID tid);
4881060SN/A
4891062SN/A    /** Remove all instructions younger than the given sequence number. */
4906221Snate@binkert.org    void removeInstsUntil(const InstSeqNum &seq_num, ThreadID tid);
4912292SN/A
4922348SN/A    /** Removes the instruction pointed to by the iterator. */
4936221Snate@binkert.org    inline void squashInstIt(const ListIt &instIt, ThreadID tid);
4942292SN/A
4952348SN/A    /** Cleans up all instructions on the remove list. */
4962292SN/A    void cleanUpRemovedInsts();
4971062SN/A
4982348SN/A    /** Debug function to print all instructions on the list. */
4991060SN/A    void dumpInsts();
5001060SN/A
5011060SN/A  public:
5025737Scws3k@cs.virginia.edu#ifndef NDEBUG
5035737Scws3k@cs.virginia.edu    /** Count of total number of dynamic instructions in flight. */
5045737Scws3k@cs.virginia.edu    int instcount;
5055737Scws3k@cs.virginia.edu#endif
5065737Scws3k@cs.virginia.edu
5071060SN/A    /** List of all the instructions in flight. */
5082292SN/A    std::list<DynInstPtr> instList;
5091060SN/A
5102292SN/A    /** List of all the instructions that will be removed at the end of this
5112292SN/A     *  cycle.
5122292SN/A     */
5132292SN/A    std::queue<ListIt> removeList;
5142292SN/A
5152325SN/A#ifdef DEBUG
5162348SN/A    /** Debug structure to keep track of the sequence numbers still in
5172348SN/A     * flight.
5182348SN/A     */
5192292SN/A    std::set<InstSeqNum> snList;
5202325SN/A#endif
5212292SN/A
5222325SN/A    /** Records if instructions need to be removed this cycle due to
5232325SN/A     *  being retired or squashed.
5242292SN/A     */
5252292SN/A    bool removeInstsThisCycle;
5262292SN/A
5271060SN/A  protected:
5281060SN/A    /** The fetch stage. */
5291060SN/A    typename CPUPolicy::Fetch fetch;
5301060SN/A
5311060SN/A    /** The decode stage. */
5321060SN/A    typename CPUPolicy::Decode decode;
5331060SN/A
5341060SN/A    /** The dispatch stage. */
5351060SN/A    typename CPUPolicy::Rename rename;
5361060SN/A
5371060SN/A    /** The issue/execute/writeback stages. */
5381060SN/A    typename CPUPolicy::IEW iew;
5391060SN/A
5401060SN/A    /** The commit stage. */
5411060SN/A    typename CPUPolicy::Commit commit;
5421060SN/A
5431060SN/A    /** The register file. */
5449919Ssteve.reinhardt@amd.com    PhysRegFile regFile;
5451060SN/A
5461060SN/A    /** The free list. */
5471060SN/A    typename CPUPolicy::FreeList freeList;
5481060SN/A
5491060SN/A    /** The rename map. */
5502292SN/A    typename CPUPolicy::RenameMap renameMap[Impl::MaxThreads];
5512292SN/A
5522292SN/A    /** The commit rename map. */
5532292SN/A    typename CPUPolicy::RenameMap commitRenameMap[Impl::MaxThreads];
5541060SN/A
5551060SN/A    /** The re-order buffer. */
5561060SN/A    typename CPUPolicy::ROB rob;
5571060SN/A
5582292SN/A    /** Active Threads List */
5596221Snate@binkert.org    std::list<ThreadID> activeThreads;
5602292SN/A
5612292SN/A    /** Integer Register Scoreboard */
5622292SN/A    Scoreboard scoreboard;
5632292SN/A
5649384SAndreas.Sandberg@arm.com    std::vector<TheISA::ISA *> isa;
5656313Sgblack@eecs.umich.edu
5668707Sandreas.hansson@arm.com    /** Instruction port. Note that it has to appear after the fetch stage. */
5678707Sandreas.hansson@arm.com    IcachePort icachePort;
5688707Sandreas.hansson@arm.com
5698707Sandreas.hansson@arm.com    /** Data port. Note that it has to appear after the iew stages */
5708707Sandreas.hansson@arm.com    DcachePort dcachePort;
5718707Sandreas.hansson@arm.com
5721060SN/A  public:
5732292SN/A    /** Enum to give each stage a specific index, so when calling
5742292SN/A     *  activateStage() or deactivateStage(), they can specify which stage
5752292SN/A     *  is being activated/deactivated.
5762292SN/A     */
5772292SN/A    enum StageIdx {
5782292SN/A        FetchIdx,
5792292SN/A        DecodeIdx,
5802292SN/A        RenameIdx,
5812292SN/A        IEWIdx,
5822292SN/A        CommitIdx,
5832292SN/A        NumStages };
5842292SN/A
5851060SN/A    /** Typedefs from the Impl to get the structs that each of the
5861060SN/A     *  time buffers should use.
5871060SN/A     */
5881061SN/A    typedef typename CPUPolicy::TimeStruct TimeStruct;
5891060SN/A
5901061SN/A    typedef typename CPUPolicy::FetchStruct FetchStruct;
5911060SN/A
5921061SN/A    typedef typename CPUPolicy::DecodeStruct DecodeStruct;
5931060SN/A
5941061SN/A    typedef typename CPUPolicy::RenameStruct RenameStruct;
5951060SN/A
5961061SN/A    typedef typename CPUPolicy::IEWStruct IEWStruct;
5971060SN/A
5981060SN/A    /** The main time buffer to do backwards communication. */
5991060SN/A    TimeBuffer<TimeStruct> timeBuffer;
6001060SN/A
6011060SN/A    /** The fetch stage's instruction queue. */
6021060SN/A    TimeBuffer<FetchStruct> fetchQueue;
6031060SN/A
6041060SN/A    /** The decode stage's instruction queue. */
6051060SN/A    TimeBuffer<DecodeStruct> decodeQueue;
6061060SN/A
6071060SN/A    /** The rename stage's instruction queue. */
6081060SN/A    TimeBuffer<RenameStruct> renameQueue;
6091060SN/A
6101060SN/A    /** The IEW stage's instruction queue. */
6111060SN/A    TimeBuffer<IEWStruct> iewQueue;
6121060SN/A
6132348SN/A  private:
6142348SN/A    /** The activity recorder; used to tell if the CPU has any
6152348SN/A     * activity remaining or if it can go to idle and deschedule
6162348SN/A     * itself.
6172348SN/A     */
6182325SN/A    ActivityRecorder activityRec;
6191060SN/A
6202348SN/A  public:
6212348SN/A    /** Records that there was time buffer activity this cycle. */
6222325SN/A    void activityThisCycle() { activityRec.activity(); }
6232292SN/A
6242348SN/A    /** Changes a stage's status to active within the activity recorder. */
6252325SN/A    void activateStage(const StageIdx idx)
6262325SN/A    { activityRec.activateStage(idx); }
6272292SN/A
6282348SN/A    /** Changes a stage's status to inactive within the activity recorder. */
6292325SN/A    void deactivateStage(const StageIdx idx)
6302325SN/A    { activityRec.deactivateStage(idx); }
6312292SN/A
6322292SN/A    /** Wakes the CPU, rescheduling the CPU if it's not already active. */
6332292SN/A    void wakeCPU();
6342260SN/A
63511168Sandreas.hansson@arm.com    virtual void wakeup(ThreadID tid) override;
6365807Snate@binkert.org
6372292SN/A    /** Gets a free thread id. Use if thread ids change across system. */
6386221Snate@binkert.org    ThreadID getFreeTid();
6392292SN/A
6402292SN/A  public:
6412680Sktlim@umich.edu    /** Returns a pointer to a thread context. */
6426221Snate@binkert.org    ThreadContext *
6436221Snate@binkert.org    tcBase(ThreadID tid)
6441681SN/A    {
6452680Sktlim@umich.edu        return thread[tid]->getTC();
6462190SN/A    }
6472190SN/A
6482292SN/A    /** The global sequence number counter. */
6493093Sksewell@umich.edu    InstSeqNum globalSeqNum;//[Impl::MaxThreads];
6501060SN/A
6512348SN/A    /** Pointer to the checker, which can dynamically verify
6522348SN/A     * instruction results at run time.  This can be set to NULL if it
6532348SN/A     * is not being used.
6542348SN/A     */
6558733Sgeoffrey.blake@arm.com    Checker<Impl> *checker;
6562316SN/A
6572292SN/A    /** Pointer to the system. */
6581060SN/A    System *system;
6591060SN/A
6602348SN/A    /** Pointers to all of the threads in the CPU. */
6612292SN/A    std::vector<Thread *> thread;
6622260SN/A
6632292SN/A    /** Threads Scheduled to Enter CPU */
6642292SN/A    std::list<int> cpuWaitList;
6652292SN/A
6662292SN/A    /** The cycle that the CPU was last running, used for statistics. */
6679180Sandreas.hansson@arm.com    Cycles lastRunningCycle;
6682292SN/A
6692829Sksewell@umich.edu    /** The cycle that the CPU was last activated by a new thread*/
6702829Sksewell@umich.edu    Tick lastActivatedCycle;
6712829Sksewell@umich.edu
6722292SN/A    /** Mapping for system thread id to cpu id */
6736221Snate@binkert.org    std::map<ThreadID, unsigned> threadMap;
6742292SN/A
6752292SN/A    /** Available thread ids in the cpu*/
6766221Snate@binkert.org    std::vector<ThreadID> tids;
6772292SN/A
6785595Sgblack@eecs.umich.edu    /** CPU read function, forwards read to LSQ. */
6796974Stjones1@inf.ed.ac.uk    Fault read(RequestPtr &req, RequestPtr &sreqLow, RequestPtr &sreqHigh,
68011302Ssteve.reinhardt@amd.com               int load_idx)
6815595Sgblack@eecs.umich.edu    {
68211302Ssteve.reinhardt@amd.com        return this->iew.ldstQueue.read(req, sreqLow, sreqHigh, load_idx);
6835595Sgblack@eecs.umich.edu    }
6845595Sgblack@eecs.umich.edu
6855595Sgblack@eecs.umich.edu    /** CPU write function, forwards write to LSQ. */
6866974Stjones1@inf.ed.ac.uk    Fault write(RequestPtr &req, RequestPtr &sreqLow, RequestPtr &sreqHigh,
6877520Sgblack@eecs.umich.edu                uint8_t *data, int store_idx)
6885595Sgblack@eecs.umich.edu    {
6896974Stjones1@inf.ed.ac.uk        return this->iew.ldstQueue.write(req, sreqLow, sreqHigh,
6906974Stjones1@inf.ed.ac.uk                                         data, store_idx);
6915595Sgblack@eecs.umich.edu    }
6925595Sgblack@eecs.umich.edu
6938707Sandreas.hansson@arm.com    /** Used by the fetch unit to get a hold of the instruction port. */
69411169Sandreas.hansson@arm.com    MasterPort &getInstPort() override { return icachePort; }
6958707Sandreas.hansson@arm.com
6966974Stjones1@inf.ed.ac.uk    /** Get the dcache port (used to find block size for translations). */
69711169Sandreas.hansson@arm.com    MasterPort &getDataPort() override { return dcachePort; }
6986974Stjones1@inf.ed.ac.uk
6992292SN/A    /** Stat for total number of times the CPU is descheduled. */
7005999Snate@binkert.org    Stats::Scalar timesIdled;
7012292SN/A    /** Stat for total number of cycles the CPU spends descheduled. */
7025999Snate@binkert.org    Stats::Scalar idleCycles;
7038627SAli.Saidi@ARM.com    /** Stat for total number of cycles the CPU spends descheduled due to a
7048627SAli.Saidi@ARM.com     * quiesce operation or waiting for an interrupt. */
7058627SAli.Saidi@ARM.com    Stats::Scalar quiesceCycles;
7062292SN/A    /** Stat for the number of committed instructions per thread. */
7075999Snate@binkert.org    Stats::Vector committedInsts;
7088834Satgutier@umich.edu    /** Stat for the number of committed ops (including micro ops) per thread. */
7098834Satgutier@umich.edu    Stats::Vector committedOps;
7102292SN/A    /** Stat for the CPI per thread. */
7112292SN/A    Stats::Formula cpi;
7122292SN/A    /** Stat for the total CPI. */
7132292SN/A    Stats::Formula totalCpi;
7142292SN/A    /** Stat for the IPC per thread. */
7152292SN/A    Stats::Formula ipc;
7162292SN/A    /** Stat for the total IPC. */
7172292SN/A    Stats::Formula totalIpc;
7187897Shestness@cs.utexas.edu
7197897Shestness@cs.utexas.edu    //number of integer register file accesses
7207897Shestness@cs.utexas.edu    Stats::Scalar intRegfileReads;
7217897Shestness@cs.utexas.edu    Stats::Scalar intRegfileWrites;
7227897Shestness@cs.utexas.edu    //number of float register file accesses
7237897Shestness@cs.utexas.edu    Stats::Scalar fpRegfileReads;
7247897Shestness@cs.utexas.edu    Stats::Scalar fpRegfileWrites;
7259920Syasuko.eckert@amd.com    //number of CC register file accesses
7269920Syasuko.eckert@amd.com    Stats::Scalar ccRegfileReads;
7279920Syasuko.eckert@amd.com    Stats::Scalar ccRegfileWrites;
7287897Shestness@cs.utexas.edu    //number of misc
7297897Shestness@cs.utexas.edu    Stats::Scalar miscRegfileReads;
7307897Shestness@cs.utexas.edu    Stats::Scalar miscRegfileWrites;
7311060SN/A};
7321060SN/A
7332325SN/A#endif // __CPU_O3_CPU_HH__
734