cpu.cc revision 3859
11689SN/A/*
22325SN/A * Copyright (c) 2004-2006 The Regents of The University of Michigan
31689SN/A * All rights reserved.
41689SN/A *
51689SN/A * Redistribution and use in source and binary forms, with or without
61689SN/A * modification, are permitted provided that the following conditions are
71689SN/A * met: redistributions of source code must retain the above copyright
81689SN/A * notice, this list of conditions and the following disclaimer;
91689SN/A * redistributions in binary form must reproduce the above copyright
101689SN/A * notice, this list of conditions and the following disclaimer in the
111689SN/A * documentation and/or other materials provided with the distribution;
121689SN/A * neither the name of the copyright holders nor the names of its
131689SN/A * contributors may be used to endorse or promote products derived from
141689SN/A * this software without specific prior written permission.
151689SN/A *
161689SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
171689SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
181689SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
191689SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
201689SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
211689SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
221689SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
231689SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
241689SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
251689SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
261689SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Kevin Lim
292756Sksewell@umich.edu *          Korey Sewell
301689SN/A */
311689SN/A
321858SN/A#include "config/full_system.hh"
332733Sktlim@umich.edu#include "config/use_checker.hh"
341858SN/A
351858SN/A#if FULL_SYSTEM
362356SN/A#include "cpu/quiesce_event.hh"
371060SN/A#include "sim/system.hh"
381060SN/A#else
391060SN/A#include "sim/process.hh"
401060SN/A#endif
411060SN/A
422325SN/A#include "cpu/activity.hh"
432683Sktlim@umich.edu#include "cpu/simple_thread.hh"
442680Sktlim@umich.edu#include "cpu/thread_context.hh"
452817Sksewell@umich.edu#include "cpu/o3/isa_specific.hh"
461717SN/A#include "cpu/o3/cpu.hh"
471060SN/A
482325SN/A#include "sim/root.hh"
492292SN/A#include "sim/stat_control.hh"
502292SN/A
512794Sktlim@umich.edu#if USE_CHECKER
522794Sktlim@umich.edu#include "cpu/checker/cpu.hh"
532794Sktlim@umich.edu#endif
542794Sktlim@umich.edu
551060SN/Ausing namespace std;
562669Sktlim@umich.eduusing namespace TheISA;
571060SN/A
582733Sktlim@umich.eduBaseO3CPU::BaseO3CPU(Params *params)
592292SN/A    : BaseCPU(params), cpu_id(0)
601060SN/A{
611060SN/A}
621060SN/A
632292SN/Avoid
642733Sktlim@umich.eduBaseO3CPU::regStats()
652292SN/A{
662292SN/A    BaseCPU::regStats();
672292SN/A}
682292SN/A
691060SN/Atemplate <class Impl>
701755SN/AFullO3CPU<Impl>::TickEvent::TickEvent(FullO3CPU<Impl> *c)
711060SN/A    : Event(&mainEventQueue, CPU_Tick_Pri), cpu(c)
721060SN/A{
731060SN/A}
741060SN/A
751060SN/Atemplate <class Impl>
761060SN/Avoid
771755SN/AFullO3CPU<Impl>::TickEvent::process()
781060SN/A{
791060SN/A    cpu->tick();
801060SN/A}
811060SN/A
821060SN/Atemplate <class Impl>
831060SN/Aconst char *
841755SN/AFullO3CPU<Impl>::TickEvent::description()
851060SN/A{
861755SN/A    return "FullO3CPU tick event";
871060SN/A}
881060SN/A
891060SN/Atemplate <class Impl>
902829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::ActivateThreadEvent()
913221Sktlim@umich.edu    : Event(&mainEventQueue, CPU_Switch_Pri)
922829Sksewell@umich.edu{
932829Sksewell@umich.edu}
942829Sksewell@umich.edu
952829Sksewell@umich.edutemplate <class Impl>
962829Sksewell@umich.eduvoid
972829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::init(int thread_num,
982829Sksewell@umich.edu                                           FullO3CPU<Impl> *thread_cpu)
992829Sksewell@umich.edu{
1002829Sksewell@umich.edu    tid = thread_num;
1012829Sksewell@umich.edu    cpu = thread_cpu;
1022829Sksewell@umich.edu}
1032829Sksewell@umich.edu
1042829Sksewell@umich.edutemplate <class Impl>
1052829Sksewell@umich.eduvoid
1062829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::process()
1072829Sksewell@umich.edu{
1082829Sksewell@umich.edu    cpu->activateThread(tid);
1092829Sksewell@umich.edu}
1102829Sksewell@umich.edu
1112829Sksewell@umich.edutemplate <class Impl>
1122829Sksewell@umich.educonst char *
1132829Sksewell@umich.eduFullO3CPU<Impl>::ActivateThreadEvent::description()
1142829Sksewell@umich.edu{
1152829Sksewell@umich.edu    return "FullO3CPU \"Activate Thread\" event";
1162829Sksewell@umich.edu}
1172829Sksewell@umich.edu
1182829Sksewell@umich.edutemplate <class Impl>
1192875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::DeallocateContextEvent()
1203859Sbinkertn@umich.edu    : Event(&mainEventQueue, CPU_Tick_Pri), tid(0), remove(false), cpu(NULL)
1212875Sksewell@umich.edu{
1222875Sksewell@umich.edu}
1232875Sksewell@umich.edu
1242875Sksewell@umich.edutemplate <class Impl>
1252875Sksewell@umich.eduvoid
1262875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::init(int thread_num,
1273859Sbinkertn@umich.edu                                              FullO3CPU<Impl> *thread_cpu)
1282875Sksewell@umich.edu{
1292875Sksewell@umich.edu    tid = thread_num;
1302875Sksewell@umich.edu    cpu = thread_cpu;
1313859Sbinkertn@umich.edu    remove = false;
1322875Sksewell@umich.edu}
1332875Sksewell@umich.edu
1342875Sksewell@umich.edutemplate <class Impl>
1352875Sksewell@umich.eduvoid
1362875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::process()
1372875Sksewell@umich.edu{
1382875Sksewell@umich.edu    cpu->deactivateThread(tid);
1393221Sktlim@umich.edu    if (remove)
1403221Sktlim@umich.edu        cpu->removeThread(tid);
1412875Sksewell@umich.edu}
1422875Sksewell@umich.edu
1432875Sksewell@umich.edutemplate <class Impl>
1442875Sksewell@umich.educonst char *
1452875Sksewell@umich.eduFullO3CPU<Impl>::DeallocateContextEvent::description()
1462875Sksewell@umich.edu{
1472875Sksewell@umich.edu    return "FullO3CPU \"Deallocate Context\" event";
1482875Sksewell@umich.edu}
1492875Sksewell@umich.edu
1502875Sksewell@umich.edutemplate <class Impl>
1512292SN/AFullO3CPU<Impl>::FullO3CPU(Params *params)
1522733Sktlim@umich.edu    : BaseO3CPU(params),
1531060SN/A      tickEvent(this),
1542292SN/A      removeInstsThisCycle(false),
1551060SN/A      fetch(params),
1561060SN/A      decode(params),
1571060SN/A      rename(params),
1581060SN/A      iew(params),
1591060SN/A      commit(params),
1601060SN/A
1612292SN/A      regFile(params->numPhysIntRegs, params->numPhysFloatRegs),
1621060SN/A
1632831Sksewell@umich.edu      freeList(params->numberOfThreads,
1642292SN/A               TheISA::NumIntRegs, params->numPhysIntRegs,
1652292SN/A               TheISA::NumFloatRegs, params->numPhysFloatRegs),
1661060SN/A
1672292SN/A      rob(params->numROBEntries, params->squashWidth,
1682292SN/A          params->smtROBPolicy, params->smtROBThreshold,
1692292SN/A          params->numberOfThreads),
1701060SN/A
1712831Sksewell@umich.edu      scoreboard(params->numberOfThreads,
1722292SN/A                 TheISA::NumIntRegs, params->numPhysIntRegs,
1732292SN/A                 TheISA::NumFloatRegs, params->numPhysFloatRegs,
1742292SN/A                 TheISA::NumMiscRegs * number_of_threads,
1752292SN/A                 TheISA::ZeroReg),
1761060SN/A
1772873Sktlim@umich.edu      timeBuffer(params->backComSize, params->forwardComSize),
1782873Sktlim@umich.edu      fetchQueue(params->backComSize, params->forwardComSize),
1792873Sktlim@umich.edu      decodeQueue(params->backComSize, params->forwardComSize),
1802873Sktlim@umich.edu      renameQueue(params->backComSize, params->forwardComSize),
1812873Sktlim@umich.edu      iewQueue(params->backComSize, params->forwardComSize),
1822873Sktlim@umich.edu      activityRec(NumStages,
1832873Sktlim@umich.edu                  params->backComSize + params->forwardComSize,
1842873Sktlim@umich.edu                  params->activity),
1851060SN/A
1861060SN/A      globalSeqNum(1),
1871858SN/A#if FULL_SYSTEM
1882292SN/A      system(params->system),
1891060SN/A      physmem(system->physmem),
1901060SN/A#endif // FULL_SYSTEM
1912843Sktlim@umich.edu      drainCount(0),
1922316SN/A      deferRegistration(params->deferRegistration),
1932316SN/A      numThreads(number_of_threads)
1941060SN/A{
1953221Sktlim@umich.edu    if (!deferRegistration) {
1963221Sktlim@umich.edu        _status = Running;
1973221Sktlim@umich.edu    } else {
1983221Sktlim@umich.edu        _status = Idle;
1993221Sktlim@umich.edu    }
2001681SN/A
2012733Sktlim@umich.edu    checker = NULL;
2022733Sktlim@umich.edu
2032794Sktlim@umich.edu    if (params->checker) {
2042733Sktlim@umich.edu#if USE_CHECKER
2052316SN/A        BaseCPU *temp_checker = params->checker;
2062316SN/A        checker = dynamic_cast<Checker<DynInstPtr> *>(temp_checker);
2072316SN/A#if FULL_SYSTEM
2082316SN/A        checker->setSystem(params->system);
2092316SN/A#endif
2102794Sktlim@umich.edu#else
2112794Sktlim@umich.edu        panic("Checker enabled but not compiled in!");
2122794Sktlim@umich.edu#endif // USE_CHECKER
2132316SN/A    }
2142316SN/A
2151858SN/A#if !FULL_SYSTEM
2162292SN/A    thread.resize(number_of_threads);
2172292SN/A    tids.resize(number_of_threads);
2181681SN/A#endif
2191681SN/A
2202325SN/A    // The stages also need their CPU pointer setup.  However this
2212325SN/A    // must be done at the upper level CPU because they have pointers
2222325SN/A    // to the upper level CPU, and not this FullO3CPU.
2231060SN/A
2242292SN/A    // Set up Pointers to the activeThreads list for each stage
2252292SN/A    fetch.setActiveThreads(&activeThreads);
2262292SN/A    decode.setActiveThreads(&activeThreads);
2272292SN/A    rename.setActiveThreads(&activeThreads);
2282292SN/A    iew.setActiveThreads(&activeThreads);
2292292SN/A    commit.setActiveThreads(&activeThreads);
2301060SN/A
2311060SN/A    // Give each of the stages the time buffer they will use.
2321060SN/A    fetch.setTimeBuffer(&timeBuffer);
2331060SN/A    decode.setTimeBuffer(&timeBuffer);
2341060SN/A    rename.setTimeBuffer(&timeBuffer);
2351060SN/A    iew.setTimeBuffer(&timeBuffer);
2361060SN/A    commit.setTimeBuffer(&timeBuffer);
2371060SN/A
2381060SN/A    // Also setup each of the stages' queues.
2391060SN/A    fetch.setFetchQueue(&fetchQueue);
2401060SN/A    decode.setFetchQueue(&fetchQueue);
2412292SN/A    commit.setFetchQueue(&fetchQueue);
2421060SN/A    decode.setDecodeQueue(&decodeQueue);
2431060SN/A    rename.setDecodeQueue(&decodeQueue);
2441060SN/A    rename.setRenameQueue(&renameQueue);
2451060SN/A    iew.setRenameQueue(&renameQueue);
2461060SN/A    iew.setIEWQueue(&iewQueue);
2471060SN/A    commit.setIEWQueue(&iewQueue);
2481060SN/A    commit.setRenameQueue(&renameQueue);
2491060SN/A
2502292SN/A    commit.setIEWStage(&iew);
2512292SN/A    rename.setIEWStage(&iew);
2522292SN/A    rename.setCommitStage(&commit);
2532292SN/A
2542292SN/A#if !FULL_SYSTEM
2552307SN/A    int active_threads = params->workload.size();
2562831Sksewell@umich.edu
2572831Sksewell@umich.edu    if (active_threads > Impl::MaxThreads) {
2582831Sksewell@umich.edu        panic("Workload Size too large. Increase the 'MaxThreads'"
2592831Sksewell@umich.edu              "constant in your O3CPU impl. file (e.g. o3/alpha/impl.hh) or "
2602831Sksewell@umich.edu              "edit your workload size.");
2612831Sksewell@umich.edu    }
2622292SN/A#else
2632307SN/A    int active_threads = 1;
2642292SN/A#endif
2652292SN/A
2662316SN/A    //Make Sure That this a Valid Architeture
2672292SN/A    assert(params->numPhysIntRegs   >= numThreads * TheISA::NumIntRegs);
2682292SN/A    assert(params->numPhysFloatRegs >= numThreads * TheISA::NumFloatRegs);
2692292SN/A
2702292SN/A    rename.setScoreboard(&scoreboard);
2712292SN/A    iew.setScoreboard(&scoreboard);
2722292SN/A
2731060SN/A    // Setup the rename map for whichever stages need it.
2742292SN/A    PhysRegIndex lreg_idx = 0;
2752292SN/A    PhysRegIndex freg_idx = params->numPhysIntRegs; //Index to 1 after int regs
2761060SN/A
2772292SN/A    for (int tid=0; tid < numThreads; tid++) {
2782307SN/A        bool bindRegs = (tid <= active_threads - 1);
2792292SN/A
2802292SN/A        commitRenameMap[tid].init(TheISA::NumIntRegs,
2812292SN/A                                  params->numPhysIntRegs,
2822325SN/A                                  lreg_idx,            //Index for Logical. Regs
2832292SN/A
2842292SN/A                                  TheISA::NumFloatRegs,
2852292SN/A                                  params->numPhysFloatRegs,
2862325SN/A                                  freg_idx,            //Index for Float Regs
2872292SN/A
2882292SN/A                                  TheISA::NumMiscRegs,
2892292SN/A
2902292SN/A                                  TheISA::ZeroReg,
2912292SN/A                                  TheISA::ZeroReg,
2922292SN/A
2932292SN/A                                  tid,
2942292SN/A                                  false);
2952292SN/A
2962292SN/A        renameMap[tid].init(TheISA::NumIntRegs,
2972292SN/A                            params->numPhysIntRegs,
2982325SN/A                            lreg_idx,                  //Index for Logical. Regs
2992292SN/A
3002292SN/A                            TheISA::NumFloatRegs,
3012292SN/A                            params->numPhysFloatRegs,
3022325SN/A                            freg_idx,                  //Index for Float Regs
3032292SN/A
3042292SN/A                            TheISA::NumMiscRegs,
3052292SN/A
3062292SN/A                            TheISA::ZeroReg,
3072292SN/A                            TheISA::ZeroReg,
3082292SN/A
3092292SN/A                            tid,
3102292SN/A                            bindRegs);
3113221Sktlim@umich.edu
3123221Sktlim@umich.edu        activateThreadEvent[tid].init(tid, this);
3133221Sktlim@umich.edu        deallocateContextEvent[tid].init(tid, this);
3142292SN/A    }
3152292SN/A
3162292SN/A    rename.setRenameMap(renameMap);
3172292SN/A    commit.setRenameMap(commitRenameMap);
3182292SN/A
3192292SN/A    // Give renameMap & rename stage access to the freeList;
3202292SN/A    for (int i=0; i < numThreads; i++) {
3212292SN/A        renameMap[i].setFreeList(&freeList);
3222292SN/A    }
3231060SN/A    rename.setFreeList(&freeList);
3242292SN/A
3251060SN/A    // Setup the ROB for whichever stages need it.
3261060SN/A    commit.setROB(&rob);
3272292SN/A
3282292SN/A    lastRunningCycle = curTick;
3292292SN/A
3302829Sksewell@umich.edu    lastActivatedCycle = -1;
3312829Sksewell@umich.edu
3323093Sksewell@umich.edu    // Give renameMap & rename stage access to the freeList;
3333093Sksewell@umich.edu    //for (int i=0; i < numThreads; i++) {
3343093Sksewell@umich.edu        //globalSeqNum[i] = 1;
3353093Sksewell@umich.edu        //}
3363093Sksewell@umich.edu
3372292SN/A    contextSwitch = false;
3381060SN/A}
3391060SN/A
3401060SN/Atemplate <class Impl>
3411755SN/AFullO3CPU<Impl>::~FullO3CPU()
3421060SN/A{
3431060SN/A}
3441060SN/A
3451060SN/Atemplate <class Impl>
3461060SN/Avoid
3471755SN/AFullO3CPU<Impl>::fullCPURegStats()
3481062SN/A{
3492733Sktlim@umich.edu    BaseO3CPU::regStats();
3502292SN/A
3512733Sktlim@umich.edu    // Register any of the O3CPU's stats here.
3522292SN/A    timesIdled
3532292SN/A        .name(name() + ".timesIdled")
3542292SN/A        .desc("Number of times that the entire CPU went into an idle state and"
3552292SN/A              " unscheduled itself")
3562292SN/A        .prereq(timesIdled);
3572292SN/A
3582292SN/A    idleCycles
3592292SN/A        .name(name() + ".idleCycles")
3602292SN/A        .desc("Total number of cycles that the CPU has spent unscheduled due "
3612292SN/A              "to idling")
3622292SN/A        .prereq(idleCycles);
3632292SN/A
3642292SN/A    // Number of Instructions simulated
3652292SN/A    // --------------------------------
3662292SN/A    // Should probably be in Base CPU but need templated
3672292SN/A    // MaxThreads so put in here instead
3682292SN/A    committedInsts
3692292SN/A        .init(numThreads)
3702292SN/A        .name(name() + ".committedInsts")
3712292SN/A        .desc("Number of Instructions Simulated");
3722292SN/A
3732292SN/A    totalCommittedInsts
3742292SN/A        .name(name() + ".committedInsts_total")
3752292SN/A        .desc("Number of Instructions Simulated");
3762292SN/A
3772292SN/A    cpi
3782292SN/A        .name(name() + ".cpi")
3792292SN/A        .desc("CPI: Cycles Per Instruction")
3802292SN/A        .precision(6);
3812292SN/A    cpi = simTicks / committedInsts;
3822292SN/A
3832292SN/A    totalCpi
3842292SN/A        .name(name() + ".cpi_total")
3852292SN/A        .desc("CPI: Total CPI of All Threads")
3862292SN/A        .precision(6);
3872292SN/A    totalCpi = simTicks / totalCommittedInsts;
3882292SN/A
3892292SN/A    ipc
3902292SN/A        .name(name() + ".ipc")
3912292SN/A        .desc("IPC: Instructions Per Cycle")
3922292SN/A        .precision(6);
3932292SN/A    ipc =  committedInsts / simTicks;
3942292SN/A
3952292SN/A    totalIpc
3962292SN/A        .name(name() + ".ipc_total")
3972292SN/A        .desc("IPC: Total IPC of All Threads")
3982292SN/A        .precision(6);
3992292SN/A    totalIpc =  totalCommittedInsts / simTicks;
4002292SN/A
4011062SN/A}
4021062SN/A
4031062SN/Atemplate <class Impl>
4042871Sktlim@umich.eduPort *
4052871Sktlim@umich.eduFullO3CPU<Impl>::getPort(const std::string &if_name, int idx)
4062871Sktlim@umich.edu{
4072871Sktlim@umich.edu    if (if_name == "dcache_port")
4082871Sktlim@umich.edu        return iew.getDcachePort();
4092871Sktlim@umich.edu    else if (if_name == "icache_port")
4102871Sktlim@umich.edu        return fetch.getIcachePort();
4112871Sktlim@umich.edu    else
4122871Sktlim@umich.edu        panic("No Such Port\n");
4132871Sktlim@umich.edu}
4142871Sktlim@umich.edu
4152871Sktlim@umich.edutemplate <class Impl>
4161062SN/Avoid
4171755SN/AFullO3CPU<Impl>::tick()
4181060SN/A{
4192733Sktlim@umich.edu    DPRINTF(O3CPU, "\n\nFullO3CPU: Ticking main, FullO3CPU.\n");
4201060SN/A
4212292SN/A    ++numCycles;
4222292SN/A
4232325SN/A//    activity = false;
4242292SN/A
4252292SN/A    //Tick each of the stages
4261060SN/A    fetch.tick();
4271060SN/A
4281060SN/A    decode.tick();
4291060SN/A
4301060SN/A    rename.tick();
4311060SN/A
4321060SN/A    iew.tick();
4331060SN/A
4341060SN/A    commit.tick();
4351060SN/A
4362292SN/A#if !FULL_SYSTEM
4372292SN/A    doContextSwitch();
4382292SN/A#endif
4392292SN/A
4402292SN/A    // Now advance the time buffers
4411060SN/A    timeBuffer.advance();
4421060SN/A
4431060SN/A    fetchQueue.advance();
4441060SN/A    decodeQueue.advance();
4451060SN/A    renameQueue.advance();
4461060SN/A    iewQueue.advance();
4471060SN/A
4482325SN/A    activityRec.advance();
4492292SN/A
4502292SN/A    if (removeInstsThisCycle) {
4512292SN/A        cleanUpRemovedInsts();
4522292SN/A    }
4532292SN/A
4542325SN/A    if (!tickEvent.scheduled()) {
4552867Sktlim@umich.edu        if (_status == SwitchedOut ||
4562905Sktlim@umich.edu            getState() == SimObject::Drained) {
4573226Sktlim@umich.edu            DPRINTF(O3CPU, "Switched out!\n");
4582325SN/A            // increment stat
4592325SN/A            lastRunningCycle = curTick;
4603221Sktlim@umich.edu        } else if (!activityRec.active() || _status == Idle) {
4613226Sktlim@umich.edu            DPRINTF(O3CPU, "Idle!\n");
4622325SN/A            lastRunningCycle = curTick;
4632325SN/A            timesIdled++;
4642325SN/A        } else {
4652325SN/A            tickEvent.schedule(curTick + cycles(1));
4663226Sktlim@umich.edu            DPRINTF(O3CPU, "Scheduling next tick!\n");
4672325SN/A        }
4682292SN/A    }
4692292SN/A
4702292SN/A#if !FULL_SYSTEM
4712292SN/A    updateThreadPriority();
4722292SN/A#endif
4732292SN/A
4741060SN/A}
4751060SN/A
4761060SN/Atemplate <class Impl>
4771060SN/Avoid
4781755SN/AFullO3CPU<Impl>::init()
4791060SN/A{
4802307SN/A    if (!deferRegistration) {
4812680Sktlim@umich.edu        registerThreadContexts();
4822292SN/A    }
4831060SN/A
4842292SN/A    // Set inSyscall so that the CPU doesn't squash when initially
4852292SN/A    // setting up registers.
4862292SN/A    for (int i = 0; i < number_of_threads; ++i)
4872292SN/A        thread[i]->inSyscall = true;
4882292SN/A
4892292SN/A    for (int tid=0; tid < number_of_threads; tid++) {
4901858SN/A#if FULL_SYSTEM
4912680Sktlim@umich.edu        ThreadContext *src_tc = threadContexts[tid];
4921681SN/A#else
4932680Sktlim@umich.edu        ThreadContext *src_tc = thread[tid]->getTC();
4941681SN/A#endif
4952292SN/A        // Threads start in the Suspended State
4962680Sktlim@umich.edu        if (src_tc->status() != ThreadContext::Suspended) {
4972292SN/A            continue;
4981060SN/A        }
4991060SN/A
5002292SN/A#if FULL_SYSTEM
5012680Sktlim@umich.edu        TheISA::initCPU(src_tc, src_tc->readCpuId());
5022292SN/A#endif
5032292SN/A    }
5042292SN/A
5052292SN/A    // Clear inSyscall.
5062292SN/A    for (int i = 0; i < number_of_threads; ++i)
5072292SN/A        thread[i]->inSyscall = false;
5082292SN/A
5092316SN/A    // Initialize stages.
5102292SN/A    fetch.initStage();
5112292SN/A    iew.initStage();
5122292SN/A    rename.initStage();
5132292SN/A    commit.initStage();
5142292SN/A
5152292SN/A    commit.setThreads(thread);
5162292SN/A}
5172292SN/A
5182292SN/Atemplate <class Impl>
5192292SN/Avoid
5202875Sksewell@umich.eduFullO3CPU<Impl>::activateThread(unsigned tid)
5212875Sksewell@umich.edu{
5222875Sksewell@umich.edu    list<unsigned>::iterator isActive = find(
5232875Sksewell@umich.edu        activeThreads.begin(), activeThreads.end(), tid);
5242875Sksewell@umich.edu
5253226Sktlim@umich.edu    DPRINTF(O3CPU, "[tid:%i]: Calling activate thread.\n", tid);
5263226Sktlim@umich.edu
5272875Sksewell@umich.edu    if (isActive == activeThreads.end()) {
5282875Sksewell@umich.edu        DPRINTF(O3CPU, "[tid:%i]: Adding to active threads list\n",
5292875Sksewell@umich.edu                tid);
5302875Sksewell@umich.edu
5312875Sksewell@umich.edu        activeThreads.push_back(tid);
5322875Sksewell@umich.edu    }
5332875Sksewell@umich.edu}
5342875Sksewell@umich.edu
5352875Sksewell@umich.edutemplate <class Impl>
5362875Sksewell@umich.eduvoid
5372875Sksewell@umich.eduFullO3CPU<Impl>::deactivateThread(unsigned tid)
5382875Sksewell@umich.edu{
5392875Sksewell@umich.edu    //Remove From Active List, if Active
5402875Sksewell@umich.edu    list<unsigned>::iterator thread_it =
5412875Sksewell@umich.edu        find(activeThreads.begin(), activeThreads.end(), tid);
5422875Sksewell@umich.edu
5433226Sktlim@umich.edu    DPRINTF(O3CPU, "[tid:%i]: Calling deactivate thread.\n", tid);
5443226Sktlim@umich.edu
5452875Sksewell@umich.edu    if (thread_it != activeThreads.end()) {
5462875Sksewell@umich.edu        DPRINTF(O3CPU,"[tid:%i]: Removing from active threads list\n",
5472875Sksewell@umich.edu                tid);
5482875Sksewell@umich.edu        activeThreads.erase(thread_it);
5492875Sksewell@umich.edu    }
5502875Sksewell@umich.edu}
5512875Sksewell@umich.edu
5522875Sksewell@umich.edutemplate <class Impl>
5532875Sksewell@umich.eduvoid
5542875Sksewell@umich.eduFullO3CPU<Impl>::activateContext(int tid, int delay)
5552875Sksewell@umich.edu{
5563686Sktlim@umich.edu#if FULL_SYSTEM
5573686Sktlim@umich.edu    // Connect the ThreadContext's memory ports (Functional/Virtual
5583686Sktlim@umich.edu    // Ports)
5593686Sktlim@umich.edu    threadContexts[tid]->connectMemPorts();
5603686Sktlim@umich.edu#endif
5613686Sktlim@umich.edu
5622875Sksewell@umich.edu    // Needs to set each stage to running as well.
5632875Sksewell@umich.edu    if (delay){
5642875Sksewell@umich.edu        DPRINTF(O3CPU, "[tid:%i]: Scheduling thread context to activate "
5652875Sksewell@umich.edu                "on cycle %d\n", tid, curTick + cycles(delay));
5662875Sksewell@umich.edu        scheduleActivateThreadEvent(tid, delay);
5672875Sksewell@umich.edu    } else {
5682875Sksewell@umich.edu        activateThread(tid);
5692875Sksewell@umich.edu    }
5702875Sksewell@umich.edu
5713221Sktlim@umich.edu    if (lastActivatedCycle < curTick) {
5722875Sksewell@umich.edu        scheduleTickEvent(delay);
5732875Sksewell@umich.edu
5742875Sksewell@umich.edu        // Be sure to signal that there's some activity so the CPU doesn't
5752875Sksewell@umich.edu        // deschedule itself.
5762875Sksewell@umich.edu        activityRec.activity();
5772875Sksewell@umich.edu        fetch.wakeFromQuiesce();
5782875Sksewell@umich.edu
5792875Sksewell@umich.edu        lastActivatedCycle = curTick;
5802875Sksewell@umich.edu
5812875Sksewell@umich.edu        _status = Running;
5822875Sksewell@umich.edu    }
5832875Sksewell@umich.edu}
5842875Sksewell@umich.edu
5852875Sksewell@umich.edutemplate <class Impl>
5863221Sktlim@umich.edubool
5873221Sktlim@umich.eduFullO3CPU<Impl>::deallocateContext(int tid, bool remove, int delay)
5882875Sksewell@umich.edu{
5892875Sksewell@umich.edu    // Schedule removal of thread data from CPU
5902875Sksewell@umich.edu    if (delay){
5912875Sksewell@umich.edu        DPRINTF(O3CPU, "[tid:%i]: Scheduling thread context to deallocate "
5922875Sksewell@umich.edu                "on cycle %d\n", tid, curTick + cycles(delay));
5933221Sktlim@umich.edu        scheduleDeallocateContextEvent(tid, remove, delay);
5943221Sktlim@umich.edu        return false;
5952875Sksewell@umich.edu    } else {
5962875Sksewell@umich.edu        deactivateThread(tid);
5973221Sktlim@umich.edu        if (remove)
5983221Sktlim@umich.edu            removeThread(tid);
5993221Sktlim@umich.edu        return true;
6002875Sksewell@umich.edu    }
6012875Sksewell@umich.edu}
6022875Sksewell@umich.edu
6032875Sksewell@umich.edutemplate <class Impl>
6042875Sksewell@umich.eduvoid
6052875Sksewell@umich.eduFullO3CPU<Impl>::suspendContext(int tid)
6062875Sksewell@umich.edu{
6072875Sksewell@umich.edu    DPRINTF(O3CPU,"[tid: %i]: Suspending Thread Context.\n", tid);
6083221Sktlim@umich.edu    bool deallocated = deallocateContext(tid, false, 1);
6093221Sktlim@umich.edu    // If this was the last thread then unschedule the tick event.
6103859Sbinkertn@umich.edu    if (activeThreads.size() == 1 && !deallocated ||
6113859Sbinkertn@umich.edu        activeThreads.size() == 0)
6122910Sksewell@umich.edu        unscheduleTickEvent();
6132875Sksewell@umich.edu    _status = Idle;
6142875Sksewell@umich.edu}
6152875Sksewell@umich.edu
6162875Sksewell@umich.edutemplate <class Impl>
6172875Sksewell@umich.eduvoid
6182875Sksewell@umich.eduFullO3CPU<Impl>::haltContext(int tid)
6192875Sksewell@umich.edu{
6202910Sksewell@umich.edu    //For now, this is the same as deallocate
6212910Sksewell@umich.edu    DPRINTF(O3CPU,"[tid:%i]: Halt Context called. Deallocating", tid);
6223221Sktlim@umich.edu    deallocateContext(tid, true, 1);
6232875Sksewell@umich.edu}
6242875Sksewell@umich.edu
6252875Sksewell@umich.edutemplate <class Impl>
6262875Sksewell@umich.eduvoid
6272292SN/AFullO3CPU<Impl>::insertThread(unsigned tid)
6282292SN/A{
6292847Sksewell@umich.edu    DPRINTF(O3CPU,"[tid:%i] Initializing thread into CPU");
6302292SN/A    // Will change now that the PC and thread state is internal to the CPU
6312683Sktlim@umich.edu    // and not in the ThreadContext.
6322292SN/A#if FULL_SYSTEM
6332680Sktlim@umich.edu    ThreadContext *src_tc = system->threadContexts[tid];
6342292SN/A#else
6352847Sksewell@umich.edu    ThreadContext *src_tc = tcBase(tid);
6362292SN/A#endif
6372292SN/A
6382292SN/A    //Bind Int Regs to Rename Map
6392292SN/A    for (int ireg = 0; ireg < TheISA::NumIntRegs; ireg++) {
6402292SN/A        PhysRegIndex phys_reg = freeList.getIntReg();
6412292SN/A
6422292SN/A        renameMap[tid].setEntry(ireg,phys_reg);
6432292SN/A        scoreboard.setReg(phys_reg);
6442292SN/A    }
6452292SN/A
6462292SN/A    //Bind Float Regs to Rename Map
6472292SN/A    for (int freg = 0; freg < TheISA::NumFloatRegs; freg++) {
6482292SN/A        PhysRegIndex phys_reg = freeList.getFloatReg();
6492292SN/A
6502292SN/A        renameMap[tid].setEntry(freg,phys_reg);
6512292SN/A        scoreboard.setReg(phys_reg);
6522292SN/A    }
6532292SN/A
6542292SN/A    //Copy Thread Data Into RegFile
6552847Sksewell@umich.edu    //this->copyFromTC(tid);
6562292SN/A
6572847Sksewell@umich.edu    //Set PC/NPC/NNPC
6582847Sksewell@umich.edu    setPC(src_tc->readPC(), tid);
6592847Sksewell@umich.edu    setNextPC(src_tc->readNextPC(), tid);
6603093Sksewell@umich.edu#if ISA_HAS_DELAY_SLOT
6612847Sksewell@umich.edu    setNextNPC(src_tc->readNextNPC(), tid);
6622847Sksewell@umich.edu#endif
6632292SN/A
6642680Sktlim@umich.edu    src_tc->setStatus(ThreadContext::Active);
6652292SN/A
6662292SN/A    activateContext(tid,1);
6672292SN/A
6682292SN/A    //Reset ROB/IQ/LSQ Entries
6692292SN/A    commit.rob->resetEntries();
6702292SN/A    iew.resetEntries();
6712292SN/A}
6722292SN/A
6732292SN/Atemplate <class Impl>
6742292SN/Avoid
6752292SN/AFullO3CPU<Impl>::removeThread(unsigned tid)
6762292SN/A{
6772877Sksewell@umich.edu    DPRINTF(O3CPU,"[tid:%i] Removing thread context from CPU.\n", tid);
6782847Sksewell@umich.edu
6792847Sksewell@umich.edu    // Copy Thread Data From RegFile
6802847Sksewell@umich.edu    // If thread is suspended, it might be re-allocated
6812847Sksewell@umich.edu    //this->copyToTC(tid);
6822847Sksewell@umich.edu
6832847Sksewell@umich.edu    // Unbind Int Regs from Rename Map
6842292SN/A    for (int ireg = 0; ireg < TheISA::NumIntRegs; ireg++) {
6852292SN/A        PhysRegIndex phys_reg = renameMap[tid].lookup(ireg);
6862292SN/A
6872292SN/A        scoreboard.unsetReg(phys_reg);
6882292SN/A        freeList.addReg(phys_reg);
6892292SN/A    }
6902292SN/A
6912847Sksewell@umich.edu    // Unbind Float Regs from Rename Map
6922292SN/A    for (int freg = 0; freg < TheISA::NumFloatRegs; freg++) {
6932292SN/A        PhysRegIndex phys_reg = renameMap[tid].lookup(freg);
6942292SN/A
6952292SN/A        scoreboard.unsetReg(phys_reg);
6962292SN/A        freeList.addReg(phys_reg);
6972292SN/A    }
6982292SN/A
6992847Sksewell@umich.edu    // Squash Throughout Pipeline
7002935Sksewell@umich.edu    InstSeqNum squash_seq_num = commit.rob->readHeadInst(tid)->seqNum;
7012935Sksewell@umich.edu    fetch.squash(0, squash_seq_num, true, tid);
7022292SN/A    decode.squash(tid);
7032935Sksewell@umich.edu    rename.squash(squash_seq_num, tid);
7042875Sksewell@umich.edu    iew.squash(tid);
7052935Sksewell@umich.edu    commit.rob->squash(squash_seq_num, tid);
7062292SN/A
7072292SN/A    assert(iew.ldstQueue.getCount(tid) == 0);
7082292SN/A
7092847Sksewell@umich.edu    // Reset ROB/IQ/LSQ Entries
7103229Sktlim@umich.edu
7113229Sktlim@umich.edu    // Commented out for now.  This should be possible to do by
7123229Sktlim@umich.edu    // telling all the pipeline stages to drain first, and then
7133229Sktlim@umich.edu    // checking until the drain completes.  Once the pipeline is
7143229Sktlim@umich.edu    // drained, call resetEntries(). - 10-09-06 ktlim
7153229Sktlim@umich.edu/*
7162292SN/A    if (activeThreads.size() >= 1) {
7172292SN/A        commit.rob->resetEntries();
7182292SN/A        iew.resetEntries();
7192292SN/A    }
7203229Sktlim@umich.edu*/
7212292SN/A}
7222292SN/A
7232292SN/A
7242292SN/Atemplate <class Impl>
7252292SN/Avoid
7262292SN/AFullO3CPU<Impl>::activateWhenReady(int tid)
7272292SN/A{
7282733Sktlim@umich.edu    DPRINTF(O3CPU,"[tid:%i]: Checking if resources are available for incoming"
7292292SN/A            "(e.g. PhysRegs/ROB/IQ/LSQ) \n",
7302292SN/A            tid);
7312292SN/A
7322292SN/A    bool ready = true;
7332292SN/A
7342292SN/A    if (freeList.numFreeIntRegs() >= TheISA::NumIntRegs) {
7352733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7362292SN/A                "Phys. Int. Regs.\n",
7372292SN/A                tid);
7382292SN/A        ready = false;
7392292SN/A    } else if (freeList.numFreeFloatRegs() >= TheISA::NumFloatRegs) {
7402733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7412292SN/A                "Phys. Float. Regs.\n",
7422292SN/A                tid);
7432292SN/A        ready = false;
7442292SN/A    } else if (commit.rob->numFreeEntries() >=
7452292SN/A               commit.rob->entryAmount(activeThreads.size() + 1)) {
7462733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7472292SN/A                "ROB entries.\n",
7482292SN/A                tid);
7492292SN/A        ready = false;
7502292SN/A    } else if (iew.instQueue.numFreeEntries() >=
7512292SN/A               iew.instQueue.entryAmount(activeThreads.size() + 1)) {
7522733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7532292SN/A                "IQ entries.\n",
7542292SN/A                tid);
7552292SN/A        ready = false;
7562292SN/A    } else if (iew.ldstQueue.numFreeEntries() >=
7572292SN/A               iew.ldstQueue.entryAmount(activeThreads.size() + 1)) {
7582733Sktlim@umich.edu        DPRINTF(O3CPU,"[tid:%i] Suspending thread due to not enough "
7592292SN/A                "LSQ entries.\n",
7602292SN/A                tid);
7612292SN/A        ready = false;
7622292SN/A    }
7632292SN/A
7642292SN/A    if (ready) {
7652292SN/A        insertThread(tid);
7662292SN/A
7672292SN/A        contextSwitch = false;
7682292SN/A
7692292SN/A        cpuWaitList.remove(tid);
7702292SN/A    } else {
7712292SN/A        suspendContext(tid);
7722292SN/A
7732292SN/A        //blocks fetch
7742292SN/A        contextSwitch = true;
7752292SN/A
7762875Sksewell@umich.edu        //@todo: dont always add to waitlist
7772292SN/A        //do waitlist
7782292SN/A        cpuWaitList.push_back(tid);
7791060SN/A    }
7801060SN/A}
7811060SN/A
7821060SN/Atemplate <class Impl>
7832852Sktlim@umich.eduvoid
7842864Sktlim@umich.eduFullO3CPU<Impl>::serialize(std::ostream &os)
7852864Sktlim@umich.edu{
7862918Sktlim@umich.edu    SimObject::State so_state = SimObject::getState();
7872918Sktlim@umich.edu    SERIALIZE_ENUM(so_state);
7882864Sktlim@umich.edu    BaseCPU::serialize(os);
7892864Sktlim@umich.edu    nameOut(os, csprintf("%s.tickEvent", name()));
7902864Sktlim@umich.edu    tickEvent.serialize(os);
7912864Sktlim@umich.edu
7922864Sktlim@umich.edu    // Use SimpleThread's ability to checkpoint to make it easier to
7932864Sktlim@umich.edu    // write out the registers.  Also make this static so it doesn't
7942864Sktlim@umich.edu    // get instantiated multiple times (causes a panic in statistics).
7952864Sktlim@umich.edu    static SimpleThread temp;
7962864Sktlim@umich.edu
7972864Sktlim@umich.edu    for (int i = 0; i < thread.size(); i++) {
7982864Sktlim@umich.edu        nameOut(os, csprintf("%s.xc.%i", name(), i));
7992864Sktlim@umich.edu        temp.copyTC(thread[i]->getTC());
8002864Sktlim@umich.edu        temp.serialize(os);
8012864Sktlim@umich.edu    }
8022864Sktlim@umich.edu}
8032864Sktlim@umich.edu
8042864Sktlim@umich.edutemplate <class Impl>
8052864Sktlim@umich.eduvoid
8062864Sktlim@umich.eduFullO3CPU<Impl>::unserialize(Checkpoint *cp, const std::string &section)
8072864Sktlim@umich.edu{
8082918Sktlim@umich.edu    SimObject::State so_state;
8092918Sktlim@umich.edu    UNSERIALIZE_ENUM(so_state);
8102864Sktlim@umich.edu    BaseCPU::unserialize(cp, section);
8112864Sktlim@umich.edu    tickEvent.unserialize(cp, csprintf("%s.tickEvent", section));
8122864Sktlim@umich.edu
8132864Sktlim@umich.edu    // Use SimpleThread's ability to checkpoint to make it easier to
8142864Sktlim@umich.edu    // read in the registers.  Also make this static so it doesn't
8152864Sktlim@umich.edu    // get instantiated multiple times (causes a panic in statistics).
8162864Sktlim@umich.edu    static SimpleThread temp;
8172864Sktlim@umich.edu
8182864Sktlim@umich.edu    for (int i = 0; i < thread.size(); i++) {
8192864Sktlim@umich.edu        temp.copyTC(thread[i]->getTC());
8202864Sktlim@umich.edu        temp.unserialize(cp, csprintf("%s.xc.%i", section, i));
8212864Sktlim@umich.edu        thread[i]->getTC()->copyArchRegs(temp.getTC());
8222864Sktlim@umich.edu    }
8232864Sktlim@umich.edu}
8242864Sktlim@umich.edu
8252864Sktlim@umich.edutemplate <class Impl>
8262905Sktlim@umich.eduunsigned int
8272843Sktlim@umich.eduFullO3CPU<Impl>::drain(Event *drain_event)
8281060SN/A{
8293125Sktlim@umich.edu    DPRINTF(O3CPU, "Switching out\n");
8303512Sktlim@umich.edu
8313512Sktlim@umich.edu    // If the CPU isn't doing anything, then return immediately.
8323512Sktlim@umich.edu    if (_status == Idle || _status == SwitchedOut) {
8333512Sktlim@umich.edu        return 0;
8343512Sktlim@umich.edu    }
8353512Sktlim@umich.edu
8362843Sktlim@umich.edu    drainCount = 0;
8372843Sktlim@umich.edu    fetch.drain();
8382843Sktlim@umich.edu    decode.drain();
8392843Sktlim@umich.edu    rename.drain();
8402843Sktlim@umich.edu    iew.drain();
8412843Sktlim@umich.edu    commit.drain();
8422325SN/A
8432325SN/A    // Wake the CPU and record activity so everything can drain out if
8442863Sktlim@umich.edu    // the CPU was not able to immediately drain.
8452905Sktlim@umich.edu    if (getState() != SimObject::Drained) {
8462864Sktlim@umich.edu        // A bit of a hack...set the drainEvent after all the drain()
8472864Sktlim@umich.edu        // calls have been made, that way if all of the stages drain
8482864Sktlim@umich.edu        // immediately, the signalDrained() function knows not to call
8492864Sktlim@umich.edu        // process on the drain event.
8502864Sktlim@umich.edu        drainEvent = drain_event;
8512843Sktlim@umich.edu
8522863Sktlim@umich.edu        wakeCPU();
8532863Sktlim@umich.edu        activityRec.activity();
8542852Sktlim@umich.edu
8552905Sktlim@umich.edu        return 1;
8562863Sktlim@umich.edu    } else {
8572905Sktlim@umich.edu        return 0;
8582863Sktlim@umich.edu    }
8592316SN/A}
8602310SN/A
8612316SN/Atemplate <class Impl>
8622316SN/Avoid
8632843Sktlim@umich.eduFullO3CPU<Impl>::resume()
8642316SN/A{
8652843Sktlim@umich.edu    fetch.resume();
8662843Sktlim@umich.edu    decode.resume();
8672843Sktlim@umich.edu    rename.resume();
8682843Sktlim@umich.edu    iew.resume();
8692843Sktlim@umich.edu    commit.resume();
8702316SN/A
8712905Sktlim@umich.edu    changeState(SimObject::Running);
8722905Sktlim@umich.edu
8732864Sktlim@umich.edu    if (_status == SwitchedOut || _status == Idle)
8742864Sktlim@umich.edu        return;
8752864Sktlim@umich.edu
8763319Shsul@eecs.umich.edu#if FULL_SYSTEM
8773319Shsul@eecs.umich.edu    assert(system->getMemoryMode() == System::Timing);
8783319Shsul@eecs.umich.edu#endif
8793319Shsul@eecs.umich.edu
8802843Sktlim@umich.edu    if (!tickEvent.scheduled())
8812843Sktlim@umich.edu        tickEvent.schedule(curTick);
8822843Sktlim@umich.edu    _status = Running;
8832843Sktlim@umich.edu}
8842316SN/A
8852843Sktlim@umich.edutemplate <class Impl>
8862843Sktlim@umich.eduvoid
8872843Sktlim@umich.eduFullO3CPU<Impl>::signalDrained()
8882843Sktlim@umich.edu{
8892843Sktlim@umich.edu    if (++drainCount == NumStages) {
8902316SN/A        if (tickEvent.scheduled())
8912316SN/A            tickEvent.squash();
8922863Sktlim@umich.edu
8932905Sktlim@umich.edu        changeState(SimObject::Drained);
8942863Sktlim@umich.edu
8953126Sktlim@umich.edu        BaseCPU::switchOut();
8963126Sktlim@umich.edu
8972863Sktlim@umich.edu        if (drainEvent) {
8982863Sktlim@umich.edu            drainEvent->process();
8992863Sktlim@umich.edu            drainEvent = NULL;
9002863Sktlim@umich.edu        }
9012310SN/A    }
9022843Sktlim@umich.edu    assert(drainCount <= 5);
9032843Sktlim@umich.edu}
9042843Sktlim@umich.edu
9052843Sktlim@umich.edutemplate <class Impl>
9062843Sktlim@umich.eduvoid
9072843Sktlim@umich.eduFullO3CPU<Impl>::switchOut()
9082843Sktlim@umich.edu{
9092843Sktlim@umich.edu    fetch.switchOut();
9102843Sktlim@umich.edu    rename.switchOut();
9112325SN/A    iew.switchOut();
9122843Sktlim@umich.edu    commit.switchOut();
9132843Sktlim@umich.edu    instList.clear();
9142843Sktlim@umich.edu    while (!removeList.empty()) {
9152843Sktlim@umich.edu        removeList.pop();
9162843Sktlim@umich.edu    }
9172843Sktlim@umich.edu
9182843Sktlim@umich.edu    _status = SwitchedOut;
9192843Sktlim@umich.edu#if USE_CHECKER
9202843Sktlim@umich.edu    if (checker)
9212843Sktlim@umich.edu        checker->switchOut();
9222843Sktlim@umich.edu#endif
9233126Sktlim@umich.edu    if (tickEvent.scheduled())
9243126Sktlim@umich.edu        tickEvent.squash();
9251060SN/A}
9261060SN/A
9271060SN/Atemplate <class Impl>
9281060SN/Avoid
9291755SN/AFullO3CPU<Impl>::takeOverFrom(BaseCPU *oldCPU)
9301060SN/A{
9312325SN/A    // Flush out any old data from the time buffers.
9322873Sktlim@umich.edu    for (int i = 0; i < timeBuffer.getSize(); ++i) {
9332307SN/A        timeBuffer.advance();
9342307SN/A        fetchQueue.advance();
9352307SN/A        decodeQueue.advance();
9362307SN/A        renameQueue.advance();
9372307SN/A        iewQueue.advance();
9382307SN/A    }
9392307SN/A
9402325SN/A    activityRec.reset();
9412307SN/A
9421060SN/A    BaseCPU::takeOverFrom(oldCPU);
9431060SN/A
9442307SN/A    fetch.takeOverFrom();
9452307SN/A    decode.takeOverFrom();
9462307SN/A    rename.takeOverFrom();
9472307SN/A    iew.takeOverFrom();
9482307SN/A    commit.takeOverFrom();
9492307SN/A
9501060SN/A    assert(!tickEvent.scheduled());
9511060SN/A
9522325SN/A    // @todo: Figure out how to properly select the tid to put onto
9532325SN/A    // the active threads list.
9542307SN/A    int tid = 0;
9552307SN/A
9562307SN/A    list<unsigned>::iterator isActive = find(
9572307SN/A        activeThreads.begin(), activeThreads.end(), tid);
9582307SN/A
9592307SN/A    if (isActive == activeThreads.end()) {
9602325SN/A        //May Need to Re-code this if the delay variable is the delay
9612325SN/A        //needed for thread to activate
9622733Sktlim@umich.edu        DPRINTF(O3CPU, "Adding Thread %i to active threads list\n",
9632307SN/A                tid);
9642307SN/A
9652307SN/A        activeThreads.push_back(tid);
9662307SN/A    }
9672307SN/A
9682325SN/A    // Set all statuses to active, schedule the CPU's tick event.
9692307SN/A    // @todo: Fix up statuses so this is handled properly
9702680Sktlim@umich.edu    for (int i = 0; i < threadContexts.size(); ++i) {
9712680Sktlim@umich.edu        ThreadContext *tc = threadContexts[i];
9722680Sktlim@umich.edu        if (tc->status() == ThreadContext::Active && _status != Running) {
9731681SN/A            _status = Running;
9741681SN/A            tickEvent.schedule(curTick);
9751681SN/A        }
9761060SN/A    }
9772307SN/A    if (!tickEvent.scheduled())
9782307SN/A        tickEvent.schedule(curTick);
9793221Sktlim@umich.edu
9803221Sktlim@umich.edu    Port *peer;
9813221Sktlim@umich.edu    Port *icachePort = fetch.getIcachePort();
9823221Sktlim@umich.edu    if (icachePort->getPeer() == NULL) {
9833227Sktlim@umich.edu        peer = oldCPU->getPort("icache_port")->getPeer();
9843221Sktlim@umich.edu        icachePort->setPeer(peer);
9853221Sktlim@umich.edu    } else {
9863221Sktlim@umich.edu        peer = icachePort->getPeer();
9873221Sktlim@umich.edu    }
9883221Sktlim@umich.edu    peer->setPeer(icachePort);
9893221Sktlim@umich.edu
9903221Sktlim@umich.edu    Port *dcachePort = iew.getDcachePort();
9913221Sktlim@umich.edu    if (dcachePort->getPeer() == NULL) {
9923227Sktlim@umich.edu        peer = oldCPU->getPort("dcache_port")->getPeer();
9933221Sktlim@umich.edu        dcachePort->setPeer(peer);
9943221Sktlim@umich.edu    } else {
9953221Sktlim@umich.edu        peer = dcachePort->getPeer();
9963221Sktlim@umich.edu    }
9973221Sktlim@umich.edu    peer->setPeer(dcachePort);
9981060SN/A}
9991060SN/A
10001060SN/Atemplate <class Impl>
10011060SN/Auint64_t
10021755SN/AFullO3CPU<Impl>::readIntReg(int reg_idx)
10031060SN/A{
10041060SN/A    return regFile.readIntReg(reg_idx);
10051060SN/A}
10061060SN/A
10071060SN/Atemplate <class Impl>
10082455SN/AFloatReg
10092455SN/AFullO3CPU<Impl>::readFloatReg(int reg_idx, int width)
10101060SN/A{
10112455SN/A    return regFile.readFloatReg(reg_idx, width);
10121060SN/A}
10131060SN/A
10141060SN/Atemplate <class Impl>
10152455SN/AFloatReg
10162455SN/AFullO3CPU<Impl>::readFloatReg(int reg_idx)
10171060SN/A{
10182455SN/A    return regFile.readFloatReg(reg_idx);
10191060SN/A}
10201060SN/A
10211060SN/Atemplate <class Impl>
10222455SN/AFloatRegBits
10232455SN/AFullO3CPU<Impl>::readFloatRegBits(int reg_idx, int width)
10241060SN/A{
10252455SN/A    return regFile.readFloatRegBits(reg_idx, width);
10262455SN/A}
10272455SN/A
10282455SN/Atemplate <class Impl>
10292455SN/AFloatRegBits
10302455SN/AFullO3CPU<Impl>::readFloatRegBits(int reg_idx)
10312455SN/A{
10322455SN/A    return regFile.readFloatRegBits(reg_idx);
10331060SN/A}
10341060SN/A
10351060SN/Atemplate <class Impl>
10361060SN/Avoid
10371755SN/AFullO3CPU<Impl>::setIntReg(int reg_idx, uint64_t val)
10381060SN/A{
10391060SN/A    regFile.setIntReg(reg_idx, val);
10401060SN/A}
10411060SN/A
10421060SN/Atemplate <class Impl>
10431060SN/Avoid
10442455SN/AFullO3CPU<Impl>::setFloatReg(int reg_idx, FloatReg val, int width)
10451060SN/A{
10462455SN/A    regFile.setFloatReg(reg_idx, val, width);
10471060SN/A}
10481060SN/A
10491060SN/Atemplate <class Impl>
10501060SN/Avoid
10512455SN/AFullO3CPU<Impl>::setFloatReg(int reg_idx, FloatReg val)
10521060SN/A{
10532455SN/A    regFile.setFloatReg(reg_idx, val);
10541060SN/A}
10551060SN/A
10561060SN/Atemplate <class Impl>
10571060SN/Avoid
10582455SN/AFullO3CPU<Impl>::setFloatRegBits(int reg_idx, FloatRegBits val, int width)
10591060SN/A{
10602455SN/A    regFile.setFloatRegBits(reg_idx, val, width);
10612455SN/A}
10622455SN/A
10632455SN/Atemplate <class Impl>
10642455SN/Avoid
10652455SN/AFullO3CPU<Impl>::setFloatRegBits(int reg_idx, FloatRegBits val)
10662455SN/A{
10672455SN/A    regFile.setFloatRegBits(reg_idx, val);
10681060SN/A}
10691060SN/A
10701060SN/Atemplate <class Impl>
10711060SN/Auint64_t
10722292SN/AFullO3CPU<Impl>::readArchIntReg(int reg_idx, unsigned tid)
10731060SN/A{
10742292SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(reg_idx);
10752292SN/A
10762292SN/A    return regFile.readIntReg(phys_reg);
10772292SN/A}
10782292SN/A
10792292SN/Atemplate <class Impl>
10802292SN/Afloat
10812292SN/AFullO3CPU<Impl>::readArchFloatRegSingle(int reg_idx, unsigned tid)
10822292SN/A{
10832307SN/A    int idx = reg_idx + TheISA::FP_Base_DepTag;
10842307SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
10852292SN/A
10862669Sktlim@umich.edu    return regFile.readFloatReg(phys_reg);
10872292SN/A}
10882292SN/A
10892292SN/Atemplate <class Impl>
10902292SN/Adouble
10912292SN/AFullO3CPU<Impl>::readArchFloatRegDouble(int reg_idx, unsigned tid)
10922292SN/A{
10932307SN/A    int idx = reg_idx + TheISA::FP_Base_DepTag;
10942307SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
10952292SN/A
10962669Sktlim@umich.edu    return regFile.readFloatReg(phys_reg, 64);
10972292SN/A}
10982292SN/A
10992292SN/Atemplate <class Impl>
11002292SN/Auint64_t
11012292SN/AFullO3CPU<Impl>::readArchFloatRegInt(int reg_idx, unsigned tid)
11022292SN/A{
11032307SN/A    int idx = reg_idx + TheISA::FP_Base_DepTag;
11042307SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11052292SN/A
11062669Sktlim@umich.edu    return regFile.readFloatRegBits(phys_reg);
11071060SN/A}
11081060SN/A
11091060SN/Atemplate <class Impl>
11101060SN/Avoid
11112292SN/AFullO3CPU<Impl>::setArchIntReg(int reg_idx, uint64_t val, unsigned tid)
11121060SN/A{
11132292SN/A    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(reg_idx);
11142292SN/A
11152292SN/A    regFile.setIntReg(phys_reg, val);
11161060SN/A}
11171060SN/A
11181060SN/Atemplate <class Impl>
11191060SN/Avoid
11202292SN/AFullO3CPU<Impl>::setArchFloatRegSingle(int reg_idx, float val, unsigned tid)
11211060SN/A{
11222918Sktlim@umich.edu    int idx = reg_idx + TheISA::FP_Base_DepTag;
11232918Sktlim@umich.edu    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11242292SN/A
11252669Sktlim@umich.edu    regFile.setFloatReg(phys_reg, val);
11261060SN/A}
11271060SN/A
11281060SN/Atemplate <class Impl>
11291060SN/Avoid
11302292SN/AFullO3CPU<Impl>::setArchFloatRegDouble(int reg_idx, double val, unsigned tid)
11311060SN/A{
11322918Sktlim@umich.edu    int idx = reg_idx + TheISA::FP_Base_DepTag;
11332918Sktlim@umich.edu    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11342292SN/A
11352669Sktlim@umich.edu    regFile.setFloatReg(phys_reg, val, 64);
11361060SN/A}
11371060SN/A
11381060SN/Atemplate <class Impl>
11391060SN/Avoid
11402292SN/AFullO3CPU<Impl>::setArchFloatRegInt(int reg_idx, uint64_t val, unsigned tid)
11411060SN/A{
11422918Sktlim@umich.edu    int idx = reg_idx + TheISA::FP_Base_DepTag;
11432918Sktlim@umich.edu    PhysRegIndex phys_reg = commitRenameMap[tid].lookup(idx);
11441060SN/A
11452669Sktlim@umich.edu    regFile.setFloatRegBits(phys_reg, val);
11462292SN/A}
11472292SN/A
11482292SN/Atemplate <class Impl>
11492292SN/Auint64_t
11502292SN/AFullO3CPU<Impl>::readPC(unsigned tid)
11512292SN/A{
11522292SN/A    return commit.readPC(tid);
11531060SN/A}
11541060SN/A
11551060SN/Atemplate <class Impl>
11561060SN/Avoid
11572292SN/AFullO3CPU<Impl>::setPC(Addr new_PC,unsigned tid)
11581060SN/A{
11592292SN/A    commit.setPC(new_PC, tid);
11602292SN/A}
11611060SN/A
11622292SN/Atemplate <class Impl>
11632292SN/Auint64_t
11642292SN/AFullO3CPU<Impl>::readNextPC(unsigned tid)
11652292SN/A{
11662292SN/A    return commit.readNextPC(tid);
11672292SN/A}
11681060SN/A
11692292SN/Atemplate <class Impl>
11702292SN/Avoid
11712292SN/AFullO3CPU<Impl>::setNextPC(uint64_t val,unsigned tid)
11722292SN/A{
11732292SN/A    commit.setNextPC(val, tid);
11742292SN/A}
11751060SN/A
11762756Sksewell@umich.edutemplate <class Impl>
11772756Sksewell@umich.eduuint64_t
11782756Sksewell@umich.eduFullO3CPU<Impl>::readNextNPC(unsigned tid)
11792756Sksewell@umich.edu{
11802756Sksewell@umich.edu    return commit.readNextNPC(tid);
11812756Sksewell@umich.edu}
11822756Sksewell@umich.edu
11832756Sksewell@umich.edutemplate <class Impl>
11842756Sksewell@umich.eduvoid
11852935Sksewell@umich.eduFullO3CPU<Impl>::setNextNPC(uint64_t val,unsigned tid)
11862756Sksewell@umich.edu{
11872756Sksewell@umich.edu    commit.setNextNPC(val, tid);
11882756Sksewell@umich.edu}
11892756Sksewell@umich.edu
11902292SN/Atemplate <class Impl>
11912292SN/Atypename FullO3CPU<Impl>::ListIt
11922292SN/AFullO3CPU<Impl>::addInst(DynInstPtr &inst)
11932292SN/A{
11942292SN/A    instList.push_back(inst);
11951060SN/A
11962292SN/A    return --(instList.end());
11972292SN/A}
11981060SN/A
11992292SN/Atemplate <class Impl>
12002292SN/Avoid
12012292SN/AFullO3CPU<Impl>::instDone(unsigned tid)
12022292SN/A{
12032292SN/A    // Keep an instruction count.
12042292SN/A    thread[tid]->numInst++;
12052292SN/A    thread[tid]->numInsts++;
12062292SN/A    committedInsts[tid]++;
12072292SN/A    totalCommittedInsts++;
12082292SN/A
12092292SN/A    // Check for instruction-count-based events.
12102292SN/A    comInstEventQueue[tid]->serviceEvents(thread[tid]->numInst);
12112292SN/A}
12122292SN/A
12132292SN/Atemplate <class Impl>
12142292SN/Avoid
12152292SN/AFullO3CPU<Impl>::addToRemoveList(DynInstPtr &inst)
12162292SN/A{
12172292SN/A    removeInstsThisCycle = true;
12182292SN/A
12192292SN/A    removeList.push(inst->getInstListIt());
12201060SN/A}
12211060SN/A
12221060SN/Atemplate <class Impl>
12231060SN/Avoid
12241755SN/AFullO3CPU<Impl>::removeFrontInst(DynInstPtr &inst)
12251060SN/A{
12262733Sktlim@umich.edu    DPRINTF(O3CPU, "Removing committed instruction [tid:%i] PC %#x "
12272292SN/A            "[sn:%lli]\n",
12282303SN/A            inst->threadNumber, inst->readPC(), inst->seqNum);
12291060SN/A
12302292SN/A    removeInstsThisCycle = true;
12311060SN/A
12321060SN/A    // Remove the front instruction.
12332292SN/A    removeList.push(inst->getInstListIt());
12341060SN/A}
12351060SN/A
12361060SN/Atemplate <class Impl>
12371060SN/Avoid
12382935Sksewell@umich.eduFullO3CPU<Impl>::removeInstsNotInROB(unsigned tid,
12392935Sksewell@umich.edu                                     bool squash_delay_slot,
12402935Sksewell@umich.edu                                     const InstSeqNum &delay_slot_seq_num)
12411060SN/A{
12422733Sktlim@umich.edu    DPRINTF(O3CPU, "Thread %i: Deleting instructions from instruction"
12432292SN/A            " list.\n", tid);
12441060SN/A
12452292SN/A    ListIt end_it;
12461060SN/A
12472292SN/A    bool rob_empty = false;
12482292SN/A
12492292SN/A    if (instList.empty()) {
12502292SN/A        return;
12512292SN/A    } else if (rob.isEmpty(/*tid*/)) {
12522733Sktlim@umich.edu        DPRINTF(O3CPU, "ROB is empty, squashing all insts.\n");
12532292SN/A        end_it = instList.begin();
12542292SN/A        rob_empty = true;
12552292SN/A    } else {
12562292SN/A        end_it = (rob.readTailInst(tid))->getInstListIt();
12572733Sktlim@umich.edu        DPRINTF(O3CPU, "ROB is not empty, squashing insts not in ROB.\n");
12582292SN/A    }
12592292SN/A
12602292SN/A    removeInstsThisCycle = true;
12612292SN/A
12622292SN/A    ListIt inst_it = instList.end();
12632292SN/A
12642292SN/A    inst_it--;
12652292SN/A
12662292SN/A    // Walk through the instruction list, removing any instructions
12672292SN/A    // that were inserted after the given instruction iterator, end_it.
12682292SN/A    while (inst_it != end_it) {
12692292SN/A        assert(!instList.empty());
12702292SN/A
12713093Sksewell@umich.edu#if ISA_HAS_DELAY_SLOT
12722935Sksewell@umich.edu        if(!squash_delay_slot &&
12732935Sksewell@umich.edu           delay_slot_seq_num >= (*inst_it)->seqNum) {
12742935Sksewell@umich.edu            break;
12752935Sksewell@umich.edu        }
12762935Sksewell@umich.edu#endif
12772292SN/A        squashInstIt(inst_it, tid);
12782292SN/A
12792292SN/A        inst_it--;
12802292SN/A    }
12812292SN/A
12822292SN/A    // If the ROB was empty, then we actually need to remove the first
12832292SN/A    // instruction as well.
12842292SN/A    if (rob_empty) {
12852292SN/A        squashInstIt(inst_it, tid);
12862292SN/A    }
12871060SN/A}
12881060SN/A
12891060SN/Atemplate <class Impl>
12901060SN/Avoid
12912292SN/AFullO3CPU<Impl>::removeInstsUntil(const InstSeqNum &seq_num,
12922292SN/A                                  unsigned tid)
12931062SN/A{
12942292SN/A    assert(!instList.empty());
12952292SN/A
12962292SN/A    removeInstsThisCycle = true;
12972292SN/A
12982292SN/A    ListIt inst_iter = instList.end();
12992292SN/A
13002292SN/A    inst_iter--;
13012292SN/A
13022733Sktlim@umich.edu    DPRINTF(O3CPU, "Deleting instructions from instruction "
13032292SN/A            "list that are from [tid:%i] and above [sn:%lli] (end=%lli).\n",
13042292SN/A            tid, seq_num, (*inst_iter)->seqNum);
13051062SN/A
13062292SN/A    while ((*inst_iter)->seqNum > seq_num) {
13071062SN/A
13082292SN/A        bool break_loop = (inst_iter == instList.begin());
13091062SN/A
13102292SN/A        squashInstIt(inst_iter, tid);
13111062SN/A
13122292SN/A        inst_iter--;
13131062SN/A
13142292SN/A        if (break_loop)
13152292SN/A            break;
13162292SN/A    }
13172292SN/A}
13182292SN/A
13192292SN/Atemplate <class Impl>
13202292SN/Ainline void
13212292SN/AFullO3CPU<Impl>::squashInstIt(const ListIt &instIt, const unsigned &tid)
13222292SN/A{
13232292SN/A    if ((*instIt)->threadNumber == tid) {
13242733Sktlim@umich.edu        DPRINTF(O3CPU, "Squashing instruction, "
13252292SN/A                "[tid:%i] [sn:%lli] PC %#x\n",
13262292SN/A                (*instIt)->threadNumber,
13272292SN/A                (*instIt)->seqNum,
13282292SN/A                (*instIt)->readPC());
13291062SN/A
13301062SN/A        // Mark it as squashed.
13312292SN/A        (*instIt)->setSquashed();
13322292SN/A
13332325SN/A        // @todo: Formulate a consistent method for deleting
13342325SN/A        // instructions from the instruction list
13352292SN/A        // Remove the instruction from the list.
13362292SN/A        removeList.push(instIt);
13372292SN/A    }
13382292SN/A}
13392292SN/A
13402292SN/Atemplate <class Impl>
13412292SN/Avoid
13422292SN/AFullO3CPU<Impl>::cleanUpRemovedInsts()
13432292SN/A{
13442292SN/A    while (!removeList.empty()) {
13452733Sktlim@umich.edu        DPRINTF(O3CPU, "Removing instruction, "
13462292SN/A                "[tid:%i] [sn:%lli] PC %#x\n",
13472292SN/A                (*removeList.front())->threadNumber,
13482292SN/A                (*removeList.front())->seqNum,
13492292SN/A                (*removeList.front())->readPC());
13502292SN/A
13512292SN/A        instList.erase(removeList.front());
13522292SN/A
13532292SN/A        removeList.pop();
13541062SN/A    }
13551062SN/A
13562292SN/A    removeInstsThisCycle = false;
13571062SN/A}
13582325SN/A/*
13591062SN/Atemplate <class Impl>
13601062SN/Avoid
13611755SN/AFullO3CPU<Impl>::removeAllInsts()
13621060SN/A{
13631060SN/A    instList.clear();
13641060SN/A}
13652325SN/A*/
13661060SN/Atemplate <class Impl>
13671060SN/Avoid
13681755SN/AFullO3CPU<Impl>::dumpInsts()
13691060SN/A{
13701060SN/A    int num = 0;
13711060SN/A
13722292SN/A    ListIt inst_list_it = instList.begin();
13732292SN/A
13742292SN/A    cprintf("Dumping Instruction List\n");
13752292SN/A
13762292SN/A    while (inst_list_it != instList.end()) {
13772292SN/A        cprintf("Instruction:%i\nPC:%#x\n[tid:%i]\n[sn:%lli]\nIssued:%i\n"
13782292SN/A                "Squashed:%i\n\n",
13792292SN/A                num, (*inst_list_it)->readPC(), (*inst_list_it)->threadNumber,
13802292SN/A                (*inst_list_it)->seqNum, (*inst_list_it)->isIssued(),
13812292SN/A                (*inst_list_it)->isSquashed());
13821060SN/A        inst_list_it++;
13831060SN/A        ++num;
13841060SN/A    }
13851060SN/A}
13862325SN/A/*
13871060SN/Atemplate <class Impl>
13881060SN/Avoid
13891755SN/AFullO3CPU<Impl>::wakeDependents(DynInstPtr &inst)
13901060SN/A{
13911060SN/A    iew.wakeDependents(inst);
13921060SN/A}
13932325SN/A*/
13942292SN/Atemplate <class Impl>
13952292SN/Avoid
13962292SN/AFullO3CPU<Impl>::wakeCPU()
13972292SN/A{
13982325SN/A    if (activityRec.active() || tickEvent.scheduled()) {
13992325SN/A        DPRINTF(Activity, "CPU already running.\n");
14002292SN/A        return;
14012292SN/A    }
14022292SN/A
14032325SN/A    DPRINTF(Activity, "Waking up CPU\n");
14042325SN/A
14052325SN/A    idleCycles += (curTick - 1) - lastRunningCycle;
14062292SN/A
14072292SN/A    tickEvent.schedule(curTick);
14082292SN/A}
14092292SN/A
14102292SN/Atemplate <class Impl>
14112292SN/Aint
14122292SN/AFullO3CPU<Impl>::getFreeTid()
14132292SN/A{
14142292SN/A    for (int i=0; i < numThreads; i++) {
14152292SN/A        if (!tids[i]) {
14162292SN/A            tids[i] = true;
14172292SN/A            return i;
14182292SN/A        }
14192292SN/A    }
14202292SN/A
14212292SN/A    return -1;
14222292SN/A}
14232292SN/A
14242292SN/Atemplate <class Impl>
14252292SN/Avoid
14262292SN/AFullO3CPU<Impl>::doContextSwitch()
14272292SN/A{
14282292SN/A    if (contextSwitch) {
14292292SN/A
14302292SN/A        //ADD CODE TO DEACTIVE THREAD HERE (???)
14312292SN/A
14322292SN/A        for (int tid=0; tid < cpuWaitList.size(); tid++) {
14332292SN/A            activateWhenReady(tid);
14342292SN/A        }
14352292SN/A
14362292SN/A        if (cpuWaitList.size() == 0)
14372292SN/A            contextSwitch = true;
14382292SN/A    }
14392292SN/A}
14402292SN/A
14412292SN/Atemplate <class Impl>
14422292SN/Avoid
14432292SN/AFullO3CPU<Impl>::updateThreadPriority()
14442292SN/A{
14452292SN/A    if (activeThreads.size() > 1)
14462292SN/A    {
14472292SN/A        //DEFAULT TO ROUND ROBIN SCHEME
14482292SN/A        //e.g. Move highest priority to end of thread list
14492292SN/A        list<unsigned>::iterator list_begin = activeThreads.begin();
14502292SN/A        list<unsigned>::iterator list_end   = activeThreads.end();
14512292SN/A
14522292SN/A        unsigned high_thread = *list_begin;
14532292SN/A
14542292SN/A        activeThreads.erase(list_begin);
14552292SN/A
14562292SN/A        activeThreads.push_back(high_thread);
14572292SN/A    }
14582292SN/A}
14591060SN/A
14601755SN/A// Forward declaration of FullO3CPU.
14612818Sksewell@umich.edutemplate class FullO3CPU<O3CPUImpl>;
1462