commit.hh revision 2965:82703e01285a
16157Snate@binkert.org/*
26157Snate@binkert.org * Copyright (c) 2004-2006 The Regents of The University of Michigan
36157Snate@binkert.org * All rights reserved.
46157Snate@binkert.org *
56157Snate@binkert.org * Redistribution and use in source and binary forms, with or without
66157Snate@binkert.org * modification, are permitted provided that the following conditions are
76157Snate@binkert.org * met: redistributions of source code must retain the above copyright
86157Snate@binkert.org * notice, this list of conditions and the following disclaimer;
96157Snate@binkert.org * redistributions in binary form must reproduce the above copyright
106157Snate@binkert.org * notice, this list of conditions and the following disclaimer in the
116157Snate@binkert.org * documentation and/or other materials provided with the distribution;
126157Snate@binkert.org * neither the name of the copyright holders nor the names of its
136157Snate@binkert.org * contributors may be used to endorse or promote products derived from
146157Snate@binkert.org * this software without specific prior written permission.
156157Snate@binkert.org *
166157Snate@binkert.org * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
176157Snate@binkert.org * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
186157Snate@binkert.org * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
196157Snate@binkert.org * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
206157Snate@binkert.org * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
216157Snate@binkert.org * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
226157Snate@binkert.org * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
236157Snate@binkert.org * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
246157Snate@binkert.org * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
256157Snate@binkert.org * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
266157Snate@binkert.org * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
276157Snate@binkert.org *
286157Snate@binkert.org * Authors: Kevin Lim
296157Snate@binkert.org *          Korey Sewell
306157Snate@binkert.org */
316157Snate@binkert.org
326157Snate@binkert.org#ifndef __CPU_O3_COMMIT_HH__
338492Snilay@cs.wisc.edu#define __CPU_O3_COMMIT_HH__
346168Snate@binkert.org
356168Snate@binkert.org#include "arch/faults.hh"
368439Snilay@cs.wisc.edu#include "base/statistics.hh"
376876Ssteve.reinhardt@amd.com#include "base/timebuf.hh"
388439Snilay@cs.wisc.edu#include "cpu/exetrace.hh"
396876Ssteve.reinhardt@amd.com#include "cpu/inst_seq.hh"
408191SLisa.Hsu@amd.com
416876Ssteve.reinhardt@amd.comtemplate <class>
426876Ssteve.reinhardt@amd.comclass O3ThreadState;
436286Snate@binkert.org
446157Snate@binkert.org/**
457025SBrad.Beckmann@amd.com * DefaultCommit handles single threaded and SMT commit. Its width is
466782SBrad.Beckmann@amd.com * specified by the parameters; each cycle it tries to commit that
476157Snate@binkert.org * many instructions. The SMT policy decides which thread it tries to
488191SLisa.Hsu@amd.com * commit instructions from. Non- speculative instructions must reach
496157Snate@binkert.org * the head of the ROB before they are ready to execute; once they
506797SBrad.Beckmann@amd.com * reach the head, commit will broadcast the instruction's sequence
516286Snate@binkert.org * number to the previous stages so that they can issue/ execute the
528641Snate@binkert.org * instruction. Only one non-speculative instruction is handled per
536157Snate@binkert.org * cycle. Commit is responsible for handling all back-end initiated
546157Snate@binkert.org * redirects.  It receives the redirect, and then broadcasts it to all
55 * stages, indicating the sequence number they should squash until,
56 * and any necessary branch misprediction information as well. It
57 * priortizes redirects by instruction's age, only broadcasting a
58 * redirect if it corresponds to an instruction that should currently
59 * be in the ROB. This is done by tracking the sequence number of the
60 * youngest instruction in the ROB, which gets updated to any
61 * squashing instruction's sequence number, and only broadcasting a
62 * redirect if it corresponds to an older instruction. Commit also
63 * supports multiple cycle squashing, to model a ROB that can only
64 * remove a certain number of instructions per cycle.
65 */
66template<class Impl>
67class DefaultCommit
68{
69  public:
70    // Typedefs from the Impl.
71    typedef typename Impl::O3CPU O3CPU;
72    typedef typename Impl::DynInstPtr DynInstPtr;
73    typedef typename Impl::Params Params;
74    typedef typename Impl::CPUPol CPUPol;
75
76    typedef typename CPUPol::RenameMap RenameMap;
77    typedef typename CPUPol::ROB ROB;
78
79    typedef typename CPUPol::TimeStruct TimeStruct;
80    typedef typename CPUPol::FetchStruct FetchStruct;
81    typedef typename CPUPol::IEWStruct IEWStruct;
82    typedef typename CPUPol::RenameStruct RenameStruct;
83
84    typedef typename CPUPol::Fetch Fetch;
85    typedef typename CPUPol::IEW IEW;
86
87    typedef O3ThreadState<Impl> Thread;
88
89    /** Event class used to schedule a squash due to a trap (fault or
90     * interrupt) to happen on a specific cycle.
91     */
92    class TrapEvent : public Event {
93      private:
94        DefaultCommit<Impl> *commit;
95        unsigned tid;
96
97      public:
98        TrapEvent(DefaultCommit<Impl> *_commit, unsigned _tid);
99
100        void process();
101        const char *description();
102    };
103
104    /** Overall commit status. Used to determine if the CPU can deschedule
105     * itself due to a lack of activity.
106     */
107    enum CommitStatus{
108        Active,
109        Inactive
110    };
111
112    /** Individual thread status. */
113    enum ThreadStatus {
114        Running,
115        Idle,
116        ROBSquashing,
117        TrapPending,
118        FetchTrapPending
119    };
120
121    /** Commit policy for SMT mode. */
122    enum CommitPolicy {
123        Aggressive,
124        RoundRobin,
125        OldestReady
126    };
127
128  private:
129    /** Overall commit status. */
130    CommitStatus _status;
131    /** Next commit status, to be set at the end of the cycle. */
132    CommitStatus _nextStatus;
133    /** Per-thread status. */
134    ThreadStatus commitStatus[Impl::MaxThreads];
135    /** Commit policy used in SMT mode. */
136    CommitPolicy commitPolicy;
137
138  public:
139    /** Construct a DefaultCommit with the given parameters. */
140    DefaultCommit(Params *params);
141
142    /** Returns the name of the DefaultCommit. */
143    std::string name() const;
144
145    /** Registers statistics. */
146    void regStats();
147
148    /** Sets the CPU pointer. */
149    void setCPU(O3CPU *cpu_ptr);
150
151    /** Sets the list of threads. */
152    void setThreads(std::vector<Thread *> &threads);
153
154    /** Sets the main time buffer pointer, used for backwards communication. */
155    void setTimeBuffer(TimeBuffer<TimeStruct> *tb_ptr);
156
157    void setFetchQueue(TimeBuffer<FetchStruct> *fq_ptr);
158
159    /** Sets the pointer to the queue coming from rename. */
160    void setRenameQueue(TimeBuffer<RenameStruct> *rq_ptr);
161
162    /** Sets the pointer to the queue coming from IEW. */
163    void setIEWQueue(TimeBuffer<IEWStruct> *iq_ptr);
164
165    /** Sets the pointer to the IEW stage. */
166    void setIEWStage(IEW *iew_stage);
167
168    /** Skid buffer between rename and commit. */
169    std::queue<DynInstPtr> skidBuffer;
170
171    /** The pointer to the IEW stage. Used solely to ensure that
172     * various events (traps, interrupts, syscalls) do not occur until
173     * all stores have written back.
174     */
175    IEW *iewStage;
176
177    /** Sets pointer to list of active threads. */
178    void setActiveThreads(std::list<unsigned> *at_ptr);
179
180    /** Sets pointer to the commited state rename map. */
181    void setRenameMap(RenameMap rm_ptr[Impl::MaxThreads]);
182
183    /** Sets pointer to the ROB. */
184    void setROB(ROB *rob_ptr);
185
186    /** Initializes stage by sending back the number of free entries. */
187    void initStage();
188
189    /** Initializes the draining of commit. */
190    bool drain();
191
192    /** Resumes execution after draining. */
193    void resume();
194
195    /** Completes the switch out of commit. */
196    void switchOut();
197
198    /** Takes over from another CPU's thread. */
199    void takeOverFrom();
200
201    /** Ticks the commit stage, which tries to commit instructions. */
202    void tick();
203
204    /** Handles any squashes that are sent from IEW, and adds instructions
205     * to the ROB and tries to commit instructions.
206     */
207    void commit();
208
209    /** Returns the number of free ROB entries for a specific thread. */
210    unsigned numROBFreeEntries(unsigned tid);
211
212    /** Generates an event to schedule a squash due to a trap. */
213    void generateTrapEvent(unsigned tid);
214
215    /** Records that commit needs to initiate a squash due to an
216     * external state update through the TC.
217     */
218    void generateTCEvent(unsigned tid);
219
220  private:
221    /** Updates the overall status of commit with the nextStatus, and
222     * tell the CPU if commit is active/inactive.
223     */
224    void updateStatus();
225
226    /** Sets the next status based on threads' statuses, which becomes the
227     * current status at the end of the cycle.
228     */
229    void setNextStatus();
230
231    /** Checks if the ROB is completed with squashing. This is for the case
232     * where the ROB can take multiple cycles to complete squashing.
233     */
234    bool robDoneSquashing();
235
236    /** Returns if any of the threads have the number of ROB entries changed
237     * on this cycle. Used to determine if the number of free ROB entries needs
238     * to be sent back to previous stages.
239     */
240    bool changedROBEntries();
241
242    /** Squashes all in flight instructions. */
243    void squashAll(unsigned tid);
244
245    /** Handles squashing due to a trap. */
246    void squashFromTrap(unsigned tid);
247
248    /** Handles squashing due to an TC write. */
249    void squashFromTC(unsigned tid);
250
251    /** Commits as many instructions as possible. */
252    void commitInsts();
253
254    /** Tries to commit the head ROB instruction passed in.
255     * @param head_inst The instruction to be committed.
256     */
257    bool commitHead(DynInstPtr &head_inst, unsigned inst_num);
258
259    /** Gets instructions from rename and inserts them into the ROB. */
260    void getInsts();
261
262    /** Insert all instructions from rename into skidBuffer */
263    void skidInsert();
264
265    /** Marks completed instructions using information sent from IEW. */
266    void markCompletedInsts();
267
268    /** Gets the thread to commit, based on the SMT policy. */
269    int getCommittingThread();
270
271    /** Returns the thread ID to use based on a round robin policy. */
272    int roundRobin();
273
274    /** Returns the thread ID to use based on an oldest instruction policy. */
275    int oldestReady();
276
277  public:
278    /** Returns the PC of the head instruction of the ROB.
279     * @todo: Probably remove this function as it returns only thread 0.
280     */
281    uint64_t readPC() { return PC[0]; }
282
283    /** Returns the PC of a specific thread. */
284    uint64_t readPC(unsigned tid) { return PC[tid]; }
285
286    /** Sets the PC of a specific thread. */
287    void setPC(uint64_t val, unsigned tid) { PC[tid] = val; }
288
289    /** Reads the next PC of a specific thread. */
290    uint64_t readNextPC(unsigned tid) { return nextPC[tid]; }
291
292    /** Sets the next PC of a specific thread. */
293    void setNextPC(uint64_t val, unsigned tid) { nextPC[tid] = val; }
294
295    /** Reads the next NPC of a specific thread. */
296    uint64_t readNextNPC(unsigned tid) { return nextNPC[tid]; }
297
298    /** Sets the next NPC of a specific thread. */
299    void setNextNPC(uint64_t val, unsigned tid) { nextNPC[tid] = val; }
300
301  private:
302    /** Time buffer interface. */
303    TimeBuffer<TimeStruct> *timeBuffer;
304
305    /** Wire to write information heading to previous stages. */
306    typename TimeBuffer<TimeStruct>::wire toIEW;
307
308    /** Wire to read information from IEW (for ROB). */
309    typename TimeBuffer<TimeStruct>::wire robInfoFromIEW;
310
311    TimeBuffer<FetchStruct> *fetchQueue;
312
313    typename TimeBuffer<FetchStruct>::wire fromFetch;
314
315    /** IEW instruction queue interface. */
316    TimeBuffer<IEWStruct> *iewQueue;
317
318    /** Wire to read information from IEW queue. */
319    typename TimeBuffer<IEWStruct>::wire fromIEW;
320
321    /** Rename instruction queue interface, for ROB. */
322    TimeBuffer<RenameStruct> *renameQueue;
323
324    /** Wire to read information from rename queue. */
325    typename TimeBuffer<RenameStruct>::wire fromRename;
326
327  public:
328    /** ROB interface. */
329    ROB *rob;
330
331  private:
332    /** Pointer to O3CPU. */
333    O3CPU *cpu;
334
335    /** Vector of all of the threads. */
336    std::vector<Thread *> thread;
337
338    /** Records that commit has written to the time buffer this cycle. Used for
339     * the CPU to determine if it can deschedule itself if there is no activity.
340     */
341    bool wroteToTimeBuffer;
342
343    /** Records if the number of ROB entries has changed this cycle. If it has,
344     * then the number of free entries must be re-broadcast.
345     */
346    bool changedROBNumEntries[Impl::MaxThreads];
347
348    /** A counter of how many threads are currently squashing. */
349    int squashCounter;
350
351    /** Records if a thread has to squash this cycle due to a trap. */
352    bool trapSquash[Impl::MaxThreads];
353
354    /** Records if a thread has to squash this cycle due to an XC write. */
355    bool tcSquash[Impl::MaxThreads];
356
357    /** Priority List used for Commit Policy */
358    std::list<unsigned> priority_list;
359
360    /** IEW to Commit delay, in ticks. */
361    unsigned iewToCommitDelay;
362
363    /** Commit to IEW delay, in ticks. */
364    unsigned commitToIEWDelay;
365
366    /** Rename to ROB delay, in ticks. */
367    unsigned renameToROBDelay;
368
369    unsigned fetchToCommitDelay;
370
371    /** Rename width, in instructions.  Used so ROB knows how many
372     *  instructions to get from the rename instruction queue.
373     */
374    unsigned renameWidth;
375
376    /** Commit width, in instructions. */
377    unsigned commitWidth;
378
379    /** Number of Reorder Buffers */
380    unsigned numRobs;
381
382    /** Number of Active Threads */
383    unsigned numThreads;
384
385    /** Is a drain pending. */
386    bool drainPending;
387
388    /** Is commit switched out. */
389    bool switchedOut;
390
391    /** The latency to handle a trap.  Used when scheduling trap
392     * squash event.
393     */
394    Tick trapLatency;
395
396    /** The commit PC of each thread.  Refers to the instruction that
397     * is currently being processed/committed.
398     */
399    Addr PC[Impl::MaxThreads];
400
401    /** The next PC of each thread. */
402    Addr nextPC[Impl::MaxThreads];
403
404    /** The next NPC of each thread. */
405    Addr nextNPC[Impl::MaxThreads];
406
407    /** The sequence number of the youngest valid instruction in the ROB. */
408    InstSeqNum youngestSeqNum[Impl::MaxThreads];
409
410    /** Pointer to the list of active threads. */
411    std::list<unsigned> *activeThreads;
412
413    /** Rename map interface. */
414    RenameMap *renameMap[Impl::MaxThreads];
415
416    /** Updates commit stats based on this instruction. */
417    void updateComInstStats(DynInstPtr &inst);
418
419    /** Stat for the total number of committed instructions. */
420    Stats::Scalar<> commitCommittedInsts;
421    /** Stat for the total number of squashed instructions discarded by commit.
422     */
423    Stats::Scalar<> commitSquashedInsts;
424    /** Stat for the total number of times commit is told to squash.
425     * @todo: Actually increment this stat.
426     */
427    Stats::Scalar<> commitSquashEvents;
428    /** Stat for the total number of times commit has had to stall due to a non-
429     * speculative instruction reaching the head of the ROB.
430     */
431    Stats::Scalar<> commitNonSpecStalls;
432    /** Stat for the total number of branch mispredicts that caused a squash. */
433    Stats::Scalar<> branchMispredicts;
434    /** Distribution of the number of committed instructions each cycle. */
435    Stats::Distribution<> numCommittedDist;
436
437    /** Total number of instructions committed. */
438    Stats::Vector<> statComInst;
439    /** Total number of software prefetches committed. */
440    Stats::Vector<> statComSwp;
441    /** Stat for the total number of committed memory references. */
442    Stats::Vector<> statComRefs;
443    /** Stat for the total number of committed loads. */
444    Stats::Vector<> statComLoads;
445    /** Total number of committed memory barriers. */
446    Stats::Vector<> statComMembars;
447    /** Total number of committed branches. */
448    Stats::Vector<> statComBranches;
449
450    /** Number of cycles where the commit bandwidth limit is reached. */
451    Stats::Scalar<> commitEligibleSamples;
452    /** Number of instructions not committed due to bandwidth limits. */
453    Stats::Vector<> commitEligible;
454};
455
456#endif // __CPU_O3_COMMIT_HH__
457