checker.cc revision 2356
1/* 2 * Copyright (c) 2006 The Regents of The University of Michigan 3 * All rights reserved. 4 * 5 * Redistribution and use in source and binary forms, with or without 6 * modification, are permitted provided that the following conditions are 7 * met: redistributions of source code must retain the above copyright 8 * notice, this list of conditions and the following disclaimer; 9 * redistributions in binary form must reproduce the above copyright 10 * notice, this list of conditions and the following disclaimer in the 11 * documentation and/or other materials provided with the distribution; 12 * neither the name of the copyright holders nor the names of its 13 * contributors may be used to endorse or promote products derived from 14 * this software without specific prior written permission. 15 * 16 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 17 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 18 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 19 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 20 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 21 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 22 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 23 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 24 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 25 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 26 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 27 */ 28 29#include <string> 30 31#include "cpu/checker/cpu.hh" 32#include "cpu/inst_seq.hh" 33#include "cpu/o3/alpha_dyn_inst.hh" 34#include "cpu/o3/alpha_impl.hh" 35#include "mem/base_mem.hh" 36#include "sim/builder.hh" 37#include "sim/process.hh" 38#include "sim/sim_object.hh" 39 40/** 41 * Specific non-templated derived class used for SimObject configuration. 42 */ 43class O3Checker : public Checker<RefCountingPtr<AlphaDynInst<AlphaSimpleImpl> > > 44{ 45 public: 46 O3Checker(Params *p) 47 : Checker<RefCountingPtr<AlphaDynInst<AlphaSimpleImpl> > >(p) 48 { } 49}; 50 51//////////////////////////////////////////////////////////////////////// 52// 53// CheckerCPU Simulation Object 54// 55BEGIN_DECLARE_SIM_OBJECT_PARAMS(O3Checker) 56 57 Param<Counter> max_insts_any_thread; 58 Param<Counter> max_insts_all_threads; 59 Param<Counter> max_loads_any_thread; 60 Param<Counter> max_loads_all_threads; 61 Param<Tick> progress_interval; 62 63#if FULL_SYSTEM 64 SimObjectParam<AlphaITB *> itb; 65 SimObjectParam<AlphaDTB *> dtb; 66 SimObjectParam<FunctionalMemory *> mem; 67 SimObjectParam<System *> system; 68 Param<int> cpu_id; 69 Param<Tick> profile; 70#else 71 SimObjectParam<Process *> workload; 72#endif // FULL_SYSTEM 73 Param<int> clock; 74 SimObjectParam<BaseMem *> icache; 75 SimObjectParam<BaseMem *> dcache; 76 77 Param<bool> defer_registration; 78 Param<bool> exitOnError; 79 Param<bool> updateOnError; 80 Param<bool> function_trace; 81 Param<Tick> function_trace_start; 82 83END_DECLARE_SIM_OBJECT_PARAMS(O3Checker) 84 85BEGIN_INIT_SIM_OBJECT_PARAMS(O3Checker) 86 87 INIT_PARAM(max_insts_any_thread, 88 "terminate when any thread reaches this inst count"), 89 INIT_PARAM(max_insts_all_threads, 90 "terminate when all threads have reached this inst count"), 91 INIT_PARAM(max_loads_any_thread, 92 "terminate when any thread reaches this load count"), 93 INIT_PARAM(max_loads_all_threads, 94 "terminate when all threads have reached this load count"), 95 INIT_PARAM_DFLT(progress_interval, "CPU Progress Interval", 0), 96 97#if FULL_SYSTEM 98 INIT_PARAM(itb, "Instruction TLB"), 99 INIT_PARAM(dtb, "Data TLB"), 100 INIT_PARAM(mem, "memory"), 101 INIT_PARAM(system, "system object"), 102 INIT_PARAM(cpu_id, "processor ID"), 103 INIT_PARAM(profile, ""), 104#else 105 INIT_PARAM(workload, "processes to run"), 106#endif // FULL_SYSTEM 107 108 INIT_PARAM(clock, "clock speed"), 109 INIT_PARAM(icache, "L1 instruction cache object"), 110 INIT_PARAM(dcache, "L1 data cache object"), 111 112 INIT_PARAM(defer_registration, "defer system registration (for sampling)"), 113 INIT_PARAM(exitOnError, "exit on error"), 114 INIT_PARAM(updateOnError, "Update the checker with the main CPU's state on error"), 115 INIT_PARAM(function_trace, "Enable function trace"), 116 INIT_PARAM(function_trace_start, "Cycle to start function trace") 117 118END_INIT_SIM_OBJECT_PARAMS(O3Checker) 119 120 121CREATE_SIM_OBJECT(O3Checker) 122{ 123 O3Checker::Params *params = new O3Checker::Params(); 124 params->name = getInstanceName(); 125 params->numberOfThreads = 1; 126 params->max_insts_any_thread = 0; 127 params->max_insts_all_threads = 0; 128 params->max_loads_any_thread = 0; 129 params->max_loads_all_threads = 0; 130 params->exitOnError = exitOnError; 131 params->updateOnError = updateOnError; 132 params->deferRegistration = defer_registration; 133 params->functionTrace = function_trace; 134 params->functionTraceStart = function_trace_start; 135 params->clock = clock; 136 // Hack to touch all parameters. Consider not deriving Checker 137 // from BaseCPU..it's not really a CPU in the end. 138 Counter temp; 139 temp = max_insts_any_thread; 140 temp = max_insts_all_threads; 141 temp = max_loads_any_thread; 142 temp = max_loads_all_threads; 143 Tick temp2 = progress_interval; 144 temp2++; 145 BaseMem *cache = icache; 146 cache = dcache; 147 148#if FULL_SYSTEM 149 params->itb = itb; 150 params->dtb = dtb; 151 params->mem = mem; 152 params->system = system; 153 params->cpu_id = cpu_id; 154 params->profile = profile; 155#else 156 params->process = workload; 157#endif 158 159 O3Checker *cpu = new O3Checker(params); 160 return cpu; 161} 162 163REGISTER_SIM_OBJECT("O3Checker", O3Checker) 164