exetrace.cc revision 4762
12SN/A/*
21762SN/A * Copyright (c) 2001-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292665Ssaidi@eecs.umich.edu *          Lisa Hsu
302665Ssaidi@eecs.umich.edu *          Nathan Binkert
312665Ssaidi@eecs.umich.edu *          Steve Raasch
322SN/A */
332SN/A
344265Sgblack@eecs.umich.edu#include <errno.h>
352SN/A#include <fstream>
362SN/A#include <iomanip>
373506Ssaidi@eecs.umich.edu#include <sys/ipc.h>
383506Ssaidi@eecs.umich.edu#include <sys/shm.h>
392SN/A
404266Sgblack@eecs.umich.edu#include "arch/predecoder.hh"
412973Sgblack@eecs.umich.edu#include "arch/regfile.hh"
423584Ssaidi@eecs.umich.edu#include "arch/utility.hh"
4356SN/A#include "base/loader/symtab.hh"
444265Sgblack@eecs.umich.edu#include "base/socket.hh"
453614Sgblack@eecs.umich.edu#include "config/full_system.hh"
461717SN/A#include "cpu/base.hh"
472518SN/A#include "cpu/exetrace.hh"
4856SN/A#include "cpu/static_inst.hh"
494762Snate@binkert.org#include "enums/OpClass.hh"
502518SN/A#include "sim/system.hh"
512SN/A
523614Sgblack@eecs.umich.edu#if FULL_SYSTEM
533614Sgblack@eecs.umich.edu#include "arch/tlb.hh"
543614Sgblack@eecs.umich.edu#endif
553614Sgblack@eecs.umich.edu
563065Sgblack@eecs.umich.edu//XXX This is temporary
573065Sgblack@eecs.umich.edu#include "arch/isa_specific.hh"
583506Ssaidi@eecs.umich.edu#include "cpu/m5legion_interface.h"
593065Sgblack@eecs.umich.edu
602SN/Ausing namespace std;
612973Sgblack@eecs.umich.eduusing namespace TheISA;
622SN/A
633840Shsul@eecs.umich.edu#if THE_ISA == SPARC_ISA && FULL_SYSTEM
643825Ssaidi@eecs.umich.edustatic int diffcount = 0;
653903Ssaidi@eecs.umich.edustatic bool wasMicro = false;
663840Shsul@eecs.umich.edu#endif
673825Ssaidi@eecs.umich.edu
683506Ssaidi@eecs.umich.edunamespace Trace {
693506Ssaidi@eecs.umich.eduSharedData *shared_data = NULL;
704265Sgblack@eecs.umich.eduListenSocket *cosim_listener = NULL;
714054Sbinkertn@umich.edu
724054Sbinkertn@umich.eduvoid
734054Sbinkertn@umich.edusetupSharedData()
744054Sbinkertn@umich.edu{
754054Sbinkertn@umich.edu    int shmfd = shmget('M' << 24 | getuid(), sizeof(SharedData), 0777);
764054Sbinkertn@umich.edu    if (shmfd < 0)
774054Sbinkertn@umich.edu        fatal("Couldn't get shared memory fd. Is Legion running?");
784054Sbinkertn@umich.edu
794054Sbinkertn@umich.edu    shared_data = (SharedData*)shmat(shmfd, NULL, SHM_RND);
804054Sbinkertn@umich.edu    if (shared_data == (SharedData*)-1)
814054Sbinkertn@umich.edu        fatal("Couldn't allocate shared memory");
824054Sbinkertn@umich.edu
834054Sbinkertn@umich.edu    if (shared_data->flags != OWN_M5)
844054Sbinkertn@umich.edu        fatal("Shared memory has invalid owner");
854054Sbinkertn@umich.edu
864054Sbinkertn@umich.edu    if (shared_data->version != VERSION)
874054Sbinkertn@umich.edu        fatal("Shared Data is wrong version! M5: %d Legion: %d", VERSION,
884054Sbinkertn@umich.edu              shared_data->version);
894054Sbinkertn@umich.edu
904054Sbinkertn@umich.edu    // step legion forward one cycle so we can get register values
914054Sbinkertn@umich.edu    shared_data->flags = OWN_LEGION;
923506Ssaidi@eecs.umich.edu}
933506Ssaidi@eecs.umich.edu
942SN/A////////////////////////////////////////////////////////////////////////
952SN/A//
962SN/A//  Methods for the InstRecord object
972SN/A//
982SN/A
993748Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA
1003748Sgblack@eecs.umich.edu
1013748Sgblack@eecs.umich.eduinline char * genCenteredLabel(int length, char * buffer, char * label)
1023748Sgblack@eecs.umich.edu{
1033748Sgblack@eecs.umich.edu    int labelLength = strlen(label);
1043748Sgblack@eecs.umich.edu    assert(labelLength <= length);
1053748Sgblack@eecs.umich.edu    int leftPad = (length - labelLength) / 2;
1063748Sgblack@eecs.umich.edu    int rightPad = length - leftPad - labelLength;
1073748Sgblack@eecs.umich.edu    char format[64];
1083748Sgblack@eecs.umich.edu    sprintf(format, "%%%ds%%s%%%ds", leftPad, rightPad);
1093748Sgblack@eecs.umich.edu    sprintf(buffer, format, "", label, "");
1103748Sgblack@eecs.umich.edu    return buffer;
1113748Sgblack@eecs.umich.edu}
1123748Sgblack@eecs.umich.edu
1133748Sgblack@eecs.umich.eduinline void printRegPair(ostream & os, char const * title, uint64_t a, uint64_t b)
1143748Sgblack@eecs.umich.edu{
1153748Sgblack@eecs.umich.edu    ccprintf(os, "  %16s  |  %#018x   %s   %#-018x  \n",
1163748Sgblack@eecs.umich.edu            title, a, (a == b) ? "|" : "X", b);
1173748Sgblack@eecs.umich.edu}
1183748Sgblack@eecs.umich.edu
1193748Sgblack@eecs.umich.eduinline void printColumnLabels(ostream & os)
1203748Sgblack@eecs.umich.edu{
1213748Sgblack@eecs.umich.edu    static char * regLabel = genCenteredLabel(16, new char[17], "Register");
1223748Sgblack@eecs.umich.edu    static char * m5Label = genCenteredLabel(18, new char[18], "M5");
1233748Sgblack@eecs.umich.edu    static char * legionLabel = genCenteredLabel(18, new char[18], "Legion");
1243748Sgblack@eecs.umich.edu    ccprintf(os, "  %s  |  %s   |   %s  \n", regLabel, m5Label, legionLabel);
1253748Sgblack@eecs.umich.edu    ccprintf(os, "--------------------+-----------------------+-----------------------\n");
1263748Sgblack@eecs.umich.edu}
1273748Sgblack@eecs.umich.edu
1283748Sgblack@eecs.umich.eduinline void printSectionHeader(ostream & os, char * name)
1293748Sgblack@eecs.umich.edu{
1303748Sgblack@eecs.umich.edu    char sectionString[70];
1313748Sgblack@eecs.umich.edu    genCenteredLabel(69, sectionString, name);
1323748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1333748Sgblack@eecs.umich.edu    ccprintf(os, "%69s\n", sectionString);
1343748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1353748Sgblack@eecs.umich.edu}
1363748Sgblack@eecs.umich.edu
1373748Sgblack@eecs.umich.eduinline void printLevelHeader(ostream & os, int level)
1383748Sgblack@eecs.umich.edu{
1393748Sgblack@eecs.umich.edu    char sectionString[70];
1403748Sgblack@eecs.umich.edu    char levelName[70];
1413748Sgblack@eecs.umich.edu    sprintf(levelName, "Trap stack level %d", level);
1423748Sgblack@eecs.umich.edu    genCenteredLabel(69, sectionString, levelName);
1433748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1443748Sgblack@eecs.umich.edu    ccprintf(os, "%69s\n", sectionString);
1453748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1463748Sgblack@eecs.umich.edu}
1473748Sgblack@eecs.umich.edu
1483748Sgblack@eecs.umich.edu#endif
1492SN/A
1502SN/Avoid
1514046Sbinkertn@umich.eduTrace::InstRecord::dump()
1522SN/A{
1534046Sbinkertn@umich.edu    ostream &outs = Trace::output();
1544046Sbinkertn@umich.edu
1553903Ssaidi@eecs.umich.edu    DPRINTF(Sparc, "Instruction: %#X\n", staticInst->machInst);
1564265Sgblack@eecs.umich.edu    bool diff = true;
1574054Sbinkertn@umich.edu    if (IsOn(ExecRegDelta))
1582973Sgblack@eecs.umich.edu    {
1594265Sgblack@eecs.umich.edu        diff = false;
1604265Sgblack@eecs.umich.edu#ifndef NDEBUG
1613065Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA
1624265Sgblack@eecs.umich.edu        static int fd = 0;
1634265Sgblack@eecs.umich.edu        //Don't print what happens for each micro-op, just print out
1644265Sgblack@eecs.umich.edu        //once at the last op, and for regular instructions.
1654539Sgblack@eecs.umich.edu        if(!staticInst->isMicroop() || staticInst->isLastMicroop())
1664265Sgblack@eecs.umich.edu        {
1674265Sgblack@eecs.umich.edu            if(!cosim_listener)
1684265Sgblack@eecs.umich.edu            {
1694265Sgblack@eecs.umich.edu                int port = 8000;
1704265Sgblack@eecs.umich.edu                cosim_listener = new ListenSocket();
1714265Sgblack@eecs.umich.edu                while(!cosim_listener->listen(port, true))
1724265Sgblack@eecs.umich.edu                {
1734265Sgblack@eecs.umich.edu                    DPRINTF(GDBMisc, "Can't bind port %d\n", port);
1744265Sgblack@eecs.umich.edu                    port++;
1754265Sgblack@eecs.umich.edu                }
1764265Sgblack@eecs.umich.edu                ccprintf(cerr, "Listening for cosimulator on port %d\n", port);
1774265Sgblack@eecs.umich.edu                fd = cosim_listener->accept();
1784265Sgblack@eecs.umich.edu            }
1794265Sgblack@eecs.umich.edu            char prefix[] = "goli";
1804265Sgblack@eecs.umich.edu            for(int p = 0; p < 4; p++)
1814265Sgblack@eecs.umich.edu            {
1824265Sgblack@eecs.umich.edu                for(int i = 0; i < 8; i++)
1834265Sgblack@eecs.umich.edu                {
1844265Sgblack@eecs.umich.edu                    uint64_t regVal;
1854265Sgblack@eecs.umich.edu                    int res = read(fd, &regVal, sizeof(regVal));
1864265Sgblack@eecs.umich.edu                    if(res < 0)
1874265Sgblack@eecs.umich.edu                        panic("First read call failed! %s\n", strerror(errno));
1884265Sgblack@eecs.umich.edu                    regVal = TheISA::gtoh(regVal);
1894265Sgblack@eecs.umich.edu                    uint64_t realRegVal = thread->readIntReg(p * 8 + i);
1904265Sgblack@eecs.umich.edu                    if((regVal & 0xffffffffULL) != (realRegVal & 0xffffffffULL))
1914265Sgblack@eecs.umich.edu                    {
1924265Sgblack@eecs.umich.edu                        DPRINTF(ExecRegDelta, "Register %s%d should be %#x but is %#x.\n", prefix[p], i, regVal, realRegVal);
1934265Sgblack@eecs.umich.edu                        diff = true;
1944265Sgblack@eecs.umich.edu                    }
1954265Sgblack@eecs.umich.edu                    //ccprintf(outs, "%s%d m5 = %#x statetrace = %#x\n", prefix[p], i, realRegVal, regVal);
1964265Sgblack@eecs.umich.edu                }
1974265Sgblack@eecs.umich.edu            }
1984265Sgblack@eecs.umich.edu            /*for(int f = 0; f <= 62; f+=2)
1994265Sgblack@eecs.umich.edu            {
2004265Sgblack@eecs.umich.edu                uint64_t regVal;
2014265Sgblack@eecs.umich.edu                int res = read(fd, &regVal, sizeof(regVal));
2024265Sgblack@eecs.umich.edu                if(res < 0)
2034265Sgblack@eecs.umich.edu                    panic("First read call failed! %s\n", strerror(errno));
2044265Sgblack@eecs.umich.edu                regVal = TheISA::gtoh(regVal);
2054265Sgblack@eecs.umich.edu                uint64_t realRegVal = thread->readFloatRegBits(f, 64);
2064265Sgblack@eecs.umich.edu                if(regVal != realRegVal)
2074265Sgblack@eecs.umich.edu                {
2084265Sgblack@eecs.umich.edu                    DPRINTF(ExecRegDelta, "Register f%d should be %#x but is %#x.\n", f, regVal, realRegVal);
2094265Sgblack@eecs.umich.edu                }
2104265Sgblack@eecs.umich.edu            }*/
2114265Sgblack@eecs.umich.edu            uint64_t regVal;
2124265Sgblack@eecs.umich.edu            int res = read(fd, &regVal, sizeof(regVal));
2134265Sgblack@eecs.umich.edu            if(res < 0)
2144265Sgblack@eecs.umich.edu                panic("First read call failed! %s\n", strerror(errno));
2154265Sgblack@eecs.umich.edu            regVal = TheISA::gtoh(regVal);
2164265Sgblack@eecs.umich.edu            uint64_t realRegVal = thread->readNextPC();
2174265Sgblack@eecs.umich.edu            if(regVal != realRegVal)
2184265Sgblack@eecs.umich.edu            {
2194265Sgblack@eecs.umich.edu                DPRINTF(ExecRegDelta, "Register pc should be %#x but is %#x.\n", regVal, realRegVal);
2204265Sgblack@eecs.umich.edu                diff = true;
2214265Sgblack@eecs.umich.edu            }
2224265Sgblack@eecs.umich.edu            res = read(fd, &regVal, sizeof(regVal));
2234265Sgblack@eecs.umich.edu            if(res < 0)
2244265Sgblack@eecs.umich.edu                panic("First read call failed! %s\n", strerror(errno));
2254265Sgblack@eecs.umich.edu            regVal = TheISA::gtoh(regVal);
2264265Sgblack@eecs.umich.edu            realRegVal = thread->readNextNPC();
2274265Sgblack@eecs.umich.edu            if(regVal != realRegVal)
2284265Sgblack@eecs.umich.edu            {
2294265Sgblack@eecs.umich.edu                DPRINTF(ExecRegDelta, "Register npc should be %#x but is %#x.\n", regVal, realRegVal);
2304265Sgblack@eecs.umich.edu                diff = true;
2314265Sgblack@eecs.umich.edu            }
2324265Sgblack@eecs.umich.edu            res = read(fd, &regVal, sizeof(regVal));
2334265Sgblack@eecs.umich.edu            if(res < 0)
2344265Sgblack@eecs.umich.edu                panic("First read call failed! %s\n", strerror(errno));
2354265Sgblack@eecs.umich.edu            regVal = TheISA::gtoh(regVal);
2364265Sgblack@eecs.umich.edu            realRegVal = thread->readIntReg(SparcISA::NumIntArchRegs + 2);
2374265Sgblack@eecs.umich.edu            if((regVal & 0xF) != (realRegVal & 0xF))
2384265Sgblack@eecs.umich.edu            {
2394265Sgblack@eecs.umich.edu                DPRINTF(ExecRegDelta, "Register ccr should be %#x but is %#x.\n", regVal, realRegVal);
2404265Sgblack@eecs.umich.edu                diff = true;
2414265Sgblack@eecs.umich.edu            }
2424265Sgblack@eecs.umich.edu        }
2434265Sgblack@eecs.umich.edu#endif
2444265Sgblack@eecs.umich.edu#endif
2454265Sgblack@eecs.umich.edu#if 0 //THE_ISA == SPARC_ISA
2463380Sgblack@eecs.umich.edu        //Don't print what happens for each micro-op, just print out
2473380Sgblack@eecs.umich.edu        //once at the last op, and for regular instructions.
2484539Sgblack@eecs.umich.edu        if(!staticInst->isMicroop() || staticInst->isLastMicroop())
2493380Sgblack@eecs.umich.edu        {
2503380Sgblack@eecs.umich.edu            static uint64_t regs[32] = {
2513380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
2523380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
2533380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
2543380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0};
2553380Sgblack@eecs.umich.edu            static uint64_t ccr = 0;
2563380Sgblack@eecs.umich.edu            static uint64_t y = 0;
2573380Sgblack@eecs.umich.edu            static uint64_t floats[32];
2583380Sgblack@eecs.umich.edu            uint64_t newVal;
2593380Sgblack@eecs.umich.edu            static const char * prefixes[4] = {"G", "O", "L", "I"};
2603065Sgblack@eecs.umich.edu
2613588Sgblack@eecs.umich.edu            outs << hex;
2623588Sgblack@eecs.umich.edu            outs << "PC = " << thread->readNextPC();
2633588Sgblack@eecs.umich.edu            outs << " NPC = " << thread->readNextNPC();
2643790Sgblack@eecs.umich.edu            newVal = thread->readIntReg(SparcISA::NumIntArchRegs + 2);
2654172Ssaidi@eecs.umich.edu            //newVal = thread->readMiscRegNoEffect(SparcISA::MISCREG_CCR);
2663380Sgblack@eecs.umich.edu            if(newVal != ccr)
2673059Sgblack@eecs.umich.edu            {
2683588Sgblack@eecs.umich.edu                outs << " CCR = " << newVal;
2693380Sgblack@eecs.umich.edu                ccr = newVal;
2703380Sgblack@eecs.umich.edu            }
2713790Sgblack@eecs.umich.edu            newVal = thread->readIntReg(SparcISA::NumIntArchRegs + 1);
2724172Ssaidi@eecs.umich.edu            //newVal = thread->readMiscRegNoEffect(SparcISA::MISCREG_Y);
2733380Sgblack@eecs.umich.edu            if(newVal != y)
2743380Sgblack@eecs.umich.edu            {
2753588Sgblack@eecs.umich.edu                outs << " Y = " << newVal;
2763380Sgblack@eecs.umich.edu                y = newVal;
2773380Sgblack@eecs.umich.edu            }
2783380Sgblack@eecs.umich.edu            for(int y = 0; y < 4; y++)
2793380Sgblack@eecs.umich.edu            {
2803380Sgblack@eecs.umich.edu                for(int x = 0; x < 8; x++)
2813059Sgblack@eecs.umich.edu                {
2823380Sgblack@eecs.umich.edu                    int index = x + 8 * y;
2833380Sgblack@eecs.umich.edu                    newVal = thread->readIntReg(index);
2843380Sgblack@eecs.umich.edu                    if(regs[index] != newVal)
2853380Sgblack@eecs.umich.edu                    {
2863588Sgblack@eecs.umich.edu                        outs << " " << prefixes[y] << dec << x << " = " << hex << newVal;
2873380Sgblack@eecs.umich.edu                        regs[index] = newVal;
2883380Sgblack@eecs.umich.edu                    }
2893059Sgblack@eecs.umich.edu                }
2903059Sgblack@eecs.umich.edu            }
2913380Sgblack@eecs.umich.edu            for(int y = 0; y < 32; y++)
2923380Sgblack@eecs.umich.edu            {
2933380Sgblack@eecs.umich.edu                newVal = thread->readFloatRegBits(2 * y, 64);
2943380Sgblack@eecs.umich.edu                if(floats[y] != newVal)
2953380Sgblack@eecs.umich.edu                {
2963588Sgblack@eecs.umich.edu                    outs << " F" << dec << (2 * y) << " = " << hex << newVal;
2973380Sgblack@eecs.umich.edu                    floats[y] = newVal;
2983380Sgblack@eecs.umich.edu                }
2993380Sgblack@eecs.umich.edu            }
3003588Sgblack@eecs.umich.edu            outs << dec << endl;
3013059Sgblack@eecs.umich.edu        }
3023065Sgblack@eecs.umich.edu#endif
3032973Sgblack@eecs.umich.edu    }
3044265Sgblack@eecs.umich.edu    if(!diff) {
3054265Sgblack@eecs.umich.edu    } else if (IsOn(ExecIntel)) {
3064054Sbinkertn@umich.edu        ccprintf(outs, "%7d ) ", when);
3074054Sbinkertn@umich.edu        outs << "0x" << hex << PC << ":\t";
3084054Sbinkertn@umich.edu        if (staticInst->isLoad()) {
3094054Sbinkertn@umich.edu            ccprintf(outs, "<RD %#x>", addr);
3104054Sbinkertn@umich.edu        } else if (staticInst->isStore()) {
3114054Sbinkertn@umich.edu            ccprintf(outs, "<WR %#x>", addr);
3121904SN/A        }
3134054Sbinkertn@umich.edu        outs << endl;
3141904SN/A    } else {
3154054Sbinkertn@umich.edu        if (IsOn(ExecTicks))
3164046Sbinkertn@umich.edu            ccprintf(outs, "%7d: ", when);
317452SN/A
3183064Sgblack@eecs.umich.edu        outs << thread->getCpuPtr()->name() << " ";
3192SN/A
3204054Sbinkertn@umich.edu        if (IsOn(ExecSpeculative))
3211904SN/A            outs << (misspeculating ? "-" : "+") << " ";
3222SN/A
3234054Sbinkertn@umich.edu        if (IsOn(ExecThread))
3243064Sgblack@eecs.umich.edu            outs << "T" << thread->getThreadNum() << " : ";
3252SN/A
3262SN/A
3271904SN/A        std::string sym_str;
3281904SN/A        Addr sym_addr;
3291904SN/A        if (debugSymbolTable
3302299SN/A            && debugSymbolTable->findNearestSymbol(PC, sym_str, sym_addr)
3314054Sbinkertn@umich.edu            && IsOn(ExecSymbol)) {
3321904SN/A            if (PC != sym_addr)
3331904SN/A                sym_str += csprintf("+%d", PC - sym_addr);
3341904SN/A            outs << "@" << sym_str << " : ";
3351904SN/A        }
3361904SN/A        else {
3371904SN/A            outs << "0x" << hex << PC << " : ";
3381904SN/A        }
339452SN/A
3401904SN/A        //
3411904SN/A        //  Print decoded instruction
3421904SN/A        //
3432SN/A
3442SN/A#if defined(__GNUC__) && (__GNUC__ < 3)
3451904SN/A        // There's a bug in gcc 2.x library that prevents setw()
3461904SN/A        // from working properly on strings
3471904SN/A        string mc(staticInst->disassemble(PC, debugSymbolTable));
3481904SN/A        while (mc.length() < 26)
3491904SN/A            mc += " ";
3501904SN/A        outs << mc;
3512SN/A#else
3521904SN/A        outs << setw(26) << left << staticInst->disassemble(PC, debugSymbolTable);
3532SN/A#endif
3542SN/A
3551904SN/A        outs << " : ";
3562SN/A
3574054Sbinkertn@umich.edu        if (IsOn(ExecOpClass)) {
3584762Snate@binkert.org            outs << Enums::OpClassStrings[staticInst->opClass()] << " : ";
3591904SN/A        }
3601904SN/A
3614054Sbinkertn@umich.edu        if (IsOn(ExecResult) && data_status != DataInvalid) {
3621904SN/A            outs << " D=";
3631904SN/A#if 0
3641904SN/A            if (data_status == DataDouble)
3651904SN/A                ccprintf(outs, "%f", data.as_double);
3661904SN/A            else
3671904SN/A                ccprintf(outs, "%#018x", data.as_int);
3681904SN/A#else
3691904SN/A            ccprintf(outs, "%#018x", data.as_int);
3701904SN/A#endif
3711904SN/A        }
3721904SN/A
3734054Sbinkertn@umich.edu        if (IsOn(ExecEffAddr) && addr_valid)
3741904SN/A            outs << " A=0x" << hex << addr;
3751904SN/A
3764054Sbinkertn@umich.edu        if (IsOn(ExecIntRegs) && regs_valid) {
3772525SN/A            for (int i = 0; i < TheISA::NumIntRegs;)
3781904SN/A                for (int j = i + 1; i <= j; i++)
3792525SN/A                    ccprintf(outs, "r%02d = %#018x%s", i,
3802525SN/A                            iregs->regs.readReg(i),
3812525SN/A                            ((i == j) ? "\n" : "    "));
3821904SN/A            outs << "\n";
3831904SN/A        }
3841904SN/A
3854054Sbinkertn@umich.edu        if (IsOn(ExecFetchSeq) && fetch_seq_valid)
3861904SN/A            outs << "  FetchSeq=" << dec << fetch_seq;
3871904SN/A
3884054Sbinkertn@umich.edu        if (IsOn(ExecCPSeq) && cp_seq_valid)
3891904SN/A            outs << "  CPSeq=" << dec << cp_seq;
3901967SN/A
3911967SN/A        //
3921967SN/A        //  End of line...
3931967SN/A        //
3941967SN/A        outs << endl;
3952SN/A    }
3963817Ssaidi@eecs.umich.edu#if THE_ISA == SPARC_ISA && FULL_SYSTEM
3974266Sgblack@eecs.umich.edu    static TheISA::Predecoder predecoder(NULL);
3983506Ssaidi@eecs.umich.edu    // Compare
3994054Sbinkertn@umich.edu    if (IsOn(ExecLegion))
4003506Ssaidi@eecs.umich.edu    {
4013506Ssaidi@eecs.umich.edu        bool compared = false;
4023506Ssaidi@eecs.umich.edu        bool diffPC   = false;
4033814Ssaidi@eecs.umich.edu        bool diffCC   = false;
4043506Ssaidi@eecs.umich.edu        bool diffInst = false;
4053931Ssaidi@eecs.umich.edu        bool diffIntRegs = false;
4063931Ssaidi@eecs.umich.edu        bool diffFpRegs = false;
4073748Sgblack@eecs.umich.edu        bool diffTpc = false;
4083748Sgblack@eecs.umich.edu        bool diffTnpc = false;
4093748Sgblack@eecs.umich.edu        bool diffTstate = false;
4103748Sgblack@eecs.umich.edu        bool diffTt = false;
4113748Sgblack@eecs.umich.edu        bool diffTba = false;
4123748Sgblack@eecs.umich.edu        bool diffHpstate = false;
4133748Sgblack@eecs.umich.edu        bool diffHtstate = false;
4143748Sgblack@eecs.umich.edu        bool diffHtba = false;
4153748Sgblack@eecs.umich.edu        bool diffPstate = false;
4163748Sgblack@eecs.umich.edu        bool diffY = false;
4174001Ssaidi@eecs.umich.edu        bool diffFsr = false;
4183748Sgblack@eecs.umich.edu        bool diffCcr = false;
4193748Sgblack@eecs.umich.edu        bool diffTl = false;
4203748Sgblack@eecs.umich.edu        bool diffGl = false;
4213748Sgblack@eecs.umich.edu        bool diffAsi = false;
4223748Sgblack@eecs.umich.edu        bool diffPil = false;
4233748Sgblack@eecs.umich.edu        bool diffCwp = false;
4243748Sgblack@eecs.umich.edu        bool diffCansave = false;
4253748Sgblack@eecs.umich.edu        bool diffCanrestore = false;
4263748Sgblack@eecs.umich.edu        bool diffOtherwin = false;
4273748Sgblack@eecs.umich.edu        bool diffCleanwin = false;
4283880Ssaidi@eecs.umich.edu        bool diffTlb = false;
4293603Ssaidi@eecs.umich.edu        Addr m5Pc, lgnPc;
4303603Ssaidi@eecs.umich.edu
4314054Sbinkertn@umich.edu        if (!shared_data)
4324054Sbinkertn@umich.edu            setupSharedData();
4334054Sbinkertn@umich.edu
4343903Ssaidi@eecs.umich.edu        // We took a trap on a micro-op...
4354539Sgblack@eecs.umich.edu        if (wasMicro && !staticInst->isMicroop())
4363903Ssaidi@eecs.umich.edu        {
4374046Sbinkertn@umich.edu            // let's skip comparing this tick
4383903Ssaidi@eecs.umich.edu            while (!compared)
4393903Ssaidi@eecs.umich.edu                if (shared_data->flags == OWN_M5) {
4403903Ssaidi@eecs.umich.edu                    shared_data->flags = OWN_LEGION;
4413903Ssaidi@eecs.umich.edu                    compared = true;
4423903Ssaidi@eecs.umich.edu                }
4433903Ssaidi@eecs.umich.edu            compared = false;
4443903Ssaidi@eecs.umich.edu            wasMicro = false;
4453903Ssaidi@eecs.umich.edu        }
4463903Ssaidi@eecs.umich.edu
4474539Sgblack@eecs.umich.edu        if (staticInst->isLastMicroop())
4483903Ssaidi@eecs.umich.edu            wasMicro = false;
4494539Sgblack@eecs.umich.edu        else if (staticInst->isMicroop())
4503903Ssaidi@eecs.umich.edu            wasMicro = true;
4513903Ssaidi@eecs.umich.edu
4523506Ssaidi@eecs.umich.edu
4534539Sgblack@eecs.umich.edu        if(!staticInst->isMicroop() || staticInst->isLastMicroop()) {
4543584Ssaidi@eecs.umich.edu            while (!compared) {
4553584Ssaidi@eecs.umich.edu                if (shared_data->flags == OWN_M5) {
4563748Sgblack@eecs.umich.edu                    m5Pc = PC & TheISA::PAddrImplMask;
4573928Ssaidi@eecs.umich.edu                    if (bits(shared_data->pstate,3,3)) {
4583928Ssaidi@eecs.umich.edu                        m5Pc &= mask(32);
4593928Ssaidi@eecs.umich.edu                    }
4603748Sgblack@eecs.umich.edu                    lgnPc = shared_data->pc & TheISA::PAddrImplMask;
4613603Ssaidi@eecs.umich.edu                    if (lgnPc != m5Pc)
4623584Ssaidi@eecs.umich.edu                       diffPC = true;
4633814Ssaidi@eecs.umich.edu
4643814Ssaidi@eecs.umich.edu                    if (shared_data->cycle_count !=
4653814Ssaidi@eecs.umich.edu                            thread->getCpuPtr()->instCount())
4663814Ssaidi@eecs.umich.edu                        diffCC = true;
4673814Ssaidi@eecs.umich.edu
4683743Sgblack@eecs.umich.edu                    if (shared_data->instruction !=
4693743Sgblack@eecs.umich.edu                            (SparcISA::MachInst)staticInst->machInst) {
4703584Ssaidi@eecs.umich.edu                        diffInst = true;
4713743Sgblack@eecs.umich.edu                    }
4723989Ssaidi@eecs.umich.edu                    // assume we have %g0 working correctly
4733989Ssaidi@eecs.umich.edu                    for (int i = 1; i < TheISA::NumIntArchRegs; i++) {
4743603Ssaidi@eecs.umich.edu                        if (thread->readIntReg(i) != shared_data->intregs[i]) {
4753931Ssaidi@eecs.umich.edu                            diffIntRegs = true;
4763603Ssaidi@eecs.umich.edu                        }
4773584Ssaidi@eecs.umich.edu                    }
4783931Ssaidi@eecs.umich.edu                    for (int i = 0; i < TheISA::NumFloatRegs/2; i++) {
4793945Ssaidi@eecs.umich.edu                        if (thread->readFloatRegBits(i*2,FloatRegFile::DoubleWidth) != shared_data->fpregs[i]) {
4803931Ssaidi@eecs.umich.edu                            diffFpRegs = true;
4813931Ssaidi@eecs.umich.edu                        }
4823931Ssaidi@eecs.umich.edu                    }
4834172Ssaidi@eecs.umich.edu                            uint64_t oldTl = thread->readMiscRegNoEffect(MISCREG_TL);
4843748Sgblack@eecs.umich.edu                    if (oldTl != shared_data->tl)
4853748Sgblack@eecs.umich.edu                        diffTl = true;
4863748Sgblack@eecs.umich.edu                    for (int i = 1; i <= MaxTL; i++) {
4874172Ssaidi@eecs.umich.edu                        thread->setMiscRegNoEffect(MISCREG_TL, i);
4884172Ssaidi@eecs.umich.edu                        if (thread->readMiscRegNoEffect(MISCREG_TPC) !=
4893815Ssaidi@eecs.umich.edu                                shared_data->tpc[i-1])
4903748Sgblack@eecs.umich.edu                            diffTpc = true;
4914172Ssaidi@eecs.umich.edu                        if (thread->readMiscRegNoEffect(MISCREG_TNPC) !=
4923815Ssaidi@eecs.umich.edu                                shared_data->tnpc[i-1])
4933748Sgblack@eecs.umich.edu                            diffTnpc = true;
4944172Ssaidi@eecs.umich.edu                        if (thread->readMiscRegNoEffect(MISCREG_TSTATE) !=
4953815Ssaidi@eecs.umich.edu                                shared_data->tstate[i-1])
4963748Sgblack@eecs.umich.edu                            diffTstate = true;
4974172Ssaidi@eecs.umich.edu                        if (thread->readMiscRegNoEffect(MISCREG_TT) !=
4983815Ssaidi@eecs.umich.edu                                shared_data->tt[i-1])
4993748Sgblack@eecs.umich.edu                            diffTt = true;
5004172Ssaidi@eecs.umich.edu                        if (thread->readMiscRegNoEffect(MISCREG_HTSTATE) !=
5013815Ssaidi@eecs.umich.edu                                shared_data->htstate[i-1])
5023748Sgblack@eecs.umich.edu                            diffHtstate = true;
5033748Sgblack@eecs.umich.edu                    }
5044172Ssaidi@eecs.umich.edu                    thread->setMiscRegNoEffect(MISCREG_TL, oldTl);
5053584Ssaidi@eecs.umich.edu
5064172Ssaidi@eecs.umich.edu                    if(shared_data->tba != thread->readMiscRegNoEffect(MISCREG_TBA))
5073748Sgblack@eecs.umich.edu                        diffTba = true;
5083748Sgblack@eecs.umich.edu                    //When the hpstate register is read by an instruction,
5093748Sgblack@eecs.umich.edu                    //legion has bit 11 set. When it's in storage, it doesn't.
5103748Sgblack@eecs.umich.edu                    //Since we don't directly support seperate interpretations
5113748Sgblack@eecs.umich.edu                    //of the registers like that, the bit is always set to 1 and
5123748Sgblack@eecs.umich.edu                    //we just don't compare it. It's not supposed to matter
5133748Sgblack@eecs.umich.edu                    //anyway.
5144172Ssaidi@eecs.umich.edu                    if((shared_data->hpstate | (1 << 11)) != thread->readMiscRegNoEffect(MISCREG_HPSTATE))
5153748Sgblack@eecs.umich.edu                        diffHpstate = true;
5164172Ssaidi@eecs.umich.edu                    if(shared_data->htba != thread->readMiscRegNoEffect(MISCREG_HTBA))
5173748Sgblack@eecs.umich.edu                        diffHtba = true;
5184172Ssaidi@eecs.umich.edu                    if(shared_data->pstate != thread->readMiscRegNoEffect(MISCREG_PSTATE))
5193748Sgblack@eecs.umich.edu                        diffPstate = true;
5204172Ssaidi@eecs.umich.edu                    //if(shared_data->y != thread->readMiscRegNoEffect(MISCREG_Y))
5213790Sgblack@eecs.umich.edu                    if(shared_data->y !=
5223790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 1))
5233748Sgblack@eecs.umich.edu                        diffY = true;
5244172Ssaidi@eecs.umich.edu                    if(shared_data->fsr != thread->readMiscRegNoEffect(MISCREG_FSR)) {
5254001Ssaidi@eecs.umich.edu                        diffFsr = true;
5264011Ssaidi@eecs.umich.edu                        if (mbits(shared_data->fsr, 63,10) ==
5274172Ssaidi@eecs.umich.edu                                mbits(thread->readMiscRegNoEffect(MISCREG_FSR), 63,10)) {
5284172Ssaidi@eecs.umich.edu                            thread->setMiscRegNoEffect(MISCREG_FSR, shared_data->fsr);
5294011Ssaidi@eecs.umich.edu                            diffFsr = false;
5304011Ssaidi@eecs.umich.edu                        }
5314011Ssaidi@eecs.umich.edu                    }
5324172Ssaidi@eecs.umich.edu                    //if(shared_data->ccr != thread->readMiscRegNoEffect(MISCREG_CCR))
5333790Sgblack@eecs.umich.edu                    if(shared_data->ccr !=
5343790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 2))
5353748Sgblack@eecs.umich.edu                        diffCcr = true;
5364172Ssaidi@eecs.umich.edu                    if(shared_data->gl != thread->readMiscRegNoEffect(MISCREG_GL))
5373748Sgblack@eecs.umich.edu                        diffGl = true;
5384172Ssaidi@eecs.umich.edu                    if(shared_data->asi != thread->readMiscRegNoEffect(MISCREG_ASI))
5393748Sgblack@eecs.umich.edu                        diffAsi = true;
5404172Ssaidi@eecs.umich.edu                    if(shared_data->pil != thread->readMiscRegNoEffect(MISCREG_PIL))
5413748Sgblack@eecs.umich.edu                        diffPil = true;
5424172Ssaidi@eecs.umich.edu                    if(shared_data->cwp != thread->readMiscRegNoEffect(MISCREG_CWP))
5433748Sgblack@eecs.umich.edu                        diffCwp = true;
5444172Ssaidi@eecs.umich.edu                    //if(shared_data->cansave != thread->readMiscRegNoEffect(MISCREG_CANSAVE))
5453790Sgblack@eecs.umich.edu                    if(shared_data->cansave !=
5463790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 3))
5473748Sgblack@eecs.umich.edu                        diffCansave = true;
5483790Sgblack@eecs.umich.edu                    //if(shared_data->canrestore !=
5494172Ssaidi@eecs.umich.edu                    //	    thread->readMiscRegNoEffect(MISCREG_CANRESTORE))
5503748Sgblack@eecs.umich.edu                    if(shared_data->canrestore !=
5513989Ssaidi@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 4))
5523748Sgblack@eecs.umich.edu                        diffCanrestore = true;
5534172Ssaidi@eecs.umich.edu                    //if(shared_data->otherwin != thread->readMiscRegNoEffect(MISCREG_OTHERWIN))
5543790Sgblack@eecs.umich.edu                    if(shared_data->otherwin !=
5553989Ssaidi@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 6))
5563748Sgblack@eecs.umich.edu                        diffOtherwin = true;
5574172Ssaidi@eecs.umich.edu                    //if(shared_data->cleanwin != thread->readMiscRegNoEffect(MISCREG_CLEANWIN))
5583790Sgblack@eecs.umich.edu                    if(shared_data->cleanwin !=
5593989Ssaidi@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 5))
5603748Sgblack@eecs.umich.edu                        diffCleanwin = true;
5613748Sgblack@eecs.umich.edu
5623880Ssaidi@eecs.umich.edu                    for (int i = 0; i < 64; i++) {
5633880Ssaidi@eecs.umich.edu                        if (shared_data->itb[i] !=  thread->getITBPtr()->TteRead(i))
5643880Ssaidi@eecs.umich.edu                                diffTlb = true;
5653880Ssaidi@eecs.umich.edu                        if (shared_data->dtb[i] !=  thread->getDTBPtr()->TteRead(i))
5663880Ssaidi@eecs.umich.edu                                diffTlb = true;
5673880Ssaidi@eecs.umich.edu                    }
5683880Ssaidi@eecs.umich.edu
5694008Ssaidi@eecs.umich.edu                    if (diffPC || diffCC || diffInst || diffIntRegs ||
5703931Ssaidi@eecs.umich.edu                         diffFpRegs || diffTpc || diffTnpc || diffTstate ||
5713931Ssaidi@eecs.umich.edu                         diffTt || diffHpstate || diffHtstate || diffHtba ||
5724001Ssaidi@eecs.umich.edu                         diffPstate || diffY || diffCcr || diffTl || diffFsr ||
5734001Ssaidi@eecs.umich.edu                         diffGl || diffAsi || diffPil || diffCwp || diffCansave ||
5743931Ssaidi@eecs.umich.edu                         diffCanrestore || diffOtherwin || diffCleanwin || diffTlb)
5754008Ssaidi@eecs.umich.edu                       {
5763863Ssaidi@eecs.umich.edu
5773584Ssaidi@eecs.umich.edu                        outs << "Differences found between M5 and Legion:";
5783584Ssaidi@eecs.umich.edu                        if (diffPC)
5793584Ssaidi@eecs.umich.edu                            outs << " [PC]";
5803814Ssaidi@eecs.umich.edu                        if (diffCC)
5813814Ssaidi@eecs.umich.edu                            outs << " [CC]";
5823584Ssaidi@eecs.umich.edu                        if (diffInst)
5833584Ssaidi@eecs.umich.edu                            outs << " [Instruction]";
5843931Ssaidi@eecs.umich.edu                        if (diffIntRegs)
5853584Ssaidi@eecs.umich.edu                            outs << " [IntRegs]";
5863931Ssaidi@eecs.umich.edu                        if (diffFpRegs)
5873931Ssaidi@eecs.umich.edu                            outs << " [FpRegs]";
5883748Sgblack@eecs.umich.edu                        if (diffTpc)
5893748Sgblack@eecs.umich.edu                            outs << " [Tpc]";
5903748Sgblack@eecs.umich.edu                        if (diffTnpc)
5913748Sgblack@eecs.umich.edu                            outs << " [Tnpc]";
5923748Sgblack@eecs.umich.edu                        if (diffTstate)
5933748Sgblack@eecs.umich.edu                            outs << " [Tstate]";
5943748Sgblack@eecs.umich.edu                        if (diffTt)
5953748Sgblack@eecs.umich.edu                            outs << " [Tt]";
5963748Sgblack@eecs.umich.edu                        if (diffHpstate)
5973748Sgblack@eecs.umich.edu                            outs << " [Hpstate]";
5983748Sgblack@eecs.umich.edu                        if (diffHtstate)
5993748Sgblack@eecs.umich.edu                            outs << " [Htstate]";
6003748Sgblack@eecs.umich.edu                        if (diffHtba)
6013748Sgblack@eecs.umich.edu                            outs << " [Htba]";
6023748Sgblack@eecs.umich.edu                        if (diffPstate)
6033748Sgblack@eecs.umich.edu                            outs << " [Pstate]";
6043748Sgblack@eecs.umich.edu                        if (diffY)
6053748Sgblack@eecs.umich.edu                            outs << " [Y]";
6064001Ssaidi@eecs.umich.edu                        if (diffFsr)
6074001Ssaidi@eecs.umich.edu                            outs << " [FSR]";
6083748Sgblack@eecs.umich.edu                        if (diffCcr)
6093748Sgblack@eecs.umich.edu                            outs << " [Ccr]";
6103748Sgblack@eecs.umich.edu                        if (diffTl)
6113748Sgblack@eecs.umich.edu                            outs << " [Tl]";
6123748Sgblack@eecs.umich.edu                        if (diffGl)
6133748Sgblack@eecs.umich.edu                            outs << " [Gl]";
6143748Sgblack@eecs.umich.edu                        if (diffAsi)
6153748Sgblack@eecs.umich.edu                            outs << " [Asi]";
6163748Sgblack@eecs.umich.edu                        if (diffPil)
6173748Sgblack@eecs.umich.edu                            outs << " [Pil]";
6183748Sgblack@eecs.umich.edu                        if (diffCwp)
6193748Sgblack@eecs.umich.edu                            outs << " [Cwp]";
6203748Sgblack@eecs.umich.edu                        if (diffCansave)
6213748Sgblack@eecs.umich.edu                            outs << " [Cansave]";
6223748Sgblack@eecs.umich.edu                        if (diffCanrestore)
6233748Sgblack@eecs.umich.edu                            outs << " [Canrestore]";
6243748Sgblack@eecs.umich.edu                        if (diffOtherwin)
6253748Sgblack@eecs.umich.edu                            outs << " [Otherwin]";
6263748Sgblack@eecs.umich.edu                        if (diffCleanwin)
6273748Sgblack@eecs.umich.edu                            outs << " [Cleanwin]";
6283880Ssaidi@eecs.umich.edu                        if (diffTlb)
6293880Ssaidi@eecs.umich.edu                            outs << " [Tlb]";
6303603Ssaidi@eecs.umich.edu                        outs << endl << endl;
6313584Ssaidi@eecs.umich.edu
6323603Ssaidi@eecs.umich.edu                        outs << right << setfill(' ') << setw(15)
6333584Ssaidi@eecs.umich.edu                             << "M5 PC: " << "0x"<< setw(16) << setfill('0')
6343603Ssaidi@eecs.umich.edu                             << hex << m5Pc << endl;
6353584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
6363584Ssaidi@eecs.umich.edu                             << "Legion PC: " << "0x"<< setw(16) << setfill('0') << hex
6373603Ssaidi@eecs.umich.edu                             << lgnPc << endl << endl;
6383584Ssaidi@eecs.umich.edu
6393814Ssaidi@eecs.umich.edu                        outs << right << setfill(' ') << setw(15)
6403814Ssaidi@eecs.umich.edu                             << "M5 CC: " << "0x"<< setw(16) << setfill('0')
6413814Ssaidi@eecs.umich.edu                             << hex << thread->getCpuPtr()->instCount() << endl;
6423814Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
6433814Ssaidi@eecs.umich.edu                             << "Legion CC: " << "0x"<< setw(16) << setfill('0') << hex
6443814Ssaidi@eecs.umich.edu                             << shared_data->cycle_count << endl << endl;
6453814Ssaidi@eecs.umich.edu
6463584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
6473584Ssaidi@eecs.umich.edu                             << "M5 Inst: "  << "0x"<< setw(8)
6483584Ssaidi@eecs.umich.edu                             << setfill('0') << hex << staticInst->machInst
6493603Ssaidi@eecs.umich.edu                             << staticInst->disassemble(m5Pc, debugSymbolTable)
6503584Ssaidi@eecs.umich.edu                             << endl;
6513584Ssaidi@eecs.umich.edu
6524266Sgblack@eecs.umich.edu                        predecoder.setTC(thread);
6534594Sgblack@eecs.umich.edu                        predecoder.moreBytes(m5Pc, m5Pc,
6544565Sgblack@eecs.umich.edu                                shared_data->instruction);
6554266Sgblack@eecs.umich.edu
6564359Sgblack@eecs.umich.edu                        assert(predecoder.extMachInstReady());
6574266Sgblack@eecs.umich.edu
6583748Sgblack@eecs.umich.edu                        StaticInstPtr legionInst =
6594572Sacolyte@umich.edu                            StaticInst::decode(predecoder.getExtMachInst(), lgnPc);
6603584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
6613584Ssaidi@eecs.umich.edu                             << " Legion Inst: "
6623584Ssaidi@eecs.umich.edu                             << "0x" << setw(8) << setfill('0') << hex
6633584Ssaidi@eecs.umich.edu                             << shared_data->instruction
6643603Ssaidi@eecs.umich.edu                             << legionInst->disassemble(lgnPc, debugSymbolTable)
6653748Sgblack@eecs.umich.edu                             << endl << endl;
6663584Ssaidi@eecs.umich.edu
6673748Sgblack@eecs.umich.edu                        printSectionHeader(outs, "General State");
6683748Sgblack@eecs.umich.edu                        printColumnLabels(outs);
6693748Sgblack@eecs.umich.edu                        printRegPair(outs, "HPstate",
6704172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_HPSTATE),
6713748Sgblack@eecs.umich.edu                                shared_data->hpstate | (1 << 11));
6723748Sgblack@eecs.umich.edu                        printRegPair(outs, "Htba",
6734172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_HTBA),
6743748Sgblack@eecs.umich.edu                                shared_data->htba);
6753748Sgblack@eecs.umich.edu                        printRegPair(outs, "Pstate",
6764172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_PSTATE),
6773748Sgblack@eecs.umich.edu                                shared_data->pstate);
6783748Sgblack@eecs.umich.edu                        printRegPair(outs, "Y",
6794172Ssaidi@eecs.umich.edu                                //thread->readMiscRegNoEffect(MISCREG_Y),
6803989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 1),
6813748Sgblack@eecs.umich.edu                                shared_data->y);
6824001Ssaidi@eecs.umich.edu                        printRegPair(outs, "FSR",
6834172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_FSR),
6844001Ssaidi@eecs.umich.edu                                shared_data->fsr);
6853748Sgblack@eecs.umich.edu                        printRegPair(outs, "Ccr",
6864172Ssaidi@eecs.umich.edu                                //thread->readMiscRegNoEffect(MISCREG_CCR),
6873989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 2),
6883748Sgblack@eecs.umich.edu                                shared_data->ccr);
6893748Sgblack@eecs.umich.edu                        printRegPair(outs, "Tl",
6904172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_TL),
6913748Sgblack@eecs.umich.edu                                shared_data->tl);
6923748Sgblack@eecs.umich.edu                        printRegPair(outs, "Gl",
6934172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_GL),
6943748Sgblack@eecs.umich.edu                                shared_data->gl);
6953748Sgblack@eecs.umich.edu                        printRegPair(outs, "Asi",
6964172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_ASI),
6973748Sgblack@eecs.umich.edu                                shared_data->asi);
6983748Sgblack@eecs.umich.edu                        printRegPair(outs, "Pil",
6994172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_PIL),
7003748Sgblack@eecs.umich.edu                                shared_data->pil);
7013748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cwp",
7024172Ssaidi@eecs.umich.edu                                thread->readMiscRegNoEffect(MISCREG_CWP),
7033748Sgblack@eecs.umich.edu                                shared_data->cwp);
7043748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cansave",
7054172Ssaidi@eecs.umich.edu                                //thread->readMiscRegNoEffect(MISCREG_CANSAVE),
7063790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 3),
7073748Sgblack@eecs.umich.edu                                shared_data->cansave);
7083748Sgblack@eecs.umich.edu                        printRegPair(outs, "Canrestore",
7094172Ssaidi@eecs.umich.edu                                //thread->readMiscRegNoEffect(MISCREG_CANRESTORE),
7103790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 4),
7113748Sgblack@eecs.umich.edu                                shared_data->canrestore);
7123748Sgblack@eecs.umich.edu                        printRegPair(outs, "Otherwin",
7134172Ssaidi@eecs.umich.edu                                //thread->readMiscRegNoEffect(MISCREG_OTHERWIN),
7143989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 6),
7153748Sgblack@eecs.umich.edu                                shared_data->otherwin);
7163748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cleanwin",
7174172Ssaidi@eecs.umich.edu                                //thread->readMiscRegNoEffect(MISCREG_CLEANWIN),
7183989Ssaidi@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 5),
7193748Sgblack@eecs.umich.edu                                shared_data->cleanwin);
7203748Sgblack@eecs.umich.edu                        outs << endl;
7213748Sgblack@eecs.umich.edu                        for (int i = 1; i <= MaxTL; i++) {
7223748Sgblack@eecs.umich.edu                            printLevelHeader(outs, i);
7233748Sgblack@eecs.umich.edu                            printColumnLabels(outs);
7244172Ssaidi@eecs.umich.edu                            thread->setMiscRegNoEffect(MISCREG_TL, i);
7253748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tpc",
7264172Ssaidi@eecs.umich.edu                                    thread->readMiscRegNoEffect(MISCREG_TPC),
7273815Ssaidi@eecs.umich.edu                                    shared_data->tpc[i-1]);
7283748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tnpc",
7294172Ssaidi@eecs.umich.edu                                    thread->readMiscRegNoEffect(MISCREG_TNPC),
7303815Ssaidi@eecs.umich.edu                                    shared_data->tnpc[i-1]);
7313748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tstate",
7324172Ssaidi@eecs.umich.edu                                    thread->readMiscRegNoEffect(MISCREG_TSTATE),
7333815Ssaidi@eecs.umich.edu                                    shared_data->tstate[i-1]);
7343748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tt",
7354172Ssaidi@eecs.umich.edu                                    thread->readMiscRegNoEffect(MISCREG_TT),
7363815Ssaidi@eecs.umich.edu                                    shared_data->tt[i-1]);
7373748Sgblack@eecs.umich.edu                            printRegPair(outs, "Htstate",
7384172Ssaidi@eecs.umich.edu                                    thread->readMiscRegNoEffect(MISCREG_HTSTATE),
7393815Ssaidi@eecs.umich.edu                                    shared_data->htstate[i-1]);
7403748Sgblack@eecs.umich.edu                        }
7414172Ssaidi@eecs.umich.edu                        thread->setMiscRegNoEffect(MISCREG_TL, oldTl);
7423584Ssaidi@eecs.umich.edu                        outs << endl;
7433584Ssaidi@eecs.umich.edu
7443748Sgblack@eecs.umich.edu                        printSectionHeader(outs, "General Purpose Registers");
7453584Ssaidi@eecs.umich.edu                        static const char * regtypes[4] = {"%g", "%o", "%l", "%i"};
7463931Ssaidi@eecs.umich.edu                        for(int y = 0; y < 4; y++) {
7473931Ssaidi@eecs.umich.edu                            for(int x = 0; x < 8; x++) {
7483748Sgblack@eecs.umich.edu                                char label[8];
7493748Sgblack@eecs.umich.edu                                sprintf(label, "%s%d", regtypes[y], x);
7503748Sgblack@eecs.umich.edu                                printRegPair(outs, label,
7513748Sgblack@eecs.umich.edu                                        thread->readIntReg(y*8+x),
7523748Sgblack@eecs.umich.edu                                        shared_data->intregs[y*8+x]);
7533931Ssaidi@eecs.umich.edu                            }
7543931Ssaidi@eecs.umich.edu                        }
7553931Ssaidi@eecs.umich.edu                        if (diffFpRegs) {
7563931Ssaidi@eecs.umich.edu                            for (int x = 0; x < 32; x++) {
7573931Ssaidi@eecs.umich.edu                                char label[8];
7583931Ssaidi@eecs.umich.edu                                sprintf(label, "%%f%d", x);
7593931Ssaidi@eecs.umich.edu                                printRegPair(outs, label,
7604008Ssaidi@eecs.umich.edu                                 thread->readFloatRegBits(x*2,FloatRegFile::DoubleWidth),
7613931Ssaidi@eecs.umich.edu                                 shared_data->fpregs[x]);
7623584Ssaidi@eecs.umich.edu                            }
7633584Ssaidi@eecs.umich.edu                        }
7643903Ssaidi@eecs.umich.edu                        if (diffTlb) {
7653903Ssaidi@eecs.umich.edu                            printColumnLabels(outs);
7663903Ssaidi@eecs.umich.edu                            char label[8];
7673903Ssaidi@eecs.umich.edu                            for (int x = 0; x < 64; x++) {
7683903Ssaidi@eecs.umich.edu                                if (shared_data->itb[x] !=  ULL(0xFFFFFFFFFFFFFFFF) ||
7693903Ssaidi@eecs.umich.edu                                    thread->getITBPtr()->TteRead(x) != ULL(0xFFFFFFFFFFFFFFFF))  {
7703903Ssaidi@eecs.umich.edu                                        sprintf(label, "I-TLB:%02d", x);
7713903Ssaidi@eecs.umich.edu                                        printRegPair(outs, label, thread->getITBPtr()->TteRead(x),
7723903Ssaidi@eecs.umich.edu                                                shared_data->itb[x]);
7733903Ssaidi@eecs.umich.edu                                }
7743880Ssaidi@eecs.umich.edu                            }
7753903Ssaidi@eecs.umich.edu                            for (int x = 0; x < 64; x++) {
7763903Ssaidi@eecs.umich.edu                                if (shared_data->dtb[x] !=  ULL(0xFFFFFFFFFFFFFFFF) ||
7773903Ssaidi@eecs.umich.edu                                    thread->getDTBPtr()->TteRead(x) != ULL(0xFFFFFFFFFFFFFFFF))  {
7783903Ssaidi@eecs.umich.edu                                        sprintf(label, "D-TLB:%02d", x);
7793903Ssaidi@eecs.umich.edu                                        printRegPair(outs, label, thread->getDTBPtr()->TteRead(x),
7803903Ssaidi@eecs.umich.edu                                                shared_data->dtb[x]);
7813903Ssaidi@eecs.umich.edu                                }
7823903Ssaidi@eecs.umich.edu                            }
7833903Ssaidi@eecs.umich.edu                            thread->getITBPtr()->dumpAll();
7843903Ssaidi@eecs.umich.edu                            thread->getDTBPtr()->dumpAll();
7853880Ssaidi@eecs.umich.edu                        }
7863826Ssaidi@eecs.umich.edu
7873825Ssaidi@eecs.umich.edu                        diffcount++;
7884011Ssaidi@eecs.umich.edu                        if (diffcount > 3)
7893825Ssaidi@eecs.umich.edu                            fatal("Differences found between Legion and M5\n");
7903892Ssaidi@eecs.umich.edu                    } else
7913892Ssaidi@eecs.umich.edu                        diffcount = 0;
7923584Ssaidi@eecs.umich.edu
7933584Ssaidi@eecs.umich.edu                    compared = true;
7943584Ssaidi@eecs.umich.edu                    shared_data->flags = OWN_LEGION;
7953506Ssaidi@eecs.umich.edu                }
7963584Ssaidi@eecs.umich.edu            } // while
7973584Ssaidi@eecs.umich.edu        } // if not microop
7983506Ssaidi@eecs.umich.edu    }
7993584Ssaidi@eecs.umich.edu#endif
8002SN/A}
8012SN/A
8024054Sbinkertn@umich.edu/* namespace Trace */ }
803