exetrace.cc revision 3790
12SN/A/*
21762SN/A * Copyright (c) 2001-2005 The Regents of The University of Michigan
32SN/A * All rights reserved.
42SN/A *
52SN/A * Redistribution and use in source and binary forms, with or without
62SN/A * modification, are permitted provided that the following conditions are
72SN/A * met: redistributions of source code must retain the above copyright
82SN/A * notice, this list of conditions and the following disclaimer;
92SN/A * redistributions in binary form must reproduce the above copyright
102SN/A * notice, this list of conditions and the following disclaimer in the
112SN/A * documentation and/or other materials provided with the distribution;
122SN/A * neither the name of the copyright holders nor the names of its
132SN/A * contributors may be used to endorse or promote products derived from
142SN/A * this software without specific prior written permission.
152SN/A *
162SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
172SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
182SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
192SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
202SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
212SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
222SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
232SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
242SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
252SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
262SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
272665Ssaidi@eecs.umich.edu *
282665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
292665Ssaidi@eecs.umich.edu *          Lisa Hsu
302665Ssaidi@eecs.umich.edu *          Nathan Binkert
312665Ssaidi@eecs.umich.edu *          Steve Raasch
322SN/A */
332SN/A
342SN/A#include <fstream>
352SN/A#include <iomanip>
363506Ssaidi@eecs.umich.edu#include <sys/ipc.h>
373506Ssaidi@eecs.umich.edu#include <sys/shm.h>
382SN/A
392973Sgblack@eecs.umich.edu#include "arch/regfile.hh"
403584Ssaidi@eecs.umich.edu#include "arch/utility.hh"
4156SN/A#include "base/loader/symtab.hh"
423614Sgblack@eecs.umich.edu#include "config/full_system.hh"
431717SN/A#include "cpu/base.hh"
442518SN/A#include "cpu/exetrace.hh"
4556SN/A#include "cpu/static_inst.hh"
462518SN/A#include "sim/param.hh"
472518SN/A#include "sim/system.hh"
482SN/A
493614Sgblack@eecs.umich.edu#if FULL_SYSTEM
503614Sgblack@eecs.umich.edu#include "arch/tlb.hh"
513614Sgblack@eecs.umich.edu#endif
523614Sgblack@eecs.umich.edu
533065Sgblack@eecs.umich.edu//XXX This is temporary
543065Sgblack@eecs.umich.edu#include "arch/isa_specific.hh"
553506Ssaidi@eecs.umich.edu#include "cpu/m5legion_interface.h"
563065Sgblack@eecs.umich.edu
572SN/Ausing namespace std;
582973Sgblack@eecs.umich.eduusing namespace TheISA;
592SN/A
603506Ssaidi@eecs.umich.edunamespace Trace {
613506Ssaidi@eecs.umich.eduSharedData *shared_data = NULL;
623506Ssaidi@eecs.umich.edu}
633506Ssaidi@eecs.umich.edu
642SN/A////////////////////////////////////////////////////////////////////////
652SN/A//
662SN/A//  Methods for the InstRecord object
672SN/A//
682SN/A
693748Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA
703748Sgblack@eecs.umich.edu
713748Sgblack@eecs.umich.eduinline char * genCenteredLabel(int length, char * buffer, char * label)
723748Sgblack@eecs.umich.edu{
733748Sgblack@eecs.umich.edu    int labelLength = strlen(label);
743748Sgblack@eecs.umich.edu    assert(labelLength <= length);
753748Sgblack@eecs.umich.edu    int leftPad = (length - labelLength) / 2;
763748Sgblack@eecs.umich.edu    int rightPad = length - leftPad - labelLength;
773748Sgblack@eecs.umich.edu    char format[64];
783748Sgblack@eecs.umich.edu    sprintf(format, "%%%ds%%s%%%ds", leftPad, rightPad);
793748Sgblack@eecs.umich.edu    sprintf(buffer, format, "", label, "");
803748Sgblack@eecs.umich.edu    return buffer;
813748Sgblack@eecs.umich.edu}
823748Sgblack@eecs.umich.edu
833748Sgblack@eecs.umich.eduinline void printRegPair(ostream & os, char const * title, uint64_t a, uint64_t b)
843748Sgblack@eecs.umich.edu{
853748Sgblack@eecs.umich.edu    ccprintf(os, "  %16s  |  %#018x   %s   %#-018x  \n",
863748Sgblack@eecs.umich.edu            title, a, (a == b) ? "|" : "X", b);
873748Sgblack@eecs.umich.edu}
883748Sgblack@eecs.umich.edu
893748Sgblack@eecs.umich.eduinline void printColumnLabels(ostream & os)
903748Sgblack@eecs.umich.edu{
913748Sgblack@eecs.umich.edu    static char * regLabel = genCenteredLabel(16, new char[17], "Register");
923748Sgblack@eecs.umich.edu    static char * m5Label = genCenteredLabel(18, new char[18], "M5");
933748Sgblack@eecs.umich.edu    static char * legionLabel = genCenteredLabel(18, new char[18], "Legion");
943748Sgblack@eecs.umich.edu    ccprintf(os, "  %s  |  %s   |   %s  \n", regLabel, m5Label, legionLabel);
953748Sgblack@eecs.umich.edu    ccprintf(os, "--------------------+-----------------------+-----------------------\n");
963748Sgblack@eecs.umich.edu}
973748Sgblack@eecs.umich.edu
983748Sgblack@eecs.umich.eduinline void printSectionHeader(ostream & os, char * name)
993748Sgblack@eecs.umich.edu{
1003748Sgblack@eecs.umich.edu    char sectionString[70];
1013748Sgblack@eecs.umich.edu    genCenteredLabel(69, sectionString, name);
1023748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1033748Sgblack@eecs.umich.edu    ccprintf(os, "%69s\n", sectionString);
1043748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1053748Sgblack@eecs.umich.edu}
1063748Sgblack@eecs.umich.edu
1073748Sgblack@eecs.umich.eduinline void printLevelHeader(ostream & os, int level)
1083748Sgblack@eecs.umich.edu{
1093748Sgblack@eecs.umich.edu    char sectionString[70];
1103748Sgblack@eecs.umich.edu    char levelName[70];
1113748Sgblack@eecs.umich.edu    sprintf(levelName, "Trap stack level %d", level);
1123748Sgblack@eecs.umich.edu    genCenteredLabel(69, sectionString, levelName);
1133748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1143748Sgblack@eecs.umich.edu    ccprintf(os, "%69s\n", sectionString);
1153748Sgblack@eecs.umich.edu    ccprintf(os, "====================================================================\n");
1163748Sgblack@eecs.umich.edu}
1173748Sgblack@eecs.umich.edu
1183748Sgblack@eecs.umich.edu#endif
1192SN/A
1202SN/Avoid
1212SN/ATrace::InstRecord::dump(ostream &outs)
1222SN/A{
1232973Sgblack@eecs.umich.edu    if (flags[PRINT_REG_DELTA])
1242973Sgblack@eecs.umich.edu    {
1253065Sgblack@eecs.umich.edu#if THE_ISA == SPARC_ISA
1263380Sgblack@eecs.umich.edu        //Don't print what happens for each micro-op, just print out
1273380Sgblack@eecs.umich.edu        //once at the last op, and for regular instructions.
1283380Sgblack@eecs.umich.edu        if(!staticInst->isMicroOp() || staticInst->isLastMicroOp())
1293380Sgblack@eecs.umich.edu        {
1303380Sgblack@eecs.umich.edu            static uint64_t regs[32] = {
1313380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
1323380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
1333380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0,
1343380Sgblack@eecs.umich.edu                0, 0, 0, 0, 0, 0, 0, 0};
1353380Sgblack@eecs.umich.edu            static uint64_t ccr = 0;
1363380Sgblack@eecs.umich.edu            static uint64_t y = 0;
1373380Sgblack@eecs.umich.edu            static uint64_t floats[32];
1383380Sgblack@eecs.umich.edu            uint64_t newVal;
1393380Sgblack@eecs.umich.edu            static const char * prefixes[4] = {"G", "O", "L", "I"};
1403065Sgblack@eecs.umich.edu
1413588Sgblack@eecs.umich.edu            outs << hex;
1423588Sgblack@eecs.umich.edu            outs << "PC = " << thread->readNextPC();
1433588Sgblack@eecs.umich.edu            outs << " NPC = " << thread->readNextNPC();
1443790Sgblack@eecs.umich.edu            newVal = thread->readIntReg(SparcISA::NumIntArchRegs + 2);
1453790Sgblack@eecs.umich.edu            //newVal = thread->readMiscReg(SparcISA::MISCREG_CCR);
1463380Sgblack@eecs.umich.edu            if(newVal != ccr)
1473059Sgblack@eecs.umich.edu            {
1483588Sgblack@eecs.umich.edu                outs << " CCR = " << newVal;
1493380Sgblack@eecs.umich.edu                ccr = newVal;
1503380Sgblack@eecs.umich.edu            }
1513790Sgblack@eecs.umich.edu            newVal = thread->readIntReg(SparcISA::NumIntArchRegs + 1);
1523790Sgblack@eecs.umich.edu            //newVal = thread->readMiscReg(SparcISA::MISCREG_Y);
1533380Sgblack@eecs.umich.edu            if(newVal != y)
1543380Sgblack@eecs.umich.edu            {
1553588Sgblack@eecs.umich.edu                outs << " Y = " << newVal;
1563380Sgblack@eecs.umich.edu                y = newVal;
1573380Sgblack@eecs.umich.edu            }
1583380Sgblack@eecs.umich.edu            for(int y = 0; y < 4; y++)
1593380Sgblack@eecs.umich.edu            {
1603380Sgblack@eecs.umich.edu                for(int x = 0; x < 8; x++)
1613059Sgblack@eecs.umich.edu                {
1623380Sgblack@eecs.umich.edu                    int index = x + 8 * y;
1633380Sgblack@eecs.umich.edu                    newVal = thread->readIntReg(index);
1643380Sgblack@eecs.umich.edu                    if(regs[index] != newVal)
1653380Sgblack@eecs.umich.edu                    {
1663588Sgblack@eecs.umich.edu                        outs << " " << prefixes[y] << dec << x << " = " << hex << newVal;
1673380Sgblack@eecs.umich.edu                        regs[index] = newVal;
1683380Sgblack@eecs.umich.edu                    }
1693059Sgblack@eecs.umich.edu                }
1703059Sgblack@eecs.umich.edu            }
1713380Sgblack@eecs.umich.edu            for(int y = 0; y < 32; y++)
1723380Sgblack@eecs.umich.edu            {
1733380Sgblack@eecs.umich.edu                newVal = thread->readFloatRegBits(2 * y, 64);
1743380Sgblack@eecs.umich.edu                if(floats[y] != newVal)
1753380Sgblack@eecs.umich.edu                {
1763588Sgblack@eecs.umich.edu                    outs << " F" << dec << (2 * y) << " = " << hex << newVal;
1773380Sgblack@eecs.umich.edu                    floats[y] = newVal;
1783380Sgblack@eecs.umich.edu                }
1793380Sgblack@eecs.umich.edu            }
1803588Sgblack@eecs.umich.edu            outs << dec << endl;
1813059Sgblack@eecs.umich.edu        }
1823065Sgblack@eecs.umich.edu#endif
1832973Sgblack@eecs.umich.edu    }
1842973Sgblack@eecs.umich.edu    else if (flags[INTEL_FORMAT]) {
1851968SN/A#if FULL_SYSTEM
1863064Sgblack@eecs.umich.edu        bool is_trace_system = (thread->getCpuPtr()->system->name() == trace_system);
1871968SN/A#else
1881968SN/A        bool is_trace_system = true;
1891968SN/A#endif
1901968SN/A        if (is_trace_system) {
1911967SN/A            ccprintf(outs, "%7d ) ", cycle);
1921967SN/A            outs << "0x" << hex << PC << ":\t";
1931967SN/A            if (staticInst->isLoad()) {
1941967SN/A                outs << "<RD 0x" << hex << addr;
1951967SN/A                outs << ">";
1961967SN/A            } else if (staticInst->isStore()) {
1971967SN/A                outs << "<WR 0x" << hex << addr;
1981967SN/A                outs << ">";
1991967SN/A            }
2001967SN/A            outs << endl;
2011904SN/A        }
2021904SN/A    } else {
2031904SN/A        if (flags[PRINT_CYCLE])
2041904SN/A            ccprintf(outs, "%7d: ", cycle);
205452SN/A
2063064Sgblack@eecs.umich.edu        outs << thread->getCpuPtr()->name() << " ";
2072SN/A
2081904SN/A        if (flags[TRACE_MISSPEC])
2091904SN/A            outs << (misspeculating ? "-" : "+") << " ";
2102SN/A
2111904SN/A        if (flags[PRINT_THREAD_NUM])
2123064Sgblack@eecs.umich.edu            outs << "T" << thread->getThreadNum() << " : ";
2132SN/A
2142SN/A
2151904SN/A        std::string sym_str;
2161904SN/A        Addr sym_addr;
2171904SN/A        if (debugSymbolTable
2182299SN/A            && debugSymbolTable->findNearestSymbol(PC, sym_str, sym_addr)
2192299SN/A            && flags[PC_SYMBOL]) {
2201904SN/A            if (PC != sym_addr)
2211904SN/A                sym_str += csprintf("+%d", PC - sym_addr);
2221904SN/A            outs << "@" << sym_str << " : ";
2231904SN/A        }
2241904SN/A        else {
2251904SN/A            outs << "0x" << hex << PC << " : ";
2261904SN/A        }
227452SN/A
2281904SN/A        //
2291904SN/A        //  Print decoded instruction
2301904SN/A        //
2312SN/A
2322SN/A#if defined(__GNUC__) && (__GNUC__ < 3)
2331904SN/A        // There's a bug in gcc 2.x library that prevents setw()
2341904SN/A        // from working properly on strings
2351904SN/A        string mc(staticInst->disassemble(PC, debugSymbolTable));
2361904SN/A        while (mc.length() < 26)
2371904SN/A            mc += " ";
2381904SN/A        outs << mc;
2392SN/A#else
2401904SN/A        outs << setw(26) << left << staticInst->disassemble(PC, debugSymbolTable);
2412SN/A#endif
2422SN/A
2431904SN/A        outs << " : ";
2442SN/A
2451904SN/A        if (flags[PRINT_OP_CLASS]) {
2461904SN/A            outs << opClassStrings[staticInst->opClass()] << " : ";
2471904SN/A        }
2481904SN/A
2491904SN/A        if (flags[PRINT_RESULT_DATA] && data_status != DataInvalid) {
2501904SN/A            outs << " D=";
2511904SN/A#if 0
2521904SN/A            if (data_status == DataDouble)
2531904SN/A                ccprintf(outs, "%f", data.as_double);
2541904SN/A            else
2551904SN/A                ccprintf(outs, "%#018x", data.as_int);
2561904SN/A#else
2571904SN/A            ccprintf(outs, "%#018x", data.as_int);
2581904SN/A#endif
2591904SN/A        }
2601904SN/A
2611904SN/A        if (flags[PRINT_EFF_ADDR] && addr_valid)
2621904SN/A            outs << " A=0x" << hex << addr;
2631904SN/A
2641904SN/A        if (flags[PRINT_INT_REGS] && regs_valid) {
2652525SN/A            for (int i = 0; i < TheISA::NumIntRegs;)
2661904SN/A                for (int j = i + 1; i <= j; i++)
2672525SN/A                    ccprintf(outs, "r%02d = %#018x%s", i,
2682525SN/A                            iregs->regs.readReg(i),
2692525SN/A                            ((i == j) ? "\n" : "    "));
2701904SN/A            outs << "\n";
2711904SN/A        }
2721904SN/A
2731904SN/A        if (flags[PRINT_FETCH_SEQ] && fetch_seq_valid)
2741904SN/A            outs << "  FetchSeq=" << dec << fetch_seq;
2751904SN/A
2761904SN/A        if (flags[PRINT_CP_SEQ] && cp_seq_valid)
2771904SN/A            outs << "  CPSeq=" << dec << cp_seq;
2781967SN/A
2791967SN/A        //
2801967SN/A        //  End of line...
2811967SN/A        //
2821967SN/A        outs << endl;
2832SN/A    }
2843584Ssaidi@eecs.umich.edu#if THE_ISA == SPARC_ISA
2853506Ssaidi@eecs.umich.edu    // Compare
2863506Ssaidi@eecs.umich.edu    if (flags[LEGION_LOCKSTEP])
2873506Ssaidi@eecs.umich.edu    {
2883506Ssaidi@eecs.umich.edu        bool compared = false;
2893506Ssaidi@eecs.umich.edu        bool diffPC   = false;
2903506Ssaidi@eecs.umich.edu        bool diffInst = false;
2913506Ssaidi@eecs.umich.edu        bool diffRegs = false;
2923748Sgblack@eecs.umich.edu        bool diffTpc = false;
2933748Sgblack@eecs.umich.edu        bool diffTnpc = false;
2943748Sgblack@eecs.umich.edu        bool diffTstate = false;
2953748Sgblack@eecs.umich.edu        bool diffTt = false;
2963748Sgblack@eecs.umich.edu        bool diffTba = false;
2973748Sgblack@eecs.umich.edu        bool diffHpstate = false;
2983748Sgblack@eecs.umich.edu        bool diffHtstate = false;
2993748Sgblack@eecs.umich.edu        bool diffHtba = false;
3003748Sgblack@eecs.umich.edu        bool diffPstate = false;
3013748Sgblack@eecs.umich.edu        bool diffY = false;
3023748Sgblack@eecs.umich.edu        bool diffCcr = false;
3033748Sgblack@eecs.umich.edu        bool diffTl = false;
3043748Sgblack@eecs.umich.edu        bool diffGl = false;
3053748Sgblack@eecs.umich.edu        bool diffAsi = false;
3063748Sgblack@eecs.umich.edu        bool diffPil = false;
3073748Sgblack@eecs.umich.edu        bool diffCwp = false;
3083748Sgblack@eecs.umich.edu        bool diffCansave = false;
3093748Sgblack@eecs.umich.edu        bool diffCanrestore = false;
3103748Sgblack@eecs.umich.edu        bool diffOtherwin = false;
3113748Sgblack@eecs.umich.edu        bool diffCleanwin = false;
3123603Ssaidi@eecs.umich.edu        Addr m5Pc, lgnPc;
3133603Ssaidi@eecs.umich.edu
3143506Ssaidi@eecs.umich.edu
3153584Ssaidi@eecs.umich.edu        if(!staticInst->isMicroOp() || staticInst->isLastMicroOp()) {
3163584Ssaidi@eecs.umich.edu            while (!compared) {
3173584Ssaidi@eecs.umich.edu                if (shared_data->flags == OWN_M5) {
3183748Sgblack@eecs.umich.edu                    m5Pc = PC & TheISA::PAddrImplMask;
3193748Sgblack@eecs.umich.edu                    lgnPc = shared_data->pc & TheISA::PAddrImplMask;
3203603Ssaidi@eecs.umich.edu                    if (lgnPc != m5Pc)
3213584Ssaidi@eecs.umich.edu                       diffPC = true;
3223743Sgblack@eecs.umich.edu                    if (shared_data->instruction !=
3233743Sgblack@eecs.umich.edu                            (SparcISA::MachInst)staticInst->machInst) {
3243584Ssaidi@eecs.umich.edu                        diffInst = true;
3253743Sgblack@eecs.umich.edu                    }
3263754Sgblack@eecs.umich.edu                    for (int i = 0; i < TheISA::NumIntArchRegs; i++) {
3273603Ssaidi@eecs.umich.edu                        if (thread->readIntReg(i) != shared_data->intregs[i]) {
3283584Ssaidi@eecs.umich.edu                            diffRegs = true;
3293603Ssaidi@eecs.umich.edu                        }
3303584Ssaidi@eecs.umich.edu                    }
3313748Sgblack@eecs.umich.edu                    uint64_t oldTl = thread->readMiscReg(MISCREG_TL);
3323748Sgblack@eecs.umich.edu                    if (oldTl != shared_data->tl)
3333748Sgblack@eecs.umich.edu                        diffTl = true;
3343748Sgblack@eecs.umich.edu                    for (int i = 1; i <= MaxTL; i++) {
3353748Sgblack@eecs.umich.edu                        thread->setMiscReg(MISCREG_TL, i);
3363748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TPC) !=
3373748Sgblack@eecs.umich.edu                                shared_data->tpc[i])
3383748Sgblack@eecs.umich.edu                            diffTpc = true;
3393748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TNPC) !=
3403748Sgblack@eecs.umich.edu                                shared_data->tnpc[i])
3413748Sgblack@eecs.umich.edu                            diffTnpc = true;
3423748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TSTATE) !=
3433748Sgblack@eecs.umich.edu                                shared_data->tstate[i])
3443748Sgblack@eecs.umich.edu                            diffTstate = true;
3453748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_TT) !=
3463748Sgblack@eecs.umich.edu                                shared_data->tt[i])
3473748Sgblack@eecs.umich.edu                            diffTt = true;
3483748Sgblack@eecs.umich.edu                        if (thread->readMiscReg(MISCREG_HTSTATE) !=
3493748Sgblack@eecs.umich.edu                                shared_data->htstate[i])
3503748Sgblack@eecs.umich.edu                            diffHtstate = true;
3513748Sgblack@eecs.umich.edu                    }
3523748Sgblack@eecs.umich.edu                    thread->setMiscReg(MISCREG_TL, oldTl);
3533584Ssaidi@eecs.umich.edu
3543748Sgblack@eecs.umich.edu                    if(shared_data->tba != thread->readMiscReg(MISCREG_TBA))
3553748Sgblack@eecs.umich.edu                        diffTba = true;
3563748Sgblack@eecs.umich.edu                    //When the hpstate register is read by an instruction,
3573748Sgblack@eecs.umich.edu                    //legion has bit 11 set. When it's in storage, it doesn't.
3583748Sgblack@eecs.umich.edu                    //Since we don't directly support seperate interpretations
3593748Sgblack@eecs.umich.edu                    //of the registers like that, the bit is always set to 1 and
3603748Sgblack@eecs.umich.edu                    //we just don't compare it. It's not supposed to matter
3613748Sgblack@eecs.umich.edu                    //anyway.
3623748Sgblack@eecs.umich.edu                    if((shared_data->hpstate | (1 << 11)) != thread->readMiscReg(MISCREG_HPSTATE))
3633748Sgblack@eecs.umich.edu                        diffHpstate = true;
3643748Sgblack@eecs.umich.edu                    if(shared_data->htba != thread->readMiscReg(MISCREG_HTBA))
3653748Sgblack@eecs.umich.edu                        diffHtba = true;
3663748Sgblack@eecs.umich.edu                    if(shared_data->pstate != thread->readMiscReg(MISCREG_PSTATE))
3673748Sgblack@eecs.umich.edu                        diffPstate = true;
3683790Sgblack@eecs.umich.edu                    //if(shared_data->y != thread->readMiscReg(MISCREG_Y))
3693790Sgblack@eecs.umich.edu                    if(shared_data->y !=
3703790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 1))
3713748Sgblack@eecs.umich.edu                        diffY = true;
3723790Sgblack@eecs.umich.edu                    //if(shared_data->ccr != thread->readMiscReg(MISCREG_CCR))
3733790Sgblack@eecs.umich.edu                    if(shared_data->ccr !=
3743790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 2))
3753748Sgblack@eecs.umich.edu                        diffCcr = true;
3763748Sgblack@eecs.umich.edu                    if(shared_data->gl != thread->readMiscReg(MISCREG_GL))
3773748Sgblack@eecs.umich.edu                        diffGl = true;
3783748Sgblack@eecs.umich.edu                    if(shared_data->asi != thread->readMiscReg(MISCREG_ASI))
3793748Sgblack@eecs.umich.edu                        diffAsi = true;
3803748Sgblack@eecs.umich.edu                    if(shared_data->pil != thread->readMiscReg(MISCREG_PIL))
3813748Sgblack@eecs.umich.edu                        diffPil = true;
3823748Sgblack@eecs.umich.edu                    if(shared_data->cwp != thread->readMiscReg(MISCREG_CWP))
3833748Sgblack@eecs.umich.edu                        diffCwp = true;
3843790Sgblack@eecs.umich.edu                    //if(shared_data->cansave != thread->readMiscReg(MISCREG_CANSAVE))
3853790Sgblack@eecs.umich.edu                    if(shared_data->cansave !=
3863790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 3))
3873748Sgblack@eecs.umich.edu                        diffCansave = true;
3883790Sgblack@eecs.umich.edu                    //if(shared_data->canrestore !=
3893790Sgblack@eecs.umich.edu                    //	    thread->readMiscReg(MISCREG_CANRESTORE))
3903748Sgblack@eecs.umich.edu                    if(shared_data->canrestore !=
3913790Sgblack@eecs.umich.edu                            thread->readMiscReg(NumIntArchRegs + 4))
3923748Sgblack@eecs.umich.edu                        diffCanrestore = true;
3933790Sgblack@eecs.umich.edu                    //if(shared_data->otherwin != thread->readMiscReg(MISCREG_OTHERWIN))
3943790Sgblack@eecs.umich.edu                    if(shared_data->otherwin !=
3953790Sgblack@eecs.umich.edu                            thread->readIntReg(NumIntArchRegs + 5))
3963748Sgblack@eecs.umich.edu                        diffOtherwin = true;
3973790Sgblack@eecs.umich.edu                    //if(shared_data->cleanwin != thread->readMiscReg(MISCREG_CLEANWIN))
3983790Sgblack@eecs.umich.edu                    if(shared_data->cleanwin !=
3993790Sgblack@eecs.umich.edu                            thread->readMiscReg(NumIntArchRegs + 6))
4003748Sgblack@eecs.umich.edu                        diffCleanwin = true;
4013748Sgblack@eecs.umich.edu
4023748Sgblack@eecs.umich.edu                    if (diffPC || diffInst || diffRegs || diffTpc || diffTnpc ||
4033748Sgblack@eecs.umich.edu                            diffTstate || diffTt || diffHpstate ||
4043748Sgblack@eecs.umich.edu                            diffHtstate || diffHtba || diffPstate || diffY ||
4053748Sgblack@eecs.umich.edu                            diffCcr || diffTl || diffGl || diffAsi || diffPil ||
4063748Sgblack@eecs.umich.edu                            diffCwp || diffCansave || diffCanrestore ||
4073748Sgblack@eecs.umich.edu                            diffOtherwin || diffCleanwin) {
4083584Ssaidi@eecs.umich.edu                        outs << "Differences found between M5 and Legion:";
4093584Ssaidi@eecs.umich.edu                        if (diffPC)
4103584Ssaidi@eecs.umich.edu                            outs << " [PC]";
4113584Ssaidi@eecs.umich.edu                        if (diffInst)
4123584Ssaidi@eecs.umich.edu                            outs << " [Instruction]";
4133584Ssaidi@eecs.umich.edu                        if (diffRegs)
4143584Ssaidi@eecs.umich.edu                            outs << " [IntRegs]";
4153748Sgblack@eecs.umich.edu                        if (diffTpc)
4163748Sgblack@eecs.umich.edu                            outs << " [Tpc]";
4173748Sgblack@eecs.umich.edu                        if (diffTnpc)
4183748Sgblack@eecs.umich.edu                            outs << " [Tnpc]";
4193748Sgblack@eecs.umich.edu                        if (diffTstate)
4203748Sgblack@eecs.umich.edu                            outs << " [Tstate]";
4213748Sgblack@eecs.umich.edu                        if (diffTt)
4223748Sgblack@eecs.umich.edu                            outs << " [Tt]";
4233748Sgblack@eecs.umich.edu                        if (diffHpstate)
4243748Sgblack@eecs.umich.edu                            outs << " [Hpstate]";
4253748Sgblack@eecs.umich.edu                        if (diffHtstate)
4263748Sgblack@eecs.umich.edu                            outs << " [Htstate]";
4273748Sgblack@eecs.umich.edu                        if (diffHtba)
4283748Sgblack@eecs.umich.edu                            outs << " [Htba]";
4293748Sgblack@eecs.umich.edu                        if (diffPstate)
4303748Sgblack@eecs.umich.edu                            outs << " [Pstate]";
4313748Sgblack@eecs.umich.edu                        if (diffY)
4323748Sgblack@eecs.umich.edu                            outs << " [Y]";
4333748Sgblack@eecs.umich.edu                        if (diffCcr)
4343748Sgblack@eecs.umich.edu                            outs << " [Ccr]";
4353748Sgblack@eecs.umich.edu                        if (diffTl)
4363748Sgblack@eecs.umich.edu                            outs << " [Tl]";
4373748Sgblack@eecs.umich.edu                        if (diffGl)
4383748Sgblack@eecs.umich.edu                            outs << " [Gl]";
4393748Sgblack@eecs.umich.edu                        if (diffAsi)
4403748Sgblack@eecs.umich.edu                            outs << " [Asi]";
4413748Sgblack@eecs.umich.edu                        if (diffPil)
4423748Sgblack@eecs.umich.edu                            outs << " [Pil]";
4433748Sgblack@eecs.umich.edu                        if (diffCwp)
4443748Sgblack@eecs.umich.edu                            outs << " [Cwp]";
4453748Sgblack@eecs.umich.edu                        if (diffCansave)
4463748Sgblack@eecs.umich.edu                            outs << " [Cansave]";
4473748Sgblack@eecs.umich.edu                        if (diffCanrestore)
4483748Sgblack@eecs.umich.edu                            outs << " [Canrestore]";
4493748Sgblack@eecs.umich.edu                        if (diffOtherwin)
4503748Sgblack@eecs.umich.edu                            outs << " [Otherwin]";
4513748Sgblack@eecs.umich.edu                        if (diffCleanwin)
4523748Sgblack@eecs.umich.edu                            outs << " [Cleanwin]";
4533603Ssaidi@eecs.umich.edu                        outs << endl << endl;
4543584Ssaidi@eecs.umich.edu
4553603Ssaidi@eecs.umich.edu                        outs << right << setfill(' ') << setw(15)
4563584Ssaidi@eecs.umich.edu                             << "M5 PC: " << "0x"<< setw(16) << setfill('0')
4573603Ssaidi@eecs.umich.edu                             << hex << m5Pc << endl;
4583584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
4593584Ssaidi@eecs.umich.edu                             << "Legion PC: " << "0x"<< setw(16) << setfill('0') << hex
4603603Ssaidi@eecs.umich.edu                             << lgnPc << endl << endl;
4613584Ssaidi@eecs.umich.edu
4623584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
4633584Ssaidi@eecs.umich.edu                             << "M5 Inst: "  << "0x"<< setw(8)
4643584Ssaidi@eecs.umich.edu                             << setfill('0') << hex << staticInst->machInst
4653603Ssaidi@eecs.umich.edu                             << staticInst->disassemble(m5Pc, debugSymbolTable)
4663584Ssaidi@eecs.umich.edu                             << endl;
4673584Ssaidi@eecs.umich.edu
4683748Sgblack@eecs.umich.edu                        StaticInstPtr legionInst =
4693748Sgblack@eecs.umich.edu                            StaticInst::decode(makeExtMI(shared_data->instruction,
4703748Sgblack@eecs.umich.edu                                        thread));
4713584Ssaidi@eecs.umich.edu                        outs << setfill(' ') << setw(15)
4723584Ssaidi@eecs.umich.edu                             << " Legion Inst: "
4733584Ssaidi@eecs.umich.edu                             << "0x" << setw(8) << setfill('0') << hex
4743584Ssaidi@eecs.umich.edu                             << shared_data->instruction
4753603Ssaidi@eecs.umich.edu                             << legionInst->disassemble(lgnPc, debugSymbolTable)
4763748Sgblack@eecs.umich.edu                             << endl << endl;
4773584Ssaidi@eecs.umich.edu
4783748Sgblack@eecs.umich.edu                        printSectionHeader(outs, "General State");
4793748Sgblack@eecs.umich.edu                        printColumnLabels(outs);
4803748Sgblack@eecs.umich.edu                        printRegPair(outs, "HPstate",
4813748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_HPSTATE),
4823748Sgblack@eecs.umich.edu                                shared_data->hpstate | (1 << 11));
4833748Sgblack@eecs.umich.edu                        printRegPair(outs, "Htba",
4843748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_HTBA),
4853748Sgblack@eecs.umich.edu                                shared_data->htba);
4863748Sgblack@eecs.umich.edu                        printRegPair(outs, "Pstate",
4873748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_PSTATE),
4883748Sgblack@eecs.umich.edu                                shared_data->pstate);
4893748Sgblack@eecs.umich.edu                        printRegPair(outs, "Y",
4903790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_Y),
4913790Sgblack@eecs.umich.edu                                thread->readMiscReg(NumIntArchRegs + 1),
4923748Sgblack@eecs.umich.edu                                shared_data->y);
4933748Sgblack@eecs.umich.edu                        printRegPair(outs, "Ccr",
4943790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CCR),
4953790Sgblack@eecs.umich.edu                                thread->readMiscReg(NumIntArchRegs + 2),
4963748Sgblack@eecs.umich.edu                                shared_data->ccr);
4973748Sgblack@eecs.umich.edu                        printRegPair(outs, "Tl",
4983748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_TL),
4993748Sgblack@eecs.umich.edu                                shared_data->tl);
5003748Sgblack@eecs.umich.edu                        printRegPair(outs, "Gl",
5013748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_GL),
5023748Sgblack@eecs.umich.edu                                shared_data->gl);
5033748Sgblack@eecs.umich.edu                        printRegPair(outs, "Asi",
5043748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_ASI),
5053748Sgblack@eecs.umich.edu                                shared_data->asi);
5063748Sgblack@eecs.umich.edu                        printRegPair(outs, "Pil",
5073748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_PIL),
5083748Sgblack@eecs.umich.edu                                shared_data->pil);
5093748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cwp",
5103748Sgblack@eecs.umich.edu                                thread->readMiscReg(MISCREG_CWP),
5113748Sgblack@eecs.umich.edu                                shared_data->cwp);
5123748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cansave",
5133790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CANSAVE),
5143790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 3),
5153748Sgblack@eecs.umich.edu                                shared_data->cansave);
5163748Sgblack@eecs.umich.edu                        printRegPair(outs, "Canrestore",
5173790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CANRESTORE),
5183790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 4),
5193748Sgblack@eecs.umich.edu                                shared_data->canrestore);
5203748Sgblack@eecs.umich.edu                        printRegPair(outs, "Otherwin",
5213790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_OTHERWIN),
5223790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 5),
5233748Sgblack@eecs.umich.edu                                shared_data->otherwin);
5243748Sgblack@eecs.umich.edu                        printRegPair(outs, "Cleanwin",
5253790Sgblack@eecs.umich.edu                                //thread->readMiscReg(MISCREG_CLEANWIN),
5263790Sgblack@eecs.umich.edu                                thread->readIntReg(NumIntArchRegs + 6),
5273748Sgblack@eecs.umich.edu                                shared_data->cleanwin);
5283748Sgblack@eecs.umich.edu                        outs << endl;
5293748Sgblack@eecs.umich.edu                        for (int i = 1; i <= MaxTL; i++) {
5303748Sgblack@eecs.umich.edu                            printLevelHeader(outs, i);
5313748Sgblack@eecs.umich.edu                            printColumnLabels(outs);
5323748Sgblack@eecs.umich.edu                            thread->setMiscReg(MISCREG_TL, i);
5333748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tpc",
5343748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TPC),
5353748Sgblack@eecs.umich.edu                                    shared_data->tpc[i]);
5363748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tnpc",
5373748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TNPC),
5383748Sgblack@eecs.umich.edu                                    shared_data->tnpc[i]);
5393748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tstate",
5403748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TSTATE),
5413748Sgblack@eecs.umich.edu                                    shared_data->tstate[i]);
5423748Sgblack@eecs.umich.edu                            printRegPair(outs, "Tt",
5433748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_TT),
5443748Sgblack@eecs.umich.edu                                    shared_data->tt[i]);
5453748Sgblack@eecs.umich.edu                            printRegPair(outs, "Htstate",
5463748Sgblack@eecs.umich.edu                                    thread->readMiscReg(MISCREG_HTSTATE),
5473748Sgblack@eecs.umich.edu                                    shared_data->htstate[i]);
5483748Sgblack@eecs.umich.edu                        }
5493748Sgblack@eecs.umich.edu                        thread->setMiscReg(MISCREG_TL, oldTl);
5503584Ssaidi@eecs.umich.edu                        outs << endl;
5513584Ssaidi@eecs.umich.edu
5523748Sgblack@eecs.umich.edu                        printSectionHeader(outs, "General Purpose Registers");
5533584Ssaidi@eecs.umich.edu                        static const char * regtypes[4] = {"%g", "%o", "%l", "%i"};
5543584Ssaidi@eecs.umich.edu                        for(int y = 0; y < 4; y++)
5553584Ssaidi@eecs.umich.edu                        {
5563584Ssaidi@eecs.umich.edu                            for(int x = 0; x < 8; x++)
5573584Ssaidi@eecs.umich.edu                            {
5583748Sgblack@eecs.umich.edu                                char label[8];
5593748Sgblack@eecs.umich.edu                                sprintf(label, "%s%d", regtypes[y], x);
5603748Sgblack@eecs.umich.edu                                printRegPair(outs, label,
5613748Sgblack@eecs.umich.edu                                        thread->readIntReg(y*8+x),
5623748Sgblack@eecs.umich.edu                                        shared_data->intregs[y*8+x]);
5633748Sgblack@eecs.umich.edu                                /*outs << regtypes[y] << x << "         " ;
5643748Sgblack@eecs.umich.edu                                outs <<  "0x" << hex << setw(16)
5653748Sgblack@eecs.umich.edu                                    << thread->readIntReg(y*8+x);
5663748Sgblack@eecs.umich.edu                                if (thread->readIntReg(y*8 + x)
5673748Sgblack@eecs.umich.edu                                        != shared_data->intregs[y*8+x])
5683584Ssaidi@eecs.umich.edu                                    outs << "     X     ";
5693584Ssaidi@eecs.umich.edu                                else
5703584Ssaidi@eecs.umich.edu                                    outs << "     |     ";
5713748Sgblack@eecs.umich.edu                                outs << "0x" << setw(16) << hex
5723748Sgblack@eecs.umich.edu                                    << shared_data->intregs[y*8+x]
5733748Sgblack@eecs.umich.edu                                    << endl;*/
5743584Ssaidi@eecs.umich.edu                            }
5753584Ssaidi@eecs.umich.edu                        }
5763584Ssaidi@eecs.umich.edu                        fatal("Differences found between Legion and M5\n");
5773584Ssaidi@eecs.umich.edu                    }
5783584Ssaidi@eecs.umich.edu
5793584Ssaidi@eecs.umich.edu                    compared = true;
5803584Ssaidi@eecs.umich.edu                    shared_data->flags = OWN_LEGION;
5813506Ssaidi@eecs.umich.edu                }
5823584Ssaidi@eecs.umich.edu            } // while
5833584Ssaidi@eecs.umich.edu        } // if not microop
5843506Ssaidi@eecs.umich.edu    }
5853584Ssaidi@eecs.umich.edu#endif
5862SN/A}
5872SN/A
5882SN/A
5892SN/Avector<bool> Trace::InstRecord::flags(NUM_BITS);
5901967SN/Astring Trace::InstRecord::trace_system;
5912SN/A
5922SN/A////////////////////////////////////////////////////////////////////////
5932SN/A//
5942SN/A// Parameter space for per-cycle execution address tracing options.
5952SN/A// Derive from ParamContext so we can override checkParams() function.
5962SN/A//
5972SN/Aclass ExecutionTraceParamContext : public ParamContext
5982SN/A{
5992SN/A  public:
6002SN/A    ExecutionTraceParamContext(const string &_iniSection)
6012SN/A        : ParamContext(_iniSection)
6022SN/A        {
6032SN/A        }
6042SN/A
6052SN/A    void checkParams();	// defined at bottom of file
6062SN/A};
6072SN/A
6082SN/AExecutionTraceParamContext exeTraceParams("exetrace");
6092SN/A
6102SN/AParam<bool> exe_trace_spec(&exeTraceParams, "speculative",
6111413SN/A                           "capture speculative instructions", true);
6122SN/A
6132SN/AParam<bool> exe_trace_print_cycle(&exeTraceParams, "print_cycle",
6142SN/A                                  "print cycle number", true);
6152SN/AParam<bool> exe_trace_print_opclass(&exeTraceParams, "print_opclass",
6162SN/A                                  "print op class", true);
6172SN/AParam<bool> exe_trace_print_thread(&exeTraceParams, "print_thread",
6182SN/A                                  "print thread number", true);
6192SN/AParam<bool> exe_trace_print_effaddr(&exeTraceParams, "print_effaddr",
6202SN/A                                  "print effective address", true);
6212SN/AParam<bool> exe_trace_print_data(&exeTraceParams, "print_data",
6222SN/A                                  "print result data", true);
6232SN/AParam<bool> exe_trace_print_iregs(&exeTraceParams, "print_iregs",
6242SN/A                                  "print all integer regs", false);
6252SN/AParam<bool> exe_trace_print_fetchseq(&exeTraceParams, "print_fetchseq",
6262SN/A                                  "print fetch sequence number", false);
6272SN/AParam<bool> exe_trace_print_cp_seq(&exeTraceParams, "print_cpseq",
6282SN/A                                  "print correct-path sequence number", false);
6292973Sgblack@eecs.umich.eduParam<bool> exe_trace_print_reg_delta(&exeTraceParams, "print_reg_delta",
6302973Sgblack@eecs.umich.edu                                  "print which registers changed to what", false);
6312299SN/AParam<bool> exe_trace_pc_symbol(&exeTraceParams, "pc_symbol",
6322299SN/A                                  "Use symbols for the PC if available", true);
6331904SN/AParam<bool> exe_trace_intel_format(&exeTraceParams, "intel_format",
6341904SN/A                                   "print trace in intel compatible format", false);
6353506Ssaidi@eecs.umich.eduParam<bool> exe_trace_legion_lockstep(&exeTraceParams, "legion_lockstep",
6363506Ssaidi@eecs.umich.edu                                   "Compare sim state to legion state every cycle",
6373506Ssaidi@eecs.umich.edu                                   false);
6381967SN/AParam<string> exe_trace_system(&exeTraceParams, "trace_system",
6391967SN/A                                   "print trace of which system (client or server)",
6401967SN/A                                   "client");
6411904SN/A
6422SN/A
6432SN/A//
6442SN/A// Helper function for ExecutionTraceParamContext::checkParams() just
6452SN/A// to get us into the InstRecord namespace
6462SN/A//
6472SN/Avoid
6482SN/ATrace::InstRecord::setParams()
6492SN/A{
6502SN/A    flags[TRACE_MISSPEC]     = exe_trace_spec;
6512SN/A
6522SN/A    flags[PRINT_CYCLE]       = exe_trace_print_cycle;
6532SN/A    flags[PRINT_OP_CLASS]    = exe_trace_print_opclass;
6542SN/A    flags[PRINT_THREAD_NUM]  = exe_trace_print_thread;
6552SN/A    flags[PRINT_RESULT_DATA] = exe_trace_print_effaddr;
6562SN/A    flags[PRINT_EFF_ADDR]    = exe_trace_print_data;
6572SN/A    flags[PRINT_INT_REGS]    = exe_trace_print_iregs;
6582SN/A    flags[PRINT_FETCH_SEQ]   = exe_trace_print_fetchseq;
6592SN/A    flags[PRINT_CP_SEQ]      = exe_trace_print_cp_seq;
6602973Sgblack@eecs.umich.edu    flags[PRINT_REG_DELTA]   = exe_trace_print_reg_delta;
6612299SN/A    flags[PC_SYMBOL]         = exe_trace_pc_symbol;
6621904SN/A    flags[INTEL_FORMAT]      = exe_trace_intel_format;
6633506Ssaidi@eecs.umich.edu    flags[LEGION_LOCKSTEP]   = exe_trace_legion_lockstep;
6641967SN/A    trace_system	     = exe_trace_system;
6653506Ssaidi@eecs.umich.edu
6663506Ssaidi@eecs.umich.edu    // If were going to be in lockstep with Legion
6673506Ssaidi@eecs.umich.edu    // Setup shared memory, and get otherwise ready
6683506Ssaidi@eecs.umich.edu    if (flags[LEGION_LOCKSTEP]) {
6693603Ssaidi@eecs.umich.edu        int shmfd = shmget('M' << 24 | getuid(), sizeof(SharedData), 0777);
6703506Ssaidi@eecs.umich.edu        if (shmfd < 0)
6713506Ssaidi@eecs.umich.edu            fatal("Couldn't get shared memory fd. Is Legion running?");
6723506Ssaidi@eecs.umich.edu
6733506Ssaidi@eecs.umich.edu        shared_data = (SharedData*)shmat(shmfd, NULL, SHM_RND);
6743506Ssaidi@eecs.umich.edu        if (shared_data == (SharedData*)-1)
6753506Ssaidi@eecs.umich.edu            fatal("Couldn't allocate shared memory");
6763506Ssaidi@eecs.umich.edu
6773506Ssaidi@eecs.umich.edu        if (shared_data->flags != OWN_M5)
6783506Ssaidi@eecs.umich.edu            fatal("Shared memory has invalid owner");
6793506Ssaidi@eecs.umich.edu
6803506Ssaidi@eecs.umich.edu        if (shared_data->version != VERSION)
6813506Ssaidi@eecs.umich.edu            fatal("Shared Data is wrong version! M5: %d Legion: %d", VERSION,
6823506Ssaidi@eecs.umich.edu                    shared_data->version);
6833506Ssaidi@eecs.umich.edu
6843603Ssaidi@eecs.umich.edu        // step legion forward one cycle so we can get register values
6853603Ssaidi@eecs.umich.edu        shared_data->flags = OWN_LEGION;
6863506Ssaidi@eecs.umich.edu    }
6872SN/A}
6882SN/A
6892SN/Avoid
6902SN/AExecutionTraceParamContext::checkParams()
6912SN/A{
6922SN/A    Trace::InstRecord::setParams();
6932SN/A}
6942SN/A
695