thread_context.hh revision 13628
12330SN/A/*
213610Sgiacomo.gabrielli@arm.com * Copyright (c) 2011-2012, 2016-2018 ARM Limited
39920Syasuko.eckert@amd.com * Copyright (c) 2013 Advanced Micro Devices, Inc.
48733Sgeoffrey.blake@arm.com * All rights reserved
58733Sgeoffrey.blake@arm.com *
68733Sgeoffrey.blake@arm.com * The license below extends only to copyright in the software and shall
78733Sgeoffrey.blake@arm.com * not be construed as granting a license to any other intellectual
88733Sgeoffrey.blake@arm.com * property including but not limited to intellectual property relating
98733Sgeoffrey.blake@arm.com * to a hardware implementation of the functionality of the software
108733Sgeoffrey.blake@arm.com * licensed hereunder.  You may use the software subject to the license
118733Sgeoffrey.blake@arm.com * terms below provided that you ensure that this notice is replicated
128733Sgeoffrey.blake@arm.com * unmodified and in its entirety in all distributions of the software,
138733Sgeoffrey.blake@arm.com * modified or unmodified, in source code or in binary form.
148733Sgeoffrey.blake@arm.com *
152330SN/A * Copyright (c) 2006 The Regents of The University of Michigan
162330SN/A * All rights reserved.
172330SN/A *
182330SN/A * Redistribution and use in source and binary forms, with or without
192330SN/A * modification, are permitted provided that the following conditions are
202330SN/A * met: redistributions of source code must retain the above copyright
212330SN/A * notice, this list of conditions and the following disclaimer;
222330SN/A * redistributions in binary form must reproduce the above copyright
232330SN/A * notice, this list of conditions and the following disclaimer in the
242330SN/A * documentation and/or other materials provided with the distribution;
252330SN/A * neither the name of the copyright holders nor the names of its
262330SN/A * contributors may be used to endorse or promote products derived from
272330SN/A * this software without specific prior written permission.
282330SN/A *
292330SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302330SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312330SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322330SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332330SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342330SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352330SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362330SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372330SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382330SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392330SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402689Sktlim@umich.edu *
412689Sktlim@umich.edu * Authors: Kevin Lim
422330SN/A */
432330SN/A
442683Sktlim@umich.edu#ifndef __CPU_CHECKER_THREAD_CONTEXT_HH__
452683Sktlim@umich.edu#define __CPU_CHECKER_THREAD_CONTEXT_HH__
462315SN/A
472972Sgblack@eecs.umich.edu#include "arch/types.hh"
486658Snate@binkert.org#include "config/the_isa.hh"
492315SN/A#include "cpu/checker/cpu.hh"
502683Sktlim@umich.edu#include "cpu/simple_thread.hh"
512680SN/A#include "cpu/thread_context.hh"
528733Sgeoffrey.blake@arm.com#include "debug/Checker.hh"
532315SN/A
542315SN/Aclass EndQuiesceEvent;
553548Sgblack@eecs.umich.edunamespace TheISA {
563548Sgblack@eecs.umich.edu    namespace Kernel {
573548Sgblack@eecs.umich.edu        class Statistics;
583548Sgblack@eecs.umich.edu    };
599020Sgblack@eecs.umich.edu    class Decoder;
602330SN/A};
612315SN/A
622350SN/A/**
632680SN/A * Derived ThreadContext class for use with the Checker.  The template
642680SN/A * parameter is the ThreadContext class used by the specific CPU being
652683Sktlim@umich.edu * verified.  This CheckerThreadContext is then used by the main CPU
662683Sktlim@umich.edu * in place of its usual ThreadContext class.  It handles updating the
672683Sktlim@umich.edu * checker's state any time state is updated externally through the
682683Sktlim@umich.edu * ThreadContext.
692350SN/A */
702680SN/Atemplate <class TC>
712680SN/Aclass CheckerThreadContext : public ThreadContext
722315SN/A{
732315SN/A  public:
742680SN/A    CheckerThreadContext(TC *actual_tc,
752683Sktlim@umich.edu                         CheckerCPU *checker_cpu)
762683Sktlim@umich.edu        : actualTC(actual_tc), checkerTC(checker_cpu->thread),
772330SN/A          checkerCPU(checker_cpu)
782315SN/A    { }
792315SN/A
802315SN/A  private:
812683Sktlim@umich.edu    /** The main CPU's ThreadContext, or class that implements the
822683Sktlim@umich.edu     * ThreadContext interface. */
832680SN/A    TC *actualTC;
842683Sktlim@umich.edu    /** The checker's own SimpleThread. Will be updated any time
852683Sktlim@umich.edu     * anything uses this ThreadContext to externally update a
862683Sktlim@umich.edu     * thread's state. */
872683Sktlim@umich.edu    SimpleThread *checkerTC;
882683Sktlim@umich.edu    /** Pointer to the checker CPU. */
892315SN/A    CheckerCPU *checkerCPU;
902315SN/A
912315SN/A  public:
922315SN/A
9313628SAndrea.Mondelli@ucf.edu    BaseCPU *getCpuPtr() override { return actualTC->getCpuPtr(); }
942315SN/A
9513628SAndrea.Mondelli@ucf.edu    uint32_t socketId() const override { return actualTC->socketId(); }
9610190Sakash.bagdia@arm.com
9713628SAndrea.Mondelli@ucf.edu    int cpuId() const override { return actualTC->cpuId(); }
988733Sgeoffrey.blake@arm.com
9913628SAndrea.Mondelli@ucf.edu    ContextID contextId() const override { return actualTC->contextId(); }
1008733Sgeoffrey.blake@arm.com
10113628SAndrea.Mondelli@ucf.edu    void setContextId(ContextID id)override
1022315SN/A    {
1038733Sgeoffrey.blake@arm.com       actualTC->setContextId(id);
1048733Sgeoffrey.blake@arm.com       checkerTC->setContextId(id);
1052315SN/A    }
1062315SN/A
1078733Sgeoffrey.blake@arm.com    /** Returns this thread's ID number. */
10813628SAndrea.Mondelli@ucf.edu    int threadId() const override { return actualTC->threadId(); }
10913628SAndrea.Mondelli@ucf.edu    void setThreadId(int id) override
1108733Sgeoffrey.blake@arm.com    {
1118733Sgeoffrey.blake@arm.com        checkerTC->setThreadId(id);
1128733Sgeoffrey.blake@arm.com        actualTC->setThreadId(id);
1138733Sgeoffrey.blake@arm.com    }
1142315SN/A
11513628SAndrea.Mondelli@ucf.edu    BaseTLB *getITBPtr() override { return actualTC->getITBPtr(); }
1164997Sgblack@eecs.umich.edu
11713628SAndrea.Mondelli@ucf.edu    BaseTLB *getDTBPtr() override { return actualTC->getDTBPtr(); }
1184997Sgblack@eecs.umich.edu
11913628SAndrea.Mondelli@ucf.edu    CheckerCPU *getCheckerCpuPtr()override
1208887Sgeoffrey.blake@arm.com    {
1218887Sgeoffrey.blake@arm.com        return checkerCPU;
1228887Sgeoffrey.blake@arm.com    }
1238733Sgeoffrey.blake@arm.com
12413628SAndrea.Mondelli@ucf.edu    TheISA::Decoder *getDecoderPtr() override {
12513628SAndrea.Mondelli@ucf.edu        return actualTC->getDecoderPtr();
12613628SAndrea.Mondelli@ucf.edu    }
1278733Sgeoffrey.blake@arm.com
12813628SAndrea.Mondelli@ucf.edu    System *getSystemPtr() override { return actualTC->getSystemPtr(); }
1292315SN/A
13013628SAndrea.Mondelli@ucf.edu    TheISA::Kernel::Statistics *getKernelStats()override
1313548Sgblack@eecs.umich.edu    { return actualTC->getKernelStats(); }
1322690Sktlim@umich.edu
13313628SAndrea.Mondelli@ucf.edu    Process *getProcessPtr() override { return actualTC->getProcessPtr(); }
1347679Sgblack@eecs.umich.edu
13513628SAndrea.Mondelli@ucf.edu    void setProcessPtr(Process *p) override { actualTC->setProcessPtr(p); }
13611886Sbrandon.potter@amd.com
13713628SAndrea.Mondelli@ucf.edu    PortProxy &getPhysProxy() override { return actualTC->getPhysProxy(); }
1382690Sktlim@umich.edu
13913628SAndrea.Mondelli@ucf.edu    FSTranslatingPortProxy &getVirtProxy() override
1408706Sandreas.hansson@arm.com    { return actualTC->getVirtProxy(); }
1418733Sgeoffrey.blake@arm.com
14213628SAndrea.Mondelli@ucf.edu    void initMemProxies(ThreadContext *tc) override
1438733Sgeoffrey.blake@arm.com    { actualTC->initMemProxies(tc); }
1448733Sgeoffrey.blake@arm.com
1458733Sgeoffrey.blake@arm.com    void connectMemPorts(ThreadContext *tc)
1468733Sgeoffrey.blake@arm.com    {
1478733Sgeoffrey.blake@arm.com        actualTC->connectMemPorts(tc);
1488733Sgeoffrey.blake@arm.com    }
1498809Sgblack@eecs.umich.edu
15013628SAndrea.Mondelli@ucf.edu    SETranslatingPortProxy &getMemProxy() override {
15113628SAndrea.Mondelli@ucf.edu        return actualTC->getMemProxy();
15213628SAndrea.Mondelli@ucf.edu    }
1532690Sktlim@umich.edu
1548733Sgeoffrey.blake@arm.com    /** Executes a syscall in SE mode. */
15513628SAndrea.Mondelli@ucf.edu    void syscall(int64_t callnum, Fault *fault)override
15611877Sbrandon.potter@amd.com    { return actualTC->syscall(callnum, fault); }
1572315SN/A
15813628SAndrea.Mondelli@ucf.edu    Status status() const override { return actualTC->status(); }
1592315SN/A
16013628SAndrea.Mondelli@ucf.edu    void setStatus(Status new_status) override
1612330SN/A    {
1622680SN/A        actualTC->setStatus(new_status);
1632680SN/A        checkerTC->setStatus(new_status);
1642330SN/A    }
1652315SN/A
16610407Smitch.hayenga@arm.com    /// Set the status to Active.
16713628SAndrea.Mondelli@ucf.edu    void activate() override { actualTC->activate(); }
1682315SN/A
1692315SN/A    /// Set the status to Suspended.
17013628SAndrea.Mondelli@ucf.edu    void suspend() override{ actualTC->suspend(); }
1712315SN/A
1722315SN/A    /// Set the status to Halted.
17313628SAndrea.Mondelli@ucf.edu    void halt() override{ actualTC->halt(); }
1742315SN/A
17513628SAndrea.Mondelli@ucf.edu    void dumpFuncProfile()  override{ actualTC->dumpFuncProfile(); }
1762315SN/A
17713628SAndrea.Mondelli@ucf.edu    void takeOverFrom(ThreadContext *oldContext) override
1782315SN/A    {
1792680SN/A        actualTC->takeOverFrom(oldContext);
1803225Sktlim@umich.edu        checkerTC->copyState(oldContext);
1812315SN/A    }
1822315SN/A
18313628SAndrea.Mondelli@ucf.edu    void regStats(const std::string &name) override
1848733Sgeoffrey.blake@arm.com    {
1858733Sgeoffrey.blake@arm.com        actualTC->regStats(name);
1868733Sgeoffrey.blake@arm.com        checkerTC->regStats(name);
1878733Sgeoffrey.blake@arm.com    }
1882315SN/A
18913628SAndrea.Mondelli@ucf.edu    EndQuiesceEvent *getQuiesceEvent() override {
19013628SAndrea.Mondelli@ucf.edu        return actualTC->getQuiesceEvent();
19113628SAndrea.Mondelli@ucf.edu    }
1922315SN/A
19313628SAndrea.Mondelli@ucf.edu    Tick readLastActivate()  override{ return actualTC->readLastActivate(); }
19413628SAndrea.Mondelli@ucf.edu    Tick readLastSuspend()  override{ return actualTC->readLastSuspend(); }
1952315SN/A
19613628SAndrea.Mondelli@ucf.edu    void profileClear()  override{ return actualTC->profileClear(); }
19713628SAndrea.Mondelli@ucf.edu    void profileSample()  override{ return actualTC->profileSample(); }
1982315SN/A
1992315SN/A    // @todo: Do I need this?
20013628SAndrea.Mondelli@ucf.edu    void copyArchRegs(ThreadContext *tc) override
2012315SN/A    {
2022680SN/A        actualTC->copyArchRegs(tc);
2032680SN/A        checkerTC->copyArchRegs(tc);
2042315SN/A    }
2052315SN/A
20613628SAndrea.Mondelli@ucf.edu    void clearArchRegs() override
2072315SN/A    {
2082680SN/A        actualTC->clearArchRegs();
2092680SN/A        checkerTC->clearArchRegs();
2102315SN/A    }
2112315SN/A
2122315SN/A    //
2132315SN/A    // New accessors for new decoder.
2142315SN/A    //
21513628SAndrea.Mondelli@ucf.edu    RegVal readIntReg(int reg_idx) override {
21613628SAndrea.Mondelli@ucf.edu        return actualTC->readIntReg(reg_idx);
21713628SAndrea.Mondelli@ucf.edu    }
2182315SN/A
21913557Sgabeblack@google.com    RegVal
22013628SAndrea.Mondelli@ucf.edu    readFloatReg(int reg_idx) override
22113557Sgabeblack@google.com    {
22213611Sgabeblack@google.com        return actualTC->readFloatReg(reg_idx);
22313557Sgabeblack@google.com    }
2242315SN/A
22513628SAndrea.Mondelli@ucf.edu    const VecRegContainer& readVecReg (const RegId& reg) const override
22612109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVecReg(reg); }
22712109SRekai.GonzalezAlberquilla@arm.com
22812109SRekai.GonzalezAlberquilla@arm.com    /**
22912109SRekai.GonzalezAlberquilla@arm.com     * Read vector register for modification, hierarchical indexing.
23012109SRekai.GonzalezAlberquilla@arm.com     */
23113628SAndrea.Mondelli@ucf.edu    VecRegContainer& getWritableVecReg (const RegId& reg) override
23212109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->getWritableVecReg(reg); }
23312109SRekai.GonzalezAlberquilla@arm.com
23412109SRekai.GonzalezAlberquilla@arm.com    /** Vector Register Lane Interfaces. */
23512109SRekai.GonzalezAlberquilla@arm.com    /** @{ */
23612109SRekai.GonzalezAlberquilla@arm.com    /** Reads source vector 8bit operand. */
23712109SRekai.GonzalezAlberquilla@arm.com    ConstVecLane8
23813628SAndrea.Mondelli@ucf.edu    readVec8BitLaneReg(const RegId& reg) const override
23912109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVec8BitLaneReg(reg); }
24012109SRekai.GonzalezAlberquilla@arm.com
24112109SRekai.GonzalezAlberquilla@arm.com    /** Reads source vector 16bit operand. */
24212109SRekai.GonzalezAlberquilla@arm.com    ConstVecLane16
24313628SAndrea.Mondelli@ucf.edu    readVec16BitLaneReg(const RegId& reg) const override
24412109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVec16BitLaneReg(reg); }
24512109SRekai.GonzalezAlberquilla@arm.com
24612109SRekai.GonzalezAlberquilla@arm.com    /** Reads source vector 32bit operand. */
24712109SRekai.GonzalezAlberquilla@arm.com    ConstVecLane32
24813628SAndrea.Mondelli@ucf.edu    readVec32BitLaneReg(const RegId& reg) const override
24912109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVec32BitLaneReg(reg); }
25012109SRekai.GonzalezAlberquilla@arm.com
25112109SRekai.GonzalezAlberquilla@arm.com    /** Reads source vector 64bit operand. */
25212109SRekai.GonzalezAlberquilla@arm.com    ConstVecLane64
25313628SAndrea.Mondelli@ucf.edu    readVec64BitLaneReg(const RegId& reg) const override
25412109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVec64BitLaneReg(reg); }
25512109SRekai.GonzalezAlberquilla@arm.com
25612109SRekai.GonzalezAlberquilla@arm.com    /** Write a lane of the destination vector register. */
25712109SRekai.GonzalezAlberquilla@arm.com    virtual void setVecLane(const RegId& reg,
25813628SAndrea.Mondelli@ucf.edu            const LaneData<LaneSize::Byte>& val) override
25912109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->setVecLane(reg, val); }
26012109SRekai.GonzalezAlberquilla@arm.com    virtual void setVecLane(const RegId& reg,
26113628SAndrea.Mondelli@ucf.edu            const LaneData<LaneSize::TwoByte>& val) override
26212109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->setVecLane(reg, val); }
26312109SRekai.GonzalezAlberquilla@arm.com    virtual void setVecLane(const RegId& reg,
26413628SAndrea.Mondelli@ucf.edu            const LaneData<LaneSize::FourByte>& val) override
26512109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->setVecLane(reg, val); }
26612109SRekai.GonzalezAlberquilla@arm.com    virtual void setVecLane(const RegId& reg,
26713628SAndrea.Mondelli@ucf.edu            const LaneData<LaneSize::EightByte>& val) override
26812109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->setVecLane(reg, val); }
26912109SRekai.GonzalezAlberquilla@arm.com    /** @} */
27012109SRekai.GonzalezAlberquilla@arm.com
27113628SAndrea.Mondelli@ucf.edu    const VecElem& readVecElem(const RegId& reg) const override
27212109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVecElem(reg); }
27312109SRekai.GonzalezAlberquilla@arm.com
27413610Sgiacomo.gabrielli@arm.com    const VecPredRegContainer& readVecPredReg(const RegId& reg) const override
27513610Sgiacomo.gabrielli@arm.com    { return actualTC->readVecPredReg(reg); }
27613610Sgiacomo.gabrielli@arm.com
27713610Sgiacomo.gabrielli@arm.com    VecPredRegContainer& getWritableVecPredReg(const RegId& reg) override
27813610Sgiacomo.gabrielli@arm.com    { return actualTC->getWritableVecPredReg(reg); }
27913610Sgiacomo.gabrielli@arm.com
28013628SAndrea.Mondelli@ucf.edu    RegVal readCCReg(int reg_idx) override
2819920Syasuko.eckert@amd.com    { return actualTC->readCCReg(reg_idx); }
2829920Syasuko.eckert@amd.com
28313557Sgabeblack@google.com    void
28413628SAndrea.Mondelli@ucf.edu    setIntReg(int reg_idx, RegVal val) override
2852315SN/A    {
2862680SN/A        actualTC->setIntReg(reg_idx, val);
2872680SN/A        checkerTC->setIntReg(reg_idx, val);
2882315SN/A    }
2892315SN/A
29013557Sgabeblack@google.com    void
29113628SAndrea.Mondelli@ucf.edu    setFloatReg(int reg_idx, RegVal val) override
2922669SN/A    {
29313611Sgabeblack@google.com        actualTC->setFloatReg(reg_idx, val);
29413611Sgabeblack@google.com        checkerTC->setFloatReg(reg_idx, val);
2952315SN/A    }
2962315SN/A
29713557Sgabeblack@google.com    void
29813628SAndrea.Mondelli@ucf.edu    setVecReg(const RegId& reg, const VecRegContainer& val) override
29912109SRekai.GonzalezAlberquilla@arm.com    {
30012109SRekai.GonzalezAlberquilla@arm.com        actualTC->setVecReg(reg, val);
30112109SRekai.GonzalezAlberquilla@arm.com        checkerTC->setVecReg(reg, val);
30212109SRekai.GonzalezAlberquilla@arm.com    }
30312109SRekai.GonzalezAlberquilla@arm.com
30413557Sgabeblack@google.com    void
30513628SAndrea.Mondelli@ucf.edu    setVecElem(const RegId& reg, const VecElem& val) override
30612109SRekai.GonzalezAlberquilla@arm.com    {
30712109SRekai.GonzalezAlberquilla@arm.com        actualTC->setVecElem(reg, val);
30812109SRekai.GonzalezAlberquilla@arm.com        checkerTC->setVecElem(reg, val);
30912109SRekai.GonzalezAlberquilla@arm.com    }
31012109SRekai.GonzalezAlberquilla@arm.com
31113557Sgabeblack@google.com    void
31213628SAndrea.Mondelli@ucf.edu    setVecPredReg(const RegId& reg, const VecPredRegContainer& val) override
31313610Sgiacomo.gabrielli@arm.com    {
31413610Sgiacomo.gabrielli@arm.com        actualTC->setVecPredReg(reg, val);
31513610Sgiacomo.gabrielli@arm.com        checkerTC->setVecPredReg(reg, val);
31613610Sgiacomo.gabrielli@arm.com    }
31713610Sgiacomo.gabrielli@arm.com
31813610Sgiacomo.gabrielli@arm.com    void
31913628SAndrea.Mondelli@ucf.edu    setCCReg(int reg_idx, RegVal val) override
3209920Syasuko.eckert@amd.com    {
3219920Syasuko.eckert@amd.com        actualTC->setCCReg(reg_idx, val);
3229920Syasuko.eckert@amd.com        checkerTC->setCCReg(reg_idx, val);
3239920Syasuko.eckert@amd.com    }
3249920Syasuko.eckert@amd.com
3258733Sgeoffrey.blake@arm.com    /** Reads this thread's PC state. */
32613628SAndrea.Mondelli@ucf.edu    TheISA::PCState pcState() override
3278733Sgeoffrey.blake@arm.com    { return actualTC->pcState(); }
3282315SN/A
3298733Sgeoffrey.blake@arm.com    /** Sets this thread's PC state. */
33013557Sgabeblack@google.com    void
33113628SAndrea.Mondelli@ucf.edu    pcState(const TheISA::PCState &val) override
3322315SN/A    {
3338733Sgeoffrey.blake@arm.com        DPRINTF(Checker, "Changing PC to %s, old PC %s\n",
3348733Sgeoffrey.blake@arm.com                         val, checkerTC->pcState());
3358733Sgeoffrey.blake@arm.com        checkerTC->pcState(val);
3362315SN/A        checkerCPU->recordPCChange(val);
3378733Sgeoffrey.blake@arm.com        return actualTC->pcState(val);
3382315SN/A    }
3392315SN/A
34013557Sgabeblack@google.com    void
34113557Sgabeblack@google.com    setNPC(Addr val)
34211886Sbrandon.potter@amd.com    {
34311886Sbrandon.potter@amd.com        checkerTC->setNPC(val);
34411886Sbrandon.potter@amd.com        actualTC->setNPC(val);
34511886Sbrandon.potter@amd.com    }
34611886Sbrandon.potter@amd.com
34713557Sgabeblack@google.com    void
34813628SAndrea.Mondelli@ucf.edu    pcStateNoRecord(const TheISA::PCState &val) override
3492315SN/A    {
3508733Sgeoffrey.blake@arm.com        return actualTC->pcState(val);
3512315SN/A    }
3522315SN/A
3538733Sgeoffrey.blake@arm.com    /** Reads this thread's PC. */
35413628SAndrea.Mondelli@ucf.edu    Addr instAddr() override
3558733Sgeoffrey.blake@arm.com    { return actualTC->instAddr(); }
3562669SN/A
3578733Sgeoffrey.blake@arm.com    /** Reads this thread's next PC. */
35813628SAndrea.Mondelli@ucf.edu    Addr nextInstAddr() override
3598733Sgeoffrey.blake@arm.com    { return actualTC->nextInstAddr(); }
3608733Sgeoffrey.blake@arm.com
3618733Sgeoffrey.blake@arm.com    /** Reads this thread's next PC. */
36213628SAndrea.Mondelli@ucf.edu    MicroPC microPC() override
3638733Sgeoffrey.blake@arm.com    { return actualTC->microPC(); }
3642669SN/A
36513628SAndrea.Mondelli@ucf.edu    RegVal readMiscRegNoEffect(int misc_reg) const override
3664172Ssaidi@eecs.umich.edu    { return actualTC->readMiscRegNoEffect(misc_reg); }
3674172Ssaidi@eecs.umich.edu
36813628SAndrea.Mondelli@ucf.edu    RegVal readMiscReg(int misc_reg) override
3692680SN/A    { return actualTC->readMiscReg(misc_reg); }
3702315SN/A
37113557Sgabeblack@google.com    void
37213628SAndrea.Mondelli@ucf.edu    setMiscRegNoEffect(int misc_reg, RegVal val) override
3734172Ssaidi@eecs.umich.edu    {
3748733Sgeoffrey.blake@arm.com        DPRINTF(Checker, "Setting misc reg with no effect: %d to both Checker"
3758733Sgeoffrey.blake@arm.com                         " and O3..\n", misc_reg);
3764172Ssaidi@eecs.umich.edu        checkerTC->setMiscRegNoEffect(misc_reg, val);
3774172Ssaidi@eecs.umich.edu        actualTC->setMiscRegNoEffect(misc_reg, val);
3784172Ssaidi@eecs.umich.edu    }
3792315SN/A
38013557Sgabeblack@google.com    void
38113628SAndrea.Mondelli@ucf.edu    setMiscReg(int misc_reg, RegVal val) override
3822315SN/A    {
3838733Sgeoffrey.blake@arm.com        DPRINTF(Checker, "Setting misc reg with effect: %d to both Checker"
3848733Sgeoffrey.blake@arm.com                         " and O3..\n", misc_reg);
3852680SN/A        checkerTC->setMiscReg(misc_reg, val);
3863468Sgblack@eecs.umich.edu        actualTC->setMiscReg(misc_reg, val);
3872315SN/A    }
3882315SN/A
38913557Sgabeblack@google.com    RegId
39013628SAndrea.Mondelli@ucf.edu    flattenRegId(const RegId& regId) const override
39113557Sgabeblack@google.com    {
39212106SRekai.GonzalezAlberquilla@arm.com        return actualTC->flattenRegId(regId);
39312106SRekai.GonzalezAlberquilla@arm.com    }
3948733Sgeoffrey.blake@arm.com
39513628SAndrea.Mondelli@ucf.edu    unsigned readStCondFailures() override
3962680SN/A    { return actualTC->readStCondFailures(); }
3972315SN/A
39813557Sgabeblack@google.com    void
39913628SAndrea.Mondelli@ucf.edu    setStCondFailures(unsigned sc_failures) override
4002315SN/A    {
4012680SN/A        actualTC->setStCondFailures(sc_failures);
4022315SN/A    }
4032315SN/A
40413628SAndrea.Mondelli@ucf.edu    Counter readFuncExeInst() override { return actualTC->readFuncExeInst(); }
4059426SAndreas.Sandberg@ARM.com
40613628SAndrea.Mondelli@ucf.edu    RegVal readIntRegFlat(int idx) override {
40713628SAndrea.Mondelli@ucf.edu        return actualTC->readIntRegFlat(idx);
40813628SAndrea.Mondelli@ucf.edu    }
4099426SAndreas.Sandberg@ARM.com
41013557Sgabeblack@google.com    void
41113628SAndrea.Mondelli@ucf.edu    setIntRegFlat(int idx, RegVal val) override
41213557Sgabeblack@google.com    {
41313557Sgabeblack@google.com        actualTC->setIntRegFlat(idx, val);
41413557Sgabeblack@google.com    }
4159426SAndreas.Sandberg@ARM.com
41613557Sgabeblack@google.com    RegVal
41713628SAndrea.Mondelli@ucf.edu    readFloatRegFlat(int idx) override
41813557Sgabeblack@google.com    {
41913611Sgabeblack@google.com        return actualTC->readFloatRegFlat(idx);
42013557Sgabeblack@google.com    }
4219426SAndreas.Sandberg@ARM.com
42213557Sgabeblack@google.com    void
42313628SAndrea.Mondelli@ucf.edu    setFloatRegFlat(int idx, RegVal val) override
42413557Sgabeblack@google.com    {
42513611Sgabeblack@google.com        actualTC->setFloatRegFlat(idx, val);
42613557Sgabeblack@google.com    }
4279920Syasuko.eckert@amd.com
42813557Sgabeblack@google.com    const VecRegContainer &
42913628SAndrea.Mondelli@ucf.edu    readVecRegFlat(int idx) const override
43013557Sgabeblack@google.com    {
43113557Sgabeblack@google.com        return actualTC->readVecRegFlat(idx);
43213557Sgabeblack@google.com    }
43312109SRekai.GonzalezAlberquilla@arm.com
43412109SRekai.GonzalezAlberquilla@arm.com    /**
43512109SRekai.GonzalezAlberquilla@arm.com     * Read vector register for modification, flat indexing.
43612109SRekai.GonzalezAlberquilla@arm.com     */
43713557Sgabeblack@google.com    VecRegContainer &
43813628SAndrea.Mondelli@ucf.edu    getWritableVecRegFlat(int idx) override
43913557Sgabeblack@google.com    {
44013557Sgabeblack@google.com        return actualTC->getWritableVecRegFlat(idx);
44113557Sgabeblack@google.com    }
44212109SRekai.GonzalezAlberquilla@arm.com
44313628SAndrea.Mondelli@ucf.edu    void setVecRegFlat(int idx, const VecRegContainer& val) override
44412109SRekai.GonzalezAlberquilla@arm.com    { actualTC->setVecRegFlat(idx, val); }
44512109SRekai.GonzalezAlberquilla@arm.com
44612109SRekai.GonzalezAlberquilla@arm.com    const VecElem& readVecElemFlat(const RegIndex& idx,
44713628SAndrea.Mondelli@ucf.edu                                   const ElemIndex& elem_idx) const override
44812109SRekai.GonzalezAlberquilla@arm.com    { return actualTC->readVecElemFlat(idx, elem_idx); }
44912109SRekai.GonzalezAlberquilla@arm.com
45012109SRekai.GonzalezAlberquilla@arm.com    void setVecElemFlat(const RegIndex& idx,
45113628SAndrea.Mondelli@ucf.edu                        const ElemIndex& elem_idx, const VecElem& val) override
45212109SRekai.GonzalezAlberquilla@arm.com    { actualTC->setVecElemFlat(idx, elem_idx, val); }
45312109SRekai.GonzalezAlberquilla@arm.com
45413610Sgiacomo.gabrielli@arm.com    const VecPredRegContainer& readVecPredRegFlat(int idx) const override
45513610Sgiacomo.gabrielli@arm.com    { return actualTC->readVecPredRegFlat(idx); }
45613610Sgiacomo.gabrielli@arm.com
45713610Sgiacomo.gabrielli@arm.com    VecPredRegContainer& getWritableVecPredRegFlat(int idx) override
45813610Sgiacomo.gabrielli@arm.com    { return actualTC->getWritableVecPredRegFlat(idx); }
45913610Sgiacomo.gabrielli@arm.com
46013610Sgiacomo.gabrielli@arm.com    void setVecPredRegFlat(int idx, const VecPredRegContainer& val) override
46113610Sgiacomo.gabrielli@arm.com    { actualTC->setVecPredRegFlat(idx, val); }
46213610Sgiacomo.gabrielli@arm.com
46313628SAndrea.Mondelli@ucf.edu    RegVal readCCRegFlat(int idx) override
4649920Syasuko.eckert@amd.com    { return actualTC->readCCRegFlat(idx); }
4659920Syasuko.eckert@amd.com
46613628SAndrea.Mondelli@ucf.edu    void setCCRegFlat(int idx, RegVal val) override
4679920Syasuko.eckert@amd.com    { actualTC->setCCRegFlat(idx, val); }
4682315SN/A};
4692315SN/A
4702315SN/A#endif // __CPU_CHECKER_EXEC_CONTEXT_HH__
471