base.cc revision 9086
12SN/A/*
28922Swilliam.wang@arm.com * Copyright (c) 2011-2012 ARM Limited
38707Sandreas.hansson@arm.com * All rights reserved
48707Sandreas.hansson@arm.com *
58707Sandreas.hansson@arm.com * The license below extends only to copyright in the software and shall
68707Sandreas.hansson@arm.com * not be construed as granting a license to any other intellectual
78707Sandreas.hansson@arm.com * property including but not limited to intellectual property relating
88707Sandreas.hansson@arm.com * to a hardware implementation of the functionality of the software
98707Sandreas.hansson@arm.com * licensed hereunder.  You may use the software subject to the license
108707Sandreas.hansson@arm.com * terms below provided that you ensure that this notice is replicated
118707Sandreas.hansson@arm.com * unmodified and in its entirety in all distributions of the software,
128707Sandreas.hansson@arm.com * modified or unmodified, in source code or in binary form.
138707Sandreas.hansson@arm.com *
141762SN/A * Copyright (c) 2002-2005 The Regents of The University of Michigan
157897Shestness@cs.utexas.edu * Copyright (c) 2011 Regents of the University of California
162SN/A * All rights reserved.
172SN/A *
182SN/A * Redistribution and use in source and binary forms, with or without
192SN/A * modification, are permitted provided that the following conditions are
202SN/A * met: redistributions of source code must retain the above copyright
212SN/A * notice, this list of conditions and the following disclaimer;
222SN/A * redistributions in binary form must reproduce the above copyright
232SN/A * notice, this list of conditions and the following disclaimer in the
242SN/A * documentation and/or other materials provided with the distribution;
252SN/A * neither the name of the copyright holders nor the names of its
262SN/A * contributors may be used to endorse or promote products derived from
272SN/A * this software without specific prior written permission.
282SN/A *
292SN/A * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
302SN/A * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
312SN/A * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
322SN/A * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
332SN/A * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
342SN/A * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
352SN/A * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
362SN/A * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
372SN/A * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
382SN/A * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
392SN/A * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
402665Ssaidi@eecs.umich.edu *
412665Ssaidi@eecs.umich.edu * Authors: Steve Reinhardt
422665Ssaidi@eecs.umich.edu *          Nathan Binkert
437897Shestness@cs.utexas.edu *          Rick Strong
442SN/A */
452SN/A
461388SN/A#include <iostream>
478229Snate@binkert.org#include <sstream>
482SN/A#include <string>
492SN/A
507781SAli.Saidi@ARM.com#include "arch/tlb.hh"
518229Snate@binkert.org#include "base/loader/symtab.hh"
521191SN/A#include "base/cprintf.hh"
531191SN/A#include "base/misc.hh"
541388SN/A#include "base/output.hh"
555529Snate@binkert.org#include "base/trace.hh"
561717SN/A#include "cpu/base.hh"
578887Sgeoffrey.blake@arm.com#include "cpu/checker/cpu.hh"
582651Ssaidi@eecs.umich.edu#include "cpu/cpuevent.hh"
598229Snate@binkert.org#include "cpu/profile.hh"
602680Sktlim@umich.edu#include "cpu/thread_context.hh"
618232Snate@binkert.org#include "debug/SyscallVerbose.hh"
625529Snate@binkert.org#include "params/BaseCPU.hh"
638779Sgblack@eecs.umich.edu#include "sim/full_system.hh"
642190SN/A#include "sim/process.hh"
6556SN/A#include "sim/sim_events.hh"
668229Snate@binkert.org#include "sim/sim_exit.hh"
672190SN/A#include "sim/system.hh"
682SN/A
692359SN/A// Hack
702359SN/A#include "sim/stat_control.hh"
712359SN/A
722SN/Ausing namespace std;
732SN/A
742SN/Avector<BaseCPU *> BaseCPU::cpuList;
752SN/A
762SN/A// This variable reflects the max number of threads in any CPU.  Be
772SN/A// careful to only use it once all the CPUs that you care about have
782SN/A// been initialized
792SN/Aint maxThreadsPerCPU = 1;
802SN/A
815606Snate@binkert.orgCPUProgressEvent::CPUProgressEvent(BaseCPU *_cpu, Tick ival)
826144Sksewell@umich.edu    : Event(Event::Progress_Event_Pri), _interval(ival), lastNumInst(0),
836144Sksewell@umich.edu      cpu(_cpu), _repeatEvent(true)
843126Sktlim@umich.edu{
856144Sksewell@umich.edu    if (_interval)
867823Ssteve.reinhardt@amd.com        cpu->schedule(this, curTick() + _interval);
873126Sktlim@umich.edu}
883126Sktlim@umich.edu
892356SN/Avoid
902356SN/ACPUProgressEvent::process()
912356SN/A{
928834Satgutier@umich.edu    Counter temp = cpu->totalOps();
932356SN/A#ifndef NDEBUG
946144Sksewell@umich.edu    double ipc = double(temp - lastNumInst) / (_interval / cpu->ticks(1));
952367SN/A
966144Sksewell@umich.edu    DPRINTFN("%s progress event, total committed:%i, progress insts committed: "
976144Sksewell@umich.edu             "%lli, IPC: %0.8d\n", cpu->name(), temp, temp - lastNumInst,
986144Sksewell@umich.edu             ipc);
992356SN/A    ipc = 0.0;
1002367SN/A#else
1016144Sksewell@umich.edu    cprintf("%lli: %s progress event, total committed:%i, progress insts "
1027823Ssteve.reinhardt@amd.com            "committed: %lli\n", curTick(), cpu->name(), temp,
1036144Sksewell@umich.edu            temp - lastNumInst);
1042367SN/A#endif
1052356SN/A    lastNumInst = temp;
1066144Sksewell@umich.edu
1076144Sksewell@umich.edu    if (_repeatEvent)
1087823Ssteve.reinhardt@amd.com        cpu->schedule(this, curTick() + _interval);
1092356SN/A}
1102356SN/A
1112356SN/Aconst char *
1125336Shines@cs.fsu.eduCPUProgressEvent::description() const
1132356SN/A{
1144873Sstever@eecs.umich.edu    return "CPU Progress";
1152356SN/A}
1162356SN/A
1178876Sandreas.hansson@arm.comBaseCPU::BaseCPU(Params *p, bool is_checker)
1185712Shsul@eecs.umich.edu    : MemObject(p), clock(p->clock), instCnt(0), _cpuId(p->cpu_id),
1198832SAli.Saidi@ARM.com      _instMasterId(p->system->getMasterId(name() + ".inst")),
1208832SAli.Saidi@ARM.com      _dataMasterId(p->system->getMasterId(name() + ".data")),
1215712Shsul@eecs.umich.edu      interrupts(p->interrupts),
1226221Snate@binkert.org      numThreads(p->numThreads), system(p->system),
1233661Srdreslin@umich.edu      phase(p->phase)
1242SN/A{
1257823Ssteve.reinhardt@amd.com//    currentTick = curTick();
1261062SN/A
1275712Shsul@eecs.umich.edu    // if Python did not provide a valid ID, do it here
1285712Shsul@eecs.umich.edu    if (_cpuId == -1 ) {
1295712Shsul@eecs.umich.edu        _cpuId = cpuList.size();
1305712Shsul@eecs.umich.edu    }
1315712Shsul@eecs.umich.edu
1322SN/A    // add self to global list of CPUs
1332SN/A    cpuList.push_back(this);
1342SN/A
1355712Shsul@eecs.umich.edu    DPRINTF(SyscallVerbose, "Constructing CPU with id %d\n", _cpuId);
1365712Shsul@eecs.umich.edu
1376221Snate@binkert.org    if (numThreads > maxThreadsPerCPU)
1386221Snate@binkert.org        maxThreadsPerCPU = numThreads;
1392SN/A
1402SN/A    // allocate per-thread instruction-based event queues
1416221Snate@binkert.org    comInstEventQueue = new EventQueue *[numThreads];
1426221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; ++tid)
1436221Snate@binkert.org        comInstEventQueue[tid] =
1446221Snate@binkert.org            new EventQueue("instruction-based event queue");
1452SN/A
1462SN/A    //
1472SN/A    // set up instruction-count-based termination events, if any
1482SN/A    //
1495606Snate@binkert.org    if (p->max_insts_any_thread != 0) {
1505606Snate@binkert.org        const char *cause = "a thread reached the max instruction count";
1516221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1525606Snate@binkert.org            Event *event = new SimLoopExitEvent(cause, 0);
1536221Snate@binkert.org            comInstEventQueue[tid]->schedule(event, p->max_insts_any_thread);
1545606Snate@binkert.org        }
1555606Snate@binkert.org    }
1562SN/A
1571400SN/A    if (p->max_insts_all_threads != 0) {
1585606Snate@binkert.org        const char *cause = "all threads reached the max instruction count";
1595606Snate@binkert.org
1602SN/A        // allocate & initialize shared downcounter: each event will
1612SN/A        // decrement this when triggered; simulation will terminate
1622SN/A        // when counter reaches 0
1632SN/A        int *counter = new int;
1646221Snate@binkert.org        *counter = numThreads;
1656221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1665606Snate@binkert.org            Event *event = new CountedExitEvent(cause, *counter);
1676670Shsul@eecs.umich.edu            comInstEventQueue[tid]->schedule(event, p->max_insts_all_threads);
1685606Snate@binkert.org        }
1692SN/A    }
1702SN/A
171124SN/A    // allocate per-thread load-based event queues
1726221Snate@binkert.org    comLoadEventQueue = new EventQueue *[numThreads];
1736221Snate@binkert.org    for (ThreadID tid = 0; tid < numThreads; ++tid)
1746221Snate@binkert.org        comLoadEventQueue[tid] = new EventQueue("load-based event queue");
175124SN/A
176124SN/A    //
177124SN/A    // set up instruction-count-based termination events, if any
178124SN/A    //
1795606Snate@binkert.org    if (p->max_loads_any_thread != 0) {
1805606Snate@binkert.org        const char *cause = "a thread reached the max load count";
1816221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1825606Snate@binkert.org            Event *event = new SimLoopExitEvent(cause, 0);
1836221Snate@binkert.org            comLoadEventQueue[tid]->schedule(event, p->max_loads_any_thread);
1845606Snate@binkert.org        }
1855606Snate@binkert.org    }
186124SN/A
1871400SN/A    if (p->max_loads_all_threads != 0) {
1885606Snate@binkert.org        const char *cause = "all threads reached the max load count";
189124SN/A        // allocate & initialize shared downcounter: each event will
190124SN/A        // decrement this when triggered; simulation will terminate
191124SN/A        // when counter reaches 0
192124SN/A        int *counter = new int;
1936221Snate@binkert.org        *counter = numThreads;
1946221Snate@binkert.org        for (ThreadID tid = 0; tid < numThreads; ++tid) {
1955606Snate@binkert.org            Event *event = new CountedExitEvent(cause, *counter);
1966221Snate@binkert.org            comLoadEventQueue[tid]->schedule(event, p->max_loads_all_threads);
1975606Snate@binkert.org        }
198124SN/A    }
199124SN/A
2001191SN/A    functionTracingEnabled = false;
2015529Snate@binkert.org    if (p->function_trace) {
2028634Schris.emmons@arm.com        const string fname = csprintf("ftrace.%s", name());
2038634Schris.emmons@arm.com        functionTraceStream = simout.find(fname);
2048634Schris.emmons@arm.com        if (!functionTraceStream)
2058634Schris.emmons@arm.com            functionTraceStream = simout.create(fname);
2068634Schris.emmons@arm.com
2071191SN/A        currentFunctionStart = currentFunctionEnd = 0;
2085529Snate@binkert.org        functionEntryTick = p->function_trace_start;
2091191SN/A
2105529Snate@binkert.org        if (p->function_trace_start == 0) {
2111191SN/A            functionTracingEnabled = true;
2121191SN/A        } else {
2135606Snate@binkert.org            typedef EventWrapper<BaseCPU, &BaseCPU::enableFunctionTrace> wrap;
2145606Snate@binkert.org            Event *event = new wrap(this, true);
2155606Snate@binkert.org            schedule(event, p->function_trace_start);
2161191SN/A        }
2171191SN/A    }
2188876Sandreas.hansson@arm.com
2198876Sandreas.hansson@arm.com    // The interrupts should always be present unless this CPU is
2208876Sandreas.hansson@arm.com    // switched in later or in case it is a checker CPU
2218876Sandreas.hansson@arm.com    if (!params()->defer_registration && !is_checker) {
2228876Sandreas.hansson@arm.com        if (interrupts) {
2238876Sandreas.hansson@arm.com            interrupts->setCPU(this);
2248876Sandreas.hansson@arm.com        } else {
2258876Sandreas.hansson@arm.com            fatal("CPU %s has no interrupt controller.\n"
2268876Sandreas.hansson@arm.com                  "Ensure createInterruptController() is called.\n", name());
2278876Sandreas.hansson@arm.com        }
2288876Sandreas.hansson@arm.com    }
2295810Sgblack@eecs.umich.edu
2308779Sgblack@eecs.umich.edu    if (FullSystem) {
2318779Sgblack@eecs.umich.edu        profileEvent = NULL;
2328779Sgblack@eecs.umich.edu        if (params()->profile)
2338779Sgblack@eecs.umich.edu            profileEvent = new ProfileEvent(this, params()->profile);
2348779Sgblack@eecs.umich.edu    }
2355529Snate@binkert.org    tracer = params()->tracer;
2361917SN/A}
2371191SN/A
2381191SN/Avoid
2391191SN/ABaseCPU::enableFunctionTrace()
2401191SN/A{
2411191SN/A    functionTracingEnabled = true;
2421191SN/A}
2431191SN/A
2441191SN/ABaseCPU::~BaseCPU()
2451191SN/A{
2469086Sandreas.hansson@arm.com    delete profileEvent;
2479086Sandreas.hansson@arm.com    delete[] comLoadEventQueue;
2489086Sandreas.hansson@arm.com    delete[] comInstEventQueue;
2491191SN/A}
2501191SN/A
2511129SN/Avoid
2521129SN/ABaseCPU::init()
2531129SN/A{
2545529Snate@binkert.org    if (!params()->defer_registration)
2552680Sktlim@umich.edu        registerThreadContexts();
2561129SN/A}
257180SN/A
2582SN/Avoid
2591917SN/ABaseCPU::startup()
2601917SN/A{
2618779Sgblack@eecs.umich.edu    if (FullSystem) {
2628779Sgblack@eecs.umich.edu        if (!params()->defer_registration && profileEvent)
2638779Sgblack@eecs.umich.edu            schedule(profileEvent, curTick());
2648779Sgblack@eecs.umich.edu    }
2652356SN/A
2665529Snate@binkert.org    if (params()->progress_interval) {
2675606Snate@binkert.org        Tick num_ticks = ticks(params()->progress_interval);
2686144Sksewell@umich.edu
2698607Sgblack@eecs.umich.edu        new CPUProgressEvent(this, num_ticks);
2702356SN/A    }
2711917SN/A}
2721917SN/A
2731917SN/A
2741917SN/Avoid
2752SN/ABaseCPU::regStats()
2762SN/A{
277729SN/A    using namespace Stats;
278707SN/A
279707SN/A    numCycles
280707SN/A        .name(name() + ".numCycles")
281707SN/A        .desc("number of cpu cycles simulated")
282707SN/A        ;
283707SN/A
2847914SBrad.Beckmann@amd.com    numWorkItemsStarted
2857914SBrad.Beckmann@amd.com        .name(name() + ".numWorkItemsStarted")
2867914SBrad.Beckmann@amd.com        .desc("number of work items this cpu started")
2877914SBrad.Beckmann@amd.com        ;
2887914SBrad.Beckmann@amd.com
2897914SBrad.Beckmann@amd.com    numWorkItemsCompleted
2907914SBrad.Beckmann@amd.com        .name(name() + ".numWorkItemsCompleted")
2917914SBrad.Beckmann@amd.com        .desc("number of work items this cpu completed")
2927914SBrad.Beckmann@amd.com        ;
2937914SBrad.Beckmann@amd.com
2942680Sktlim@umich.edu    int size = threadContexts.size();
2952SN/A    if (size > 1) {
2962SN/A        for (int i = 0; i < size; ++i) {
2972SN/A            stringstream namestr;
2982SN/A            ccprintf(namestr, "%s.ctx%d", name(), i);
2992680Sktlim@umich.edu            threadContexts[i]->regStats(namestr.str());
3002SN/A        }
3012SN/A    } else if (size == 1)
3022680Sktlim@umich.edu        threadContexts[0]->regStats(name());
3032SN/A}
3042SN/A
3058922Swilliam.wang@arm.comMasterPort &
3068922Swilliam.wang@arm.comBaseCPU::getMasterPort(const string &if_name, int idx)
3078850Sandreas.hansson@arm.com{
3088850Sandreas.hansson@arm.com    // Get the right port based on name. This applies to all the
3098850Sandreas.hansson@arm.com    // subclasses of the base CPU and relies on their implementation
3108850Sandreas.hansson@arm.com    // of getDataPort and getInstPort. In all cases there methods
3118850Sandreas.hansson@arm.com    // return a CpuPort pointer.
3128850Sandreas.hansson@arm.com    if (if_name == "dcache_port")
3138922Swilliam.wang@arm.com        return getDataPort();
3148850Sandreas.hansson@arm.com    else if (if_name == "icache_port")
3158922Swilliam.wang@arm.com        return getInstPort();
3168850Sandreas.hansson@arm.com    else
3178922Swilliam.wang@arm.com        return MemObject::getMasterPort(if_name, idx);
3188850Sandreas.hansson@arm.com}
3198850Sandreas.hansson@arm.com
3203495Sktlim@umich.eduTick
3213495Sktlim@umich.eduBaseCPU::nextCycle()
3223495Sktlim@umich.edu{
3237823Ssteve.reinhardt@amd.com    Tick next_tick = curTick() - phase + clock - 1;
3243495Sktlim@umich.edu    next_tick -= (next_tick % clock);
3253661Srdreslin@umich.edu    next_tick += phase;
3263495Sktlim@umich.edu    return next_tick;
3273495Sktlim@umich.edu}
3283495Sktlim@umich.edu
3293495Sktlim@umich.eduTick
3303495Sktlim@umich.eduBaseCPU::nextCycle(Tick begin_tick)
3313495Sktlim@umich.edu{
3323495Sktlim@umich.edu    Tick next_tick = begin_tick;
3334599Sacolyte@umich.edu    if (next_tick % clock != 0)
3344599Sacolyte@umich.edu        next_tick = next_tick - (next_tick % clock) + clock;
3353661Srdreslin@umich.edu    next_tick += phase;
3363495Sktlim@umich.edu
3377823Ssteve.reinhardt@amd.com    assert(next_tick >= curTick());
3383495Sktlim@umich.edu    return next_tick;
3393495Sktlim@umich.edu}
340180SN/A
341180SN/Avoid
3422680Sktlim@umich.eduBaseCPU::registerThreadContexts()
343180SN/A{
3446221Snate@binkert.org    ThreadID size = threadContexts.size();
3456221Snate@binkert.org    for (ThreadID tid = 0; tid < size; ++tid) {
3466221Snate@binkert.org        ThreadContext *tc = threadContexts[tid];
3472378SN/A
3485718Shsul@eecs.umich.edu        /** This is so that contextId and cpuId match where there is a
3495718Shsul@eecs.umich.edu         * 1cpu:1context relationship.  Otherwise, the order of registration
3505718Shsul@eecs.umich.edu         * could affect the assignment and cpu 1 could have context id 3, for
3515718Shsul@eecs.umich.edu         * example.  We may even want to do something like this for SMT so that
3525718Shsul@eecs.umich.edu         * cpu 0 has the lowest thread contexts and cpu N has the highest, but
3535718Shsul@eecs.umich.edu         * I'll just do this for now
3545718Shsul@eecs.umich.edu         */
3556221Snate@binkert.org        if (numThreads == 1)
3565718Shsul@eecs.umich.edu            tc->setContextId(system->registerThreadContext(tc, _cpuId));
3575718Shsul@eecs.umich.edu        else
3585718Shsul@eecs.umich.edu            tc->setContextId(system->registerThreadContext(tc));
3598779Sgblack@eecs.umich.edu
3608779Sgblack@eecs.umich.edu        if (!FullSystem)
3618779Sgblack@eecs.umich.edu            tc->getProcessPtr()->assignThreadContext(tc->contextId());
362180SN/A    }
363180SN/A}
364180SN/A
365180SN/A
3664000Ssaidi@eecs.umich.eduint
3674000Ssaidi@eecs.umich.eduBaseCPU::findContext(ThreadContext *tc)
3684000Ssaidi@eecs.umich.edu{
3696221Snate@binkert.org    ThreadID size = threadContexts.size();
3706221Snate@binkert.org    for (ThreadID tid = 0; tid < size; ++tid) {
3716221Snate@binkert.org        if (tc == threadContexts[tid])
3726221Snate@binkert.org            return tid;
3734000Ssaidi@eecs.umich.edu    }
3744000Ssaidi@eecs.umich.edu    return 0;
3754000Ssaidi@eecs.umich.edu}
3764000Ssaidi@eecs.umich.edu
377180SN/Avoid
3782798Sktlim@umich.eduBaseCPU::switchOut()
379180SN/A{
3802359SN/A    if (profileEvent && profileEvent->scheduled())
3815606Snate@binkert.org        deschedule(profileEvent);
382180SN/A}
383180SN/A
384180SN/Avoid
3858737Skoansin.tan@gmail.comBaseCPU::takeOverFrom(BaseCPU *oldCPU)
386180SN/A{
3872680Sktlim@umich.edu    assert(threadContexts.size() == oldCPU->threadContexts.size());
388180SN/A
3895712Shsul@eecs.umich.edu    _cpuId = oldCPU->cpuId();
3905712Shsul@eecs.umich.edu
3916221Snate@binkert.org    ThreadID size = threadContexts.size();
3926221Snate@binkert.org    for (ThreadID i = 0; i < size; ++i) {
3932680Sktlim@umich.edu        ThreadContext *newTC = threadContexts[i];
3942680Sktlim@umich.edu        ThreadContext *oldTC = oldCPU->threadContexts[i];
395180SN/A
3962680Sktlim@umich.edu        newTC->takeOverFrom(oldTC);
3972651Ssaidi@eecs.umich.edu
3982680Sktlim@umich.edu        CpuEvent::replaceThreadContext(oldTC, newTC);
3992651Ssaidi@eecs.umich.edu
4005714Shsul@eecs.umich.edu        assert(newTC->contextId() == oldTC->contextId());
4015715Shsul@eecs.umich.edu        assert(newTC->threadId() == oldTC->threadId());
4025714Shsul@eecs.umich.edu        system->replaceThreadContext(newTC, newTC->contextId());
4032359SN/A
4045875Ssteve.reinhardt@amd.com        /* This code no longer works since the zero register (e.g.,
4055875Ssteve.reinhardt@amd.com         * r31 on Alpha) doesn't necessarily contain zero at this
4065875Ssteve.reinhardt@amd.com         * point.
4075875Ssteve.reinhardt@amd.com           if (DTRACE(Context))
4085217Ssaidi@eecs.umich.edu            ThreadContext::compare(oldTC, newTC);
4095875Ssteve.reinhardt@amd.com        */
4107781SAli.Saidi@ARM.com
4118922Swilliam.wang@arm.com        MasterPort *old_itb_port = oldTC->getITBPtr()->getMasterPort();
4128922Swilliam.wang@arm.com        MasterPort *old_dtb_port = oldTC->getDTBPtr()->getMasterPort();
4138922Swilliam.wang@arm.com        MasterPort *new_itb_port = newTC->getITBPtr()->getMasterPort();
4148922Swilliam.wang@arm.com        MasterPort *new_dtb_port = newTC->getDTBPtr()->getMasterPort();
4157781SAli.Saidi@ARM.com
4167781SAli.Saidi@ARM.com        // Move over any table walker ports if they exist
4177781SAli.Saidi@ARM.com        if (new_itb_port && !new_itb_port->isConnected()) {
4187781SAli.Saidi@ARM.com            assert(old_itb_port);
4198922Swilliam.wang@arm.com            SlavePort &slavePort = old_itb_port->getSlavePort();
4208922Swilliam.wang@arm.com            new_itb_port->bind(slavePort);
4217781SAli.Saidi@ARM.com        }
4227781SAli.Saidi@ARM.com        if (new_dtb_port && !new_dtb_port->isConnected()) {
4237781SAli.Saidi@ARM.com            assert(old_dtb_port);
4248922Swilliam.wang@arm.com            SlavePort &slavePort = old_dtb_port->getSlavePort();
4258922Swilliam.wang@arm.com            new_dtb_port->bind(slavePort);
4267781SAli.Saidi@ARM.com        }
4278733Sgeoffrey.blake@arm.com
4288887Sgeoffrey.blake@arm.com        // Checker whether or not we have to transfer CheckerCPU
4298887Sgeoffrey.blake@arm.com        // objects over in the switch
4308887Sgeoffrey.blake@arm.com        CheckerCPU *oldChecker = oldTC->getCheckerCpuPtr();
4318887Sgeoffrey.blake@arm.com        CheckerCPU *newChecker = newTC->getCheckerCpuPtr();
4328887Sgeoffrey.blake@arm.com        if (oldChecker && newChecker) {
4338922Swilliam.wang@arm.com            MasterPort *old_checker_itb_port =
4348922Swilliam.wang@arm.com                oldChecker->getITBPtr()->getMasterPort();
4358922Swilliam.wang@arm.com            MasterPort *old_checker_dtb_port =
4368922Swilliam.wang@arm.com                oldChecker->getDTBPtr()->getMasterPort();
4378922Swilliam.wang@arm.com            MasterPort *new_checker_itb_port =
4388922Swilliam.wang@arm.com                newChecker->getITBPtr()->getMasterPort();
4398922Swilliam.wang@arm.com            MasterPort *new_checker_dtb_port =
4408922Swilliam.wang@arm.com                newChecker->getDTBPtr()->getMasterPort();
4418733Sgeoffrey.blake@arm.com
4428887Sgeoffrey.blake@arm.com            // Move over any table walker ports if they exist for checker
4438887Sgeoffrey.blake@arm.com            if (new_checker_itb_port && !new_checker_itb_port->isConnected()) {
4448887Sgeoffrey.blake@arm.com                assert(old_checker_itb_port);
4458922Swilliam.wang@arm.com                SlavePort &slavePort = old_checker_itb_port->getSlavePort();;
4468922Swilliam.wang@arm.com                new_checker_itb_port->bind(slavePort);
4478887Sgeoffrey.blake@arm.com            }
4488887Sgeoffrey.blake@arm.com            if (new_checker_dtb_port && !new_checker_dtb_port->isConnected()) {
4498887Sgeoffrey.blake@arm.com                assert(old_checker_dtb_port);
4508922Swilliam.wang@arm.com                SlavePort &slavePort = old_checker_dtb_port->getSlavePort();;
4518922Swilliam.wang@arm.com                new_checker_dtb_port->bind(slavePort);
4528887Sgeoffrey.blake@arm.com            }
4538733Sgeoffrey.blake@arm.com        }
454180SN/A    }
455605SN/A
4563520Sgblack@eecs.umich.edu    interrupts = oldCPU->interrupts;
4575810Sgblack@eecs.umich.edu    interrupts->setCPU(this);
4582254SN/A
4598779Sgblack@eecs.umich.edu    if (FullSystem) {
4608779Sgblack@eecs.umich.edu        for (ThreadID i = 0; i < size; ++i)
4618779Sgblack@eecs.umich.edu            threadContexts[i]->profileClear();
4622254SN/A
4638779Sgblack@eecs.umich.edu        if (profileEvent)
4648779Sgblack@eecs.umich.edu            schedule(profileEvent, curTick());
4658779Sgblack@eecs.umich.edu    }
4664192Sktlim@umich.edu
4674192Sktlim@umich.edu    // Connect new CPU to old CPU's memory only if new CPU isn't
4684192Sktlim@umich.edu    // connected to anything.  Also connect old CPU's memory to new
4694192Sktlim@umich.edu    // CPU.
4708922Swilliam.wang@arm.com    if (!getInstPort().isConnected()) {
4718922Swilliam.wang@arm.com        getInstPort().bind(oldCPU->getInstPort().getSlavePort());
4724192Sktlim@umich.edu    }
4734192Sktlim@umich.edu
4748922Swilliam.wang@arm.com    if (!getDataPort().isConnected()) {
4758922Swilliam.wang@arm.com        getDataPort().bind(oldCPU->getDataPort().getSlavePort());
4764192Sktlim@umich.edu    }
477180SN/A}
478180SN/A
479180SN/A
4805536Srstrong@hp.comBaseCPU::ProfileEvent::ProfileEvent(BaseCPU *_cpu, Tick _interval)
4815606Snate@binkert.org    : cpu(_cpu), interval(_interval)
4821917SN/A{ }
4831917SN/A
4841917SN/Avoid
4851917SN/ABaseCPU::ProfileEvent::process()
4861917SN/A{
4876221Snate@binkert.org    ThreadID size = cpu->threadContexts.size();
4886221Snate@binkert.org    for (ThreadID i = 0; i < size; ++i) {
4892680Sktlim@umich.edu        ThreadContext *tc = cpu->threadContexts[i];
4902680Sktlim@umich.edu        tc->profileSample();
4911917SN/A    }
4922254SN/A
4937823Ssteve.reinhardt@amd.com    cpu->schedule(this, curTick() + interval);
4941917SN/A}
4951917SN/A
4962SN/Avoid
497921SN/ABaseCPU::serialize(std::ostream &os)
498921SN/A{
4994000Ssaidi@eecs.umich.edu    SERIALIZE_SCALAR(instCnt);
5005647Sgblack@eecs.umich.edu    interrupts->serialize(os);
501921SN/A}
502921SN/A
503921SN/Avoid
504921SN/ABaseCPU::unserialize(Checkpoint *cp, const std::string &section)
505921SN/A{
5064000Ssaidi@eecs.umich.edu    UNSERIALIZE_SCALAR(instCnt);
5075647Sgblack@eecs.umich.edu    interrupts->unserialize(cp, section);
508921SN/A}
509921SN/A
5101191SN/Avoid
5111191SN/ABaseCPU::traceFunctionsInternal(Addr pc)
5121191SN/A{
5131191SN/A    if (!debugSymbolTable)
5141191SN/A        return;
5151191SN/A
5161191SN/A    // if pc enters different function, print new function symbol and
5171191SN/A    // update saved range.  Otherwise do nothing.
5181191SN/A    if (pc < currentFunctionStart || pc >= currentFunctionEnd) {
5191191SN/A        string sym_str;
5201191SN/A        bool found = debugSymbolTable->findNearestSymbol(pc, sym_str,
5211191SN/A                                                         currentFunctionStart,
5221191SN/A                                                         currentFunctionEnd);
5231191SN/A
5241191SN/A        if (!found) {
5251191SN/A            // no symbol found: use addr as label
5261191SN/A            sym_str = csprintf("0x%x", pc);
5271191SN/A            currentFunctionStart = pc;
5281191SN/A            currentFunctionEnd = pc + 1;
5291191SN/A        }
5301191SN/A
5311191SN/A        ccprintf(*functionTraceStream, " (%d)\n%d: %s",
5327823Ssteve.reinhardt@amd.com                 curTick() - functionEntryTick, curTick(), sym_str);
5337823Ssteve.reinhardt@amd.com        functionEntryTick = curTick();
5341191SN/A    }
5351191SN/A}
5368707Sandreas.hansson@arm.com
5378707Sandreas.hansson@arm.combool
5388975Sandreas.hansson@arm.comBaseCPU::CpuPort::recvTimingResp(PacketPtr pkt)
5398707Sandreas.hansson@arm.com{
5408948Sandreas.hansson@arm.com    panic("BaseCPU doesn't expect recvTiming!\n");
5418707Sandreas.hansson@arm.com    return true;
5428707Sandreas.hansson@arm.com}
5438707Sandreas.hansson@arm.com
5448707Sandreas.hansson@arm.comvoid
5458707Sandreas.hansson@arm.comBaseCPU::CpuPort::recvRetry()
5468707Sandreas.hansson@arm.com{
5478948Sandreas.hansson@arm.com    panic("BaseCPU doesn't expect recvRetry!\n");
5488707Sandreas.hansson@arm.com}
5498707Sandreas.hansson@arm.com
5508707Sandreas.hansson@arm.comvoid
5518948Sandreas.hansson@arm.comBaseCPU::CpuPort::recvFunctionalSnoop(PacketPtr pkt)
5528707Sandreas.hansson@arm.com{
5538948Sandreas.hansson@arm.com    // No internal storage to update (in the general case). A CPU with
5548948Sandreas.hansson@arm.com    // internal storage, e.g. an LSQ that should be part of the
5558948Sandreas.hansson@arm.com    // coherent memory has to check against stored data.
5568707Sandreas.hansson@arm.com}
557