SConscript revision 9388
16019Shines@cs.fsu.edu# -*- mode:python -*-
26019Shines@cs.fsu.edu
36019Shines@cs.fsu.edu# Copyright (c) 2006 The Regents of The University of Michigan
46019Shines@cs.fsu.edu# All rights reserved.
56019Shines@cs.fsu.edu#
66019Shines@cs.fsu.edu# Redistribution and use in source and binary forms, with or without
76019Shines@cs.fsu.edu# modification, are permitted provided that the following conditions are
86019Shines@cs.fsu.edu# met: redistributions of source code must retain the above copyright
96019Shines@cs.fsu.edu# notice, this list of conditions and the following disclaimer;
106019Shines@cs.fsu.edu# redistributions in binary form must reproduce the above copyright
116019Shines@cs.fsu.edu# notice, this list of conditions and the following disclaimer in the
126019Shines@cs.fsu.edu# documentation and/or other materials provided with the distribution;
136019Shines@cs.fsu.edu# neither the name of the copyright holders nor the names of its
146019Shines@cs.fsu.edu# contributors may be used to endorse or promote products derived from
156019Shines@cs.fsu.edu# this software without specific prior written permission.
166019Shines@cs.fsu.edu#
176019Shines@cs.fsu.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
186019Shines@cs.fsu.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
196019Shines@cs.fsu.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
206019Shines@cs.fsu.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
216019Shines@cs.fsu.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
226019Shines@cs.fsu.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
236019Shines@cs.fsu.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
246019Shines@cs.fsu.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
256019Shines@cs.fsu.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
266019Shines@cs.fsu.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
276019Shines@cs.fsu.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
286019Shines@cs.fsu.edu#
296019Shines@cs.fsu.edu# Authors: Steve Reinhardt
306019Shines@cs.fsu.edu
316019Shines@cs.fsu.eduImport('*')
326019Shines@cs.fsu.edu
336019Shines@cs.fsu.eduif env['TARGET_ISA'] == 'no':
346019Shines@cs.fsu.edu    Return()
356019Shines@cs.fsu.edu
366019Shines@cs.fsu.edu#################################################################
376019Shines@cs.fsu.edu#
386019Shines@cs.fsu.edu# Generate StaticInst execute() method signatures.
396019Shines@cs.fsu.edu#
406019Shines@cs.fsu.edu# There must be one signature for each CPU model compiled in.
416019Shines@cs.fsu.edu# Since the set of compiled-in models is flexible, we generate a
426019Shines@cs.fsu.edu# header containing the appropriate set of signatures on the fly.
436019Shines@cs.fsu.edu#
446019Shines@cs.fsu.edu#################################################################
456019Shines@cs.fsu.edu
466019Shines@cs.fsu.edu# Template for execute() signature.
476019Shines@cs.fsu.eduexec_sig_template = '''
486019Shines@cs.fsu.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
496019Shines@cs.fsu.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
506019Shines@cs.fsu.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
516019Shines@cs.fsu.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
526019Shines@cs.fsu.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
536019Shines@cs.fsu.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
546019Shines@cs.fsu.edu                          Trace::InstRecord *traceData) const
556019Shines@cs.fsu.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
566019Shines@cs.fsu.edu'''
576019Shines@cs.fsu.edu
586019Shines@cs.fsu.edumem_ini_sig_template = '''
596019Shines@cs.fsu.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
606019Shines@cs.fsu.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
616019Shines@cs.fsu.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
62'''
63
64mem_comp_sig_template = '''
65virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
66'''
67
68# Generate a temporary CPU list, including the CheckerCPU if
69# it's enabled.  This isn't used for anything else other than StaticInst
70# headers.
71temp_cpu_list = env['CPU_MODELS'][:]
72temp_cpu_list.append('CheckerCPU')
73SimObject('CheckerCPU.py')
74
75# Generate header.
76def gen_cpu_exec_signatures(target, source, env):
77    f = open(str(target[0]), 'w')
78    print >> f, '''
79#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
80#define __CPU_STATIC_INST_EXEC_SIGS_HH__
81'''
82    for cpu in temp_cpu_list:
83        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
84        print >> f, exec_sig_template % { 'type' : xc_type }
85    print >> f, '''
86#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
87'''
88
89# Generate string that gets printed when header is rebuilt
90def gen_sigs_string(target, source, env):
91    return " [GENERATE] static_inst_exec_sigs.hh: " \
92           + ', '.join(temp_cpu_list)
93
94# Add command to generate header to environment.
95env.Command('static_inst_exec_sigs.hh', (),
96            Action(gen_cpu_exec_signatures, gen_sigs_string,
97                   varlist = temp_cpu_list))
98
99env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
100
101SimObject('BaseCPU.py')
102SimObject('FuncUnit.py')
103SimObject('ExeTracer.py')
104SimObject('IntelTrace.py')
105SimObject('IntrControl.py')
106SimObject('NativeTrace.py')
107
108Source('activity.cc')
109Source('base.cc')
110Source('cpuevent.cc')
111Source('exetrace.cc')
112Source('func_unit.cc')
113Source('inteltrace.cc')
114Source('intr_control.cc')
115Source('nativetrace.cc')
116Source('pc_event.cc')
117Source('profile.cc')
118Source('quiesce_event.cc')
119Source('static_inst.cc')
120Source('simple_thread.cc')
121Source('thread_context.cc')
122Source('thread_state.cc')
123
124if env['TARGET_ISA'] == 'sparc':
125    SimObject('LegionTrace.py')
126    Source('legiontrace.cc')
127
128SimObject('DummyChecker.py')
129Source('checker/cpu.cc')
130Source('dummy_checker.cc')
131DebugFlag('Checker')
132
133DebugFlag('Activity')
134DebugFlag('Commit')
135DebugFlag('Context')
136DebugFlag('Decode')
137DebugFlag('DynInst')
138DebugFlag('ExecEnable')
139DebugFlag('ExecCPSeq')
140DebugFlag('ExecEffAddr')
141DebugFlag('ExecFaulting', 'Trace faulting instructions')
142DebugFlag('ExecFetchSeq')
143DebugFlag('ExecOpClass')
144DebugFlag('ExecRegDelta')
145DebugFlag('ExecResult')
146DebugFlag('ExecSpeculative')
147DebugFlag('ExecSymbol')
148DebugFlag('ExecThread')
149DebugFlag('ExecTicks')
150DebugFlag('ExecMicro')
151DebugFlag('ExecMacro')
152DebugFlag('ExecUser')
153DebugFlag('ExecKernel')
154DebugFlag('ExecAsid')
155DebugFlag('Fetch')
156DebugFlag('IntrControl')
157DebugFlag('O3PipeView')
158DebugFlag('PCEvent')
159DebugFlag('Quiesce')
160
161CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
162    'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
163    'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
164    'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel',
165    'ExecAsid' ])
166CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
167    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting',
168    'ExecUser', 'ExecKernel' ])
169CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
170    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting',
171    'ExecUser', 'ExecKernel' ])
172