SConscript revision 9020
12086SN/A# -*- mode:python -*- 22086SN/A 32086SN/A# Copyright (c) 2006 The Regents of The University of Michigan 42086SN/A# All rights reserved. 52086SN/A# 62086SN/A# Redistribution and use in source and binary forms, with or without 72086SN/A# modification, are permitted provided that the following conditions are 82086SN/A# met: redistributions of source code must retain the above copyright 92086SN/A# notice, this list of conditions and the following disclaimer; 102086SN/A# redistributions in binary form must reproduce the above copyright 112086SN/A# notice, this list of conditions and the following disclaimer in the 122086SN/A# documentation and/or other materials provided with the distribution; 132086SN/A# neither the name of the copyright holders nor the names of its 142086SN/A# contributors may be used to endorse or promote products derived from 152086SN/A# this software without specific prior written permission. 162086SN/A# 172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282665Ssaidi@eecs.umich.edu# 292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt 302665Ssaidi@eecs.umich.edu 312086SN/AImport('*') 324202Sbinkertn@umich.edu 332086SN/Aif env['TARGET_ISA'] == 'no': 344202Sbinkertn@umich.edu Return() 354202Sbinkertn@umich.edu 364202Sbinkertn@umich.edu################################################################# 376313Sgblack@eecs.umich.edu# 386365Sgblack@eecs.umich.edu# Generate StaticInst execute() method signatures. 394997Sgblack@eecs.umich.edu# 404202Sbinkertn@umich.edu# There must be one signature for each CPU model compiled in. 414997Sgblack@eecs.umich.edu# Since the set of compiled-in models is flexible, we generate a 424826Ssaidi@eecs.umich.edu# header containing the appropriate set of signatures on the fly. 432086SN/A# 446365Sgblack@eecs.umich.edu################################################################# 456365Sgblack@eecs.umich.edu 464997Sgblack@eecs.umich.edu# Template for execute() signature. 475800Snate@binkert.orgexec_sig_template = ''' 485938Sgblack@eecs.umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 494997Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 504202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 514486Sbinkertn@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 525647Sgblack@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 534486Sbinkertn@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 545647Sgblack@eecs.umich.edu Trace::InstRecord *traceData) const 554202Sbinkertn@umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 564202Sbinkertn@umich.edu''' 574202Sbinkertn@umich.edu 584202Sbinkertn@umich.edumem_ini_sig_template = ''' 594202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 602086SN/A{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 614202Sbinkertn@umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 624202Sbinkertn@umich.edu''' 634202Sbinkertn@umich.edu 642086SN/Amem_comp_sig_template = ''' 654202Sbinkertn@umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 664202Sbinkertn@umich.edu''' 672086SN/A 684202Sbinkertn@umich.edu# Generate a temporary CPU list, including the CheckerCPU if 694202Sbinkertn@umich.edu# it's enabled. This isn't used for anything else other than StaticInst 704202Sbinkertn@umich.edu# headers. 714202Sbinkertn@umich.edutemp_cpu_list = env['CPU_MODELS'][:] 724202Sbinkertn@umich.edutemp_cpu_list.append('CheckerCPU') 734202Sbinkertn@umich.eduSimObject('CheckerCPU.py') 74 75# Generate header. 76def gen_cpu_exec_signatures(target, source, env): 77 f = open(str(target[0]), 'w') 78 print >> f, ''' 79#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 80#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 81''' 82 for cpu in temp_cpu_list: 83 xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 84 print >> f, exec_sig_template % { 'type' : xc_type } 85 print >> f, ''' 86#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 87''' 88 89# Generate string that gets printed when header is rebuilt 90def gen_sigs_string(target, source, env): 91 return " [GENERATE] static_inst_exec_sigs.hh: " \ 92 + ', '.join(temp_cpu_list) 93 94# Add command to generate header to environment. 95env.Command('static_inst_exec_sigs.hh', (), 96 Action(gen_cpu_exec_signatures, gen_sigs_string, 97 varlist = temp_cpu_list)) 98 99env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 100 101SimObject('BaseCPU.py') 102SimObject('FuncUnit.py') 103SimObject('ExeTracer.py') 104SimObject('IntelTrace.py') 105SimObject('IntrControl.py') 106SimObject('NativeTrace.py') 107 108Source('activity.cc') 109Source('base.cc') 110Source('cpuevent.cc') 111Source('exetrace.cc') 112Source('func_unit.cc') 113Source('inteltrace.cc') 114Source('intr_control.cc') 115Source('nativetrace.cc') 116Source('pc_event.cc') 117Source('profile.cc') 118Source('quiesce_event.cc') 119Source('static_inst.cc') 120Source('simple_thread.cc') 121Source('thread_context.cc') 122Source('thread_state.cc') 123 124if env['TARGET_ISA'] == 'sparc': 125 SimObject('LegionTrace.py') 126 Source('legiontrace.cc') 127 128SimObject('DummyChecker.py') 129Source('checker/cpu.cc') 130Source('dummy_checker_builder.cc') 131DebugFlag('Checker') 132 133DebugFlag('Activity') 134DebugFlag('Commit') 135DebugFlag('Context') 136DebugFlag('Decode') 137DebugFlag('DynInst') 138DebugFlag('ExecEnable') 139DebugFlag('ExecCPSeq') 140DebugFlag('ExecEffAddr') 141DebugFlag('ExecFaulting', 'Trace faulting instructions') 142DebugFlag('ExecFetchSeq') 143DebugFlag('ExecOpClass') 144DebugFlag('ExecRegDelta') 145DebugFlag('ExecResult') 146DebugFlag('ExecSpeculative') 147DebugFlag('ExecSymbol') 148DebugFlag('ExecThread') 149DebugFlag('ExecTicks') 150DebugFlag('ExecMicro') 151DebugFlag('ExecMacro') 152DebugFlag('ExecUser') 153DebugFlag('ExecKernel') 154DebugFlag('ExecAsid') 155DebugFlag('Fetch') 156DebugFlag('IntrControl') 157DebugFlag('O3PipeView') 158DebugFlag('PCEvent') 159DebugFlag('Quiesce') 160 161CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr', 162 'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta', 163 'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread', 164 'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel', 165 'ExecAsid' ]) 166CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 167 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting', 168 'ExecUser', 'ExecKernel' ]) 169CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 170 'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting', 171 'ExecUser', 'ExecKernel' ]) 172