SConscript revision 8945
16157Snate@binkert.org# -*- mode:python -*- 26157Snate@binkert.org 36157Snate@binkert.org# Copyright (c) 2006 The Regents of The University of Michigan 46157Snate@binkert.org# All rights reserved. 56157Snate@binkert.org# 66157Snate@binkert.org# Redistribution and use in source and binary forms, with or without 76157Snate@binkert.org# modification, are permitted provided that the following conditions are 86157Snate@binkert.org# met: redistributions of source code must retain the above copyright 96157Snate@binkert.org# notice, this list of conditions and the following disclaimer; 106157Snate@binkert.org# redistributions in binary form must reproduce the above copyright 116157Snate@binkert.org# notice, this list of conditions and the following disclaimer in the 126157Snate@binkert.org# documentation and/or other materials provided with the distribution; 136157Snate@binkert.org# neither the name of the copyright holders nor the names of its 146157Snate@binkert.org# contributors may be used to endorse or promote products derived from 156157Snate@binkert.org# this software without specific prior written permission. 166157Snate@binkert.org# 176157Snate@binkert.org# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 186157Snate@binkert.org# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 196157Snate@binkert.org# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 206157Snate@binkert.org# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 216157Snate@binkert.org# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 226157Snate@binkert.org# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 236157Snate@binkert.org# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 246157Snate@binkert.org# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 256157Snate@binkert.org# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 266157Snate@binkert.org# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 276157Snate@binkert.org# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 286157Snate@binkert.org# 296157Snate@binkert.org# Authors: Steve Reinhardt 306157Snate@binkert.org 316157Snate@binkert.orgImport('*') 326157Snate@binkert.org 338492Snilay@cs.wisc.eduif env['TARGET_ISA'] == 'no': 346168Snate@binkert.org Return() 356168Snate@binkert.org 368439Snilay@cs.wisc.edu################################################################# 376876Ssteve.reinhardt@amd.com# 388439Snilay@cs.wisc.edu# Generate StaticInst execute() method signatures. 396876Ssteve.reinhardt@amd.com# 408191SLisa.Hsu@amd.com# There must be one signature for each CPU model compiled in. 416876Ssteve.reinhardt@amd.com# Since the set of compiled-in models is flexible, we generate a 426876Ssteve.reinhardt@amd.com# header containing the appropriate set of signatures on the fly. 436286Snate@binkert.org# 446157Snate@binkert.org################################################################# 457025SBrad.Beckmann@amd.com 466782SBrad.Beckmann@amd.com# Template for execute() signature. 476157Snate@binkert.orgexec_sig_template = ''' 488191SLisa.Hsu@amd.comvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 496157Snate@binkert.orgvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 506797SBrad.Beckmann@amd.com{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 516286Snate@binkert.orgvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 526157Snate@binkert.org{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 536157Snate@binkert.orgvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 546157Snate@binkert.org Trace::InstRecord *traceData) const 55{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 56''' 57 58mem_ini_sig_template = ''' 59virtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 60{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 61virtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 62''' 63 64mem_comp_sig_template = ''' 65virtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 66''' 67 68# Generate a temporary CPU list, including the CheckerCPU if 69# it's enabled. This isn't used for anything else other than StaticInst 70# headers. 71temp_cpu_list = env['CPU_MODELS'][:] 72temp_cpu_list.append('CheckerCPU') 73SimObject('CheckerCPU.py') 74 75# Generate header. 76def gen_cpu_exec_signatures(target, source, env): 77 f = open(str(target[0]), 'w') 78 print >> f, ''' 79#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 80#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 81''' 82 for cpu in temp_cpu_list: 83 xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 84 print >> f, exec_sig_template % { 'type' : xc_type } 85 print >> f, ''' 86#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 87''' 88 89# Generate string that gets printed when header is rebuilt 90def gen_sigs_string(target, source, env): 91 return " [GENERATE] static_inst_exec_sigs.hh: " \ 92 + ', '.join(temp_cpu_list) 93 94# Add command to generate header to environment. 95env.Command('static_inst_exec_sigs.hh', (), 96 Action(gen_cpu_exec_signatures, gen_sigs_string, 97 varlist = temp_cpu_list)) 98 99env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 100 101SimObject('BaseCPU.py') 102SimObject('FuncUnit.py') 103SimObject('ExeTracer.py') 104SimObject('IntelTrace.py') 105SimObject('IntrControl.py') 106SimObject('NativeTrace.py') 107 108Source('activity.cc') 109Source('base.cc') 110Source('cpuevent.cc') 111Source('decode.cc') 112Source('exetrace.cc') 113Source('func_unit.cc') 114Source('inteltrace.cc') 115Source('intr_control.cc') 116Source('nativetrace.cc') 117Source('pc_event.cc') 118Source('profile.cc') 119Source('quiesce_event.cc') 120Source('static_inst.cc') 121Source('simple_thread.cc') 122Source('thread_context.cc') 123Source('thread_state.cc') 124 125if env['TARGET_ISA'] == 'sparc': 126 SimObject('LegionTrace.py') 127 Source('legiontrace.cc') 128 129SimObject('DummyChecker.py') 130Source('checker/cpu.cc') 131Source('dummy_checker_builder.cc') 132DebugFlag('Checker') 133 134DebugFlag('Activity') 135DebugFlag('Commit') 136DebugFlag('Context') 137DebugFlag('Decode') 138DebugFlag('DynInst') 139DebugFlag('ExecEnable') 140DebugFlag('ExecCPSeq') 141DebugFlag('ExecEffAddr') 142DebugFlag('ExecFaulting', 'Trace faulting instructions') 143DebugFlag('ExecFetchSeq') 144DebugFlag('ExecOpClass') 145DebugFlag('ExecRegDelta') 146DebugFlag('ExecResult') 147DebugFlag('ExecSpeculative') 148DebugFlag('ExecSymbol') 149DebugFlag('ExecThread') 150DebugFlag('ExecTicks') 151DebugFlag('ExecMicro') 152DebugFlag('ExecMacro') 153DebugFlag('ExecUser') 154DebugFlag('ExecKernel') 155DebugFlag('ExecAsid') 156DebugFlag('Fetch') 157DebugFlag('IntrControl') 158DebugFlag('O3PipeView') 159DebugFlag('PCEvent') 160DebugFlag('Quiesce') 161 162CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr', 163 'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta', 164 'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread', 165 'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel', 166 'ExecAsid' ]) 167CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 168 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting', 169 'ExecUser', 'ExecKernel' ]) 170CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 171 'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting', 172 'ExecUser', 'ExecKernel' ]) 173