SConscript revision 8793
12155SN/A# -*- mode:python -*-
22155SN/A
32155SN/A# Copyright (c) 2006 The Regents of The University of Michigan
42155SN/A# All rights reserved.
52155SN/A#
62155SN/A# Redistribution and use in source and binary forms, with or without
72155SN/A# modification, are permitted provided that the following conditions are
82155SN/A# met: redistributions of source code must retain the above copyright
92155SN/A# notice, this list of conditions and the following disclaimer;
102155SN/A# redistributions in binary form must reproduce the above copyright
112155SN/A# notice, this list of conditions and the following disclaimer in the
122155SN/A# documentation and/or other materials provided with the distribution;
132155SN/A# neither the name of the copyright holders nor the names of its
142155SN/A# contributors may be used to endorse or promote products derived from
152155SN/A# this software without specific prior written permission.
162155SN/A#
172155SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182155SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192155SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202155SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212155SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222155SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232155SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242155SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252155SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262155SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272155SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt
302155SN/A
314202Sbinkertn@umich.eduImport('*')
322155SN/A
332178SN/Aif env['TARGET_ISA'] == 'no':
342178SN/A    Return()
352178SN/A
362178SN/A#################################################################
372178SN/A#
382178SN/A# Generate StaticInst execute() method signatures.
392178SN/A#
402178SN/A# There must be one signature for each CPU model compiled in.
412178SN/A# Since the set of compiled-in models is flexible, we generate a
422178SN/A# header containing the appropriate set of signatures on the fly.
432178SN/A#
442178SN/A#################################################################
452155SN/A
462178SN/A# Template for execute() signature.
472155SN/Aexec_sig_template = '''
482155SN/Avirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
492178SN/Avirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
502155SN/A{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
512155SN/Avirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
522623SN/A{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
533918Ssaidi@eecs.umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
542623SN/A                          Trace::InstRecord *traceData) const
552623SN/A{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
563918Ssaidi@eecs.umich.edu'''
572155SN/A
582155SN/Amem_ini_sig_template = '''
592292SN/Avirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
603918Ssaidi@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
612292SN/Avirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
622292SN/A'''
632292SN/A
643918Ssaidi@eecs.umich.edumem_comp_sig_template = '''
652292SN/Avirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
662292SN/A'''
672766Sktlim@umich.edu
682766Sktlim@umich.edu# Generate a temporary CPU list, including the CheckerCPU if
692766Sktlim@umich.edu# it's enabled.  This isn't used for anything else other than StaticInst
702921Sktlim@umich.edu# headers.
712921Sktlim@umich.edutemp_cpu_list = env['CPU_MODELS'][:]
722766Sktlim@umich.edu
732766Sktlim@umich.eduif env['USE_CHECKER']:
742766Sktlim@umich.edu    temp_cpu_list.append('CheckerCPU')
754762Snate@binkert.org    SimObject('CheckerCPU.py')
762155SN/A
772155SN/A# Generate header.
782155SN/Adef gen_cpu_exec_signatures(target, source, env):
792155SN/A    f = open(str(target[0]), 'w')
802155SN/A    print >> f, '''
812155SN/A#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
822766Sktlim@umich.edu#define __CPU_STATIC_INST_EXEC_SIGS_HH__
832155SN/A'''
842623SN/A    for cpu in temp_cpu_list:
852155SN/A        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
862155SN/A        print >> f, exec_sig_template % { 'type' : xc_type }
872155SN/A    print >> f, '''
882155SN/A#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
892178SN/A'''
902178SN/A
912178SN/A# Generate string that gets printed when header is rebuilt
922766Sktlim@umich.edudef gen_sigs_string(target, source, env):
932178SN/A    return " [GENERATE] static_inst_exec_sigs.hh: " \
942178SN/A           + ', '.join(temp_cpu_list)
952178SN/A
962178SN/A# Add command to generate header to environment.
972766Sktlim@umich.eduenv.Command('static_inst_exec_sigs.hh', (),
982766Sktlim@umich.edu            Action(gen_cpu_exec_signatures, gen_sigs_string,
992766Sktlim@umich.edu                   varlist = temp_cpu_list))
1002788Sktlim@umich.edu
1012178SN/Aenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
1022733Sktlim@umich.eduenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
1032733Sktlim@umich.edu
1042817Sksewell@umich.edu# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
1052733Sktlim@umich.edu# and one of these are not being used.
1064486Sbinkertn@umich.eduCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
1074486Sbinkertn@umich.edu
1084776Sgblack@eecs.umich.eduSimObject('BaseCPU.py')
1094776Sgblack@eecs.umich.eduSimObject('FuncUnit.py')
1104486Sbinkertn@umich.eduSimObject('ExeTracer.py')
1114202Sbinkertn@umich.eduSimObject('IntelTrace.py')
1124202Sbinkertn@umich.eduSimObject('IntrControl.py')
1134202Sbinkertn@umich.eduSimObject('NativeTrace.py')
1144202Sbinkertn@umich.edu
1154202Sbinkertn@umich.eduSource('activity.cc')
1164776Sgblack@eecs.umich.eduSource('base.cc')
1174202Sbinkertn@umich.eduSource('cpuevent.cc')
1184202Sbinkertn@umich.eduSource('decode.cc')
1194202Sbinkertn@umich.eduSource('exetrace.cc')
1204202Sbinkertn@umich.eduSource('func_unit.cc')
1215217Ssaidi@eecs.umich.eduSource('inteltrace.cc')
1224202Sbinkertn@umich.eduSource('intr_control.cc')
1232155SN/ASource('nativetrace.cc')
1244202Sbinkertn@umich.eduSource('pc_event.cc')
1254486Sbinkertn@umich.eduSource('profile.cc')
1264486Sbinkertn@umich.eduSource('quiesce_event.cc')
1274202Sbinkertn@umich.eduSource('static_inst.cc')
1284202Sbinkertn@umich.eduSource('simple_thread.cc')
1292821Sktlim@umich.eduSource('thread_context.cc')
1304776Sgblack@eecs.umich.eduSource('thread_state.cc')
1314776Sgblack@eecs.umich.edu
1324776Sgblack@eecs.umich.eduif env['TARGET_ISA'] == 'sparc':
1334776Sgblack@eecs.umich.edu    SimObject('LegionTrace.py')
1344776Sgblack@eecs.umich.edu    Source('legiontrace.cc')
1354776Sgblack@eecs.umich.edu
1364776Sgblack@eecs.umich.eduif env['USE_CHECKER']:
1374776Sgblack@eecs.umich.edu    Source('checker/cpu.cc')
1382766Sktlim@umich.edu    DebugFlag('Checker')
1394202Sbinkertn@umich.edu    checker_supports = False
1405192Ssaidi@eecs.umich.edu    for i in CheckerSupportedCPUList:
1412733Sktlim@umich.edu        if i in env['CPU_MODELS']:
1422733Sktlim@umich.edu            checker_supports = True
1432733Sktlim@umich.edu    if not checker_supports:
1442733Sktlim@umich.edu        print "Checker only supports CPU models",
1452733Sktlim@umich.edu        for i in CheckerSupportedCPUList:
1462874Sktlim@umich.edu            print i,
1472874Sktlim@umich.edu        print ", please set USE_CHECKER=False or use one of those CPU models"
1482874Sktlim@umich.edu        Exit(1)
1494202Sbinkertn@umich.edu
1502733Sktlim@umich.eduDebugFlag('Activity')
1515400Ssaidi@eecs.umich.eduDebugFlag('Commit')
1525400Ssaidi@eecs.umich.eduDebugFlag('Context')
1535398Ssaidi@eecs.umich.eduDebugFlag('Decode')
1545398Ssaidi@eecs.umich.eduDebugFlag('DynInst')
1555192Ssaidi@eecs.umich.eduDebugFlag('ExecEnable')
1565192Ssaidi@eecs.umich.eduDebugFlag('ExecCPSeq')
1575192Ssaidi@eecs.umich.eduDebugFlag('ExecEffAddr')
1585217Ssaidi@eecs.umich.eduDebugFlag('ExecFaulting', 'Trace faulting instructions')
1595192Ssaidi@eecs.umich.eduDebugFlag('ExecFetchSeq')
1605192Ssaidi@eecs.umich.eduDebugFlag('ExecOpClass')
1615192Ssaidi@eecs.umich.eduDebugFlag('ExecRegDelta')
1625192Ssaidi@eecs.umich.eduDebugFlag('ExecResult')
1635192Ssaidi@eecs.umich.eduDebugFlag('ExecSpeculative')
1645192Ssaidi@eecs.umich.eduDebugFlag('ExecSymbol')
1655192Ssaidi@eecs.umich.eduDebugFlag('ExecThread')
1665192Ssaidi@eecs.umich.eduDebugFlag('ExecTicks')
1675192Ssaidi@eecs.umich.eduDebugFlag('ExecMicro')
1685192Ssaidi@eecs.umich.eduDebugFlag('ExecMacro')
1695192Ssaidi@eecs.umich.eduDebugFlag('ExecUser')
1705192Ssaidi@eecs.umich.eduDebugFlag('ExecKernel')
1715192Ssaidi@eecs.umich.eduDebugFlag('ExecAsid')
1725192Ssaidi@eecs.umich.eduDebugFlag('Fetch')
1735192Ssaidi@eecs.umich.eduDebugFlag('IntrControl')
1745192Ssaidi@eecs.umich.eduDebugFlag('O3PipeView')
1755192Ssaidi@eecs.umich.eduDebugFlag('PCEvent')
1765192Ssaidi@eecs.umich.eduDebugFlag('Quiesce')
1775192Ssaidi@eecs.umich.edu
1785192Ssaidi@eecs.umich.eduCompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
179    'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
180    'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
181    'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel',
182    'ExecAsid' ])
183CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
184    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting',
185    'ExecUser', 'ExecKernel' ])
186CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
187    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting',
188    'ExecUser', 'ExecKernel' ])
189