SConscript revision 8782
12929Sktlim@umich.edu# -*- mode:python -*- 22929Sktlim@umich.edu 32932Sktlim@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan 42929Sktlim@umich.edu# All rights reserved. 52929Sktlim@umich.edu# 62929Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without 72929Sktlim@umich.edu# modification, are permitted provided that the following conditions are 82929Sktlim@umich.edu# met: redistributions of source code must retain the above copyright 92929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer; 102929Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright 112929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the 122929Sktlim@umich.edu# documentation and/or other materials provided with the distribution; 132929Sktlim@umich.edu# neither the name of the copyright holders nor the names of its 142929Sktlim@umich.edu# contributors may be used to endorse or promote products derived from 152929Sktlim@umich.edu# this software without specific prior written permission. 162929Sktlim@umich.edu# 172929Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 182929Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 192929Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 202929Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 212929Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 222929Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 232929Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 242929Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 252929Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 262929Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 272929Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 282932Sktlim@umich.edu# 292932Sktlim@umich.edu# Authors: Steve Reinhardt 302932Sktlim@umich.edu 312929Sktlim@umich.eduImport('*') 322929Sktlim@umich.edu 332929Sktlim@umich.eduif env['TARGET_ISA'] == 'no': 342929Sktlim@umich.edu Return() 352929Sktlim@umich.edu 362929Sktlim@umich.edu################################################################# 372929Sktlim@umich.edu# 382929Sktlim@umich.edu# Generate StaticInst execute() method signatures. 392929Sktlim@umich.edu# 402929Sktlim@umich.edu# There must be one signature for each CPU model compiled in. 412929Sktlim@umich.edu# Since the set of compiled-in models is flexible, we generate a 422929Sktlim@umich.edu# header containing the appropriate set of signatures on the fly. 432929Sktlim@umich.edu# 442929Sktlim@umich.edu################################################################# 452929Sktlim@umich.edu 462929Sktlim@umich.edu# Template for execute() signature. 472929Sktlim@umich.eduexec_sig_template = ''' 482929Sktlim@umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0; 492929Sktlim@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 502929Sktlim@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 512929Sktlim@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const 522929Sktlim@umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN }; 532929Sktlim@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc, 542929Sktlim@umich.edu Trace::InstRecord *traceData) const 552929Sktlim@umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN }; 562929Sktlim@umich.edu''' 572929Sktlim@umich.edu 582929Sktlim@umich.edumem_ini_sig_template = ''' 592929Sktlim@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const 602929Sktlim@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN }; 612929Sktlim@umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN }; 622929Sktlim@umich.edu''' 632929Sktlim@umich.edu 643020Sstever@eecs.umich.edumem_comp_sig_template = ''' 653020Sstever@eecs.umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN }; 663020Sstever@eecs.umich.edu''' 672929Sktlim@umich.edu 682929Sktlim@umich.edu# Generate a temporary CPU list, including the CheckerCPU if 693021Sstever@eecs.umich.edu# it's enabled. This isn't used for anything else other than StaticInst 702929Sktlim@umich.edu# headers. 712929Sktlim@umich.edutemp_cpu_list = env['CPU_MODELS'][:] 722929Sktlim@umich.edu 732929Sktlim@umich.eduif env['USE_CHECKER']: 742929Sktlim@umich.edu temp_cpu_list.append('CheckerCPU') 752929Sktlim@umich.edu SimObject('CheckerCPU.py') 762929Sktlim@umich.edu 772929Sktlim@umich.edu# Generate header. 782929Sktlim@umich.edudef gen_cpu_exec_signatures(target, source, env): 792929Sktlim@umich.edu f = open(str(target[0]), 'w') 802929Sktlim@umich.edu print >> f, ''' 812929Sktlim@umich.edu#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__ 822929Sktlim@umich.edu#define __CPU_STATIC_INST_EXEC_SIGS_HH__ 832929Sktlim@umich.edu''' 842929Sktlim@umich.edu for cpu in temp_cpu_list: 852929Sktlim@umich.edu xc_type = CpuModel.dict[cpu].strings['CPU_exec_context'] 862929Sktlim@umich.edu print >> f, exec_sig_template % { 'type' : xc_type } 872929Sktlim@umich.edu print >> f, ''' 882929Sktlim@umich.edu#endif // __CPU_STATIC_INST_EXEC_SIGS_HH__ 892929Sktlim@umich.edu''' 902929Sktlim@umich.edu 912929Sktlim@umich.edu# Generate string that gets printed when header is rebuilt 922929Sktlim@umich.edudef gen_sigs_string(target, source, env): 932929Sktlim@umich.edu return " [GENERATE] static_inst_exec_sigs.hh: " \ 942929Sktlim@umich.edu + ', '.join(temp_cpu_list) 952929Sktlim@umich.edu 962929Sktlim@umich.edu# Add command to generate header to environment. 972929Sktlim@umich.eduenv.Command('static_inst_exec_sigs.hh', (), 982929Sktlim@umich.edu Action(gen_cpu_exec_signatures, gen_sigs_string, 992929Sktlim@umich.edu varlist = temp_cpu_list)) 1002929Sktlim@umich.edu 1012929Sktlim@umich.eduenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER'])) 1022929Sktlim@umich.eduenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS'])) 1032929Sktlim@umich.edu 1042929Sktlim@umich.edu# List of suppported CPUs by the Checker. Errors out if USE_CHECKER=True 1054937Sstever@gmail.com# and one of these are not being used. 1064937Sstever@gmail.comCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU'] 1074937Sstever@gmail.com 1084937Sstever@gmail.comSimObject('BaseCPU.py') 1094937Sstever@gmail.comSimObject('FuncUnit.py') 1104937Sstever@gmail.comSimObject('ExeTracer.py') 1114937Sstever@gmail.comSimObject('IntelTrace.py') 1124937Sstever@gmail.comSimObject('IntrControl.py') 1134937Sstever@gmail.comSimObject('NativeTrace.py') 1144937Sstever@gmail.com 1154937Sstever@gmail.comSource('activity.cc') 1164937Sstever@gmail.comSource('base.cc') 1174937Sstever@gmail.comSource('cpuevent.cc') 1182929Sktlim@umich.eduSource('decode.cc') 1192929Sktlim@umich.eduSource('exetrace.cc') 1202929Sktlim@umich.eduSource('func_unit.cc') 1212929Sktlim@umich.eduSource('inteltrace.cc') 1222929Sktlim@umich.eduSource('intr_control.cc') 1232929Sktlim@umich.eduSource('nativetrace.cc') 1242929Sktlim@umich.eduSource('pc_event.cc') 1252929Sktlim@umich.eduSource('profile.cc') 1262929Sktlim@umich.eduSource('quiesce_event.cc') 1272929Sktlim@umich.eduSource('static_inst.cc') 1284937Sstever@gmail.comSource('simple_thread.cc') 1294937Sstever@gmail.comSource('thread_context.cc') 1304937Sstever@gmail.comSource('thread_state.cc') 1314937Sstever@gmail.com 1324937Sstever@gmail.comif env['FULL_SYSTEM']: 1334937Sstever@gmail.com if env['TARGET_ISA'] == 'sparc': 1344937Sstever@gmail.com SimObject('LegionTrace.py') 1354937Sstever@gmail.com Source('legiontrace.cc') 1364937Sstever@gmail.com 1374937Sstever@gmail.comif env['USE_CHECKER']: 1384937Sstever@gmail.com Source('checker/cpu.cc') 1394937Sstever@gmail.com DebugFlag('Checker') 1404937Sstever@gmail.com checker_supports = False 1414937Sstever@gmail.com for i in CheckerSupportedCPUList: 1424937Sstever@gmail.com if i in env['CPU_MODELS']: 1432929Sktlim@umich.edu checker_supports = True 1442929Sktlim@umich.edu if not checker_supports: 1452929Sktlim@umich.edu print "Checker only supports CPU models", 1462929Sktlim@umich.edu for i in CheckerSupportedCPUList: 1472929Sktlim@umich.edu print i, 1482929Sktlim@umich.edu print ", please set USE_CHECKER=False or use one of those CPU models" 1492929Sktlim@umich.edu Exit(1) 1502929Sktlim@umich.edu 1512929Sktlim@umich.eduDebugFlag('Activity') 1522929Sktlim@umich.eduDebugFlag('Commit') 1532929Sktlim@umich.eduDebugFlag('Context') 1542929Sktlim@umich.eduDebugFlag('Decode') 1552929Sktlim@umich.eduDebugFlag('DynInst') 1562929Sktlim@umich.eduDebugFlag('ExecEnable') 1572929Sktlim@umich.eduDebugFlag('ExecCPSeq') 1582929Sktlim@umich.eduDebugFlag('ExecEffAddr') 1592997Sstever@eecs.umich.eduDebugFlag('ExecFaulting', 'Trace faulting instructions') 1602997Sstever@eecs.umich.eduDebugFlag('ExecFetchSeq') 1612929Sktlim@umich.eduDebugFlag('ExecOpClass') 1622997Sstever@eecs.umich.eduDebugFlag('ExecRegDelta') 1632997Sstever@eecs.umich.eduDebugFlag('ExecResult') 1642929Sktlim@umich.eduDebugFlag('ExecSpeculative') 1652997Sstever@eecs.umich.eduDebugFlag('ExecSymbol') 1662997Sstever@eecs.umich.eduDebugFlag('ExecThread') 1672997Sstever@eecs.umich.eduDebugFlag('ExecTicks') 1682929Sktlim@umich.eduDebugFlag('ExecMicro') 1692997Sstever@eecs.umich.eduDebugFlag('ExecMacro') 1702997Sstever@eecs.umich.eduDebugFlag('ExecUser') 1712997Sstever@eecs.umich.eduDebugFlag('ExecKernel') 1722997Sstever@eecs.umich.eduDebugFlag('ExecAsid') 1732997Sstever@eecs.umich.eduDebugFlag('Fetch') 1742997Sstever@eecs.umich.eduDebugFlag('IntrControl') 1752997Sstever@eecs.umich.eduDebugFlag('O3PipeView') 1762997Sstever@eecs.umich.eduDebugFlag('PCEvent') 1772997Sstever@eecs.umich.eduDebugFlag('Quiesce') 1782997Sstever@eecs.umich.edu 1792997Sstever@eecs.umich.eduCompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr', 1802997Sstever@eecs.umich.edu 'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta', 1812997Sstever@eecs.umich.edu 'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread', 1822997Sstever@eecs.umich.edu 'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel', 1832997Sstever@eecs.umich.edu 'ExecAsid' ]) 1842997Sstever@eecs.umich.eduCompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread', 1852997Sstever@eecs.umich.edu 'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting', 1862997Sstever@eecs.umich.edu 'ExecUser', 'ExecKernel' ]) 1872997Sstever@eecs.umich.eduCompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread', 1882997Sstever@eecs.umich.edu 'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting', 1893045Sstever@eecs.umich.edu 'ExecUser', 'ExecKernel' ]) 1902997Sstever@eecs.umich.edu