SConscript revision 8777
14202Sbinkertn@umich.edu# -*- mode:python -*-
24202Sbinkertn@umich.edu
34202Sbinkertn@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
44202Sbinkertn@umich.edu# All rights reserved.
54202Sbinkertn@umich.edu#
64202Sbinkertn@umich.edu# Redistribution and use in source and binary forms, with or without
74202Sbinkertn@umich.edu# modification, are permitted provided that the following conditions are
84202Sbinkertn@umich.edu# met: redistributions of source code must retain the above copyright
94202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer;
104202Sbinkertn@umich.edu# redistributions in binary form must reproduce the above copyright
114202Sbinkertn@umich.edu# notice, this list of conditions and the following disclaimer in the
124202Sbinkertn@umich.edu# documentation and/or other materials provided with the distribution;
134202Sbinkertn@umich.edu# neither the name of the copyright holders nor the names of its
144202Sbinkertn@umich.edu# contributors may be used to endorse or promote products derived from
154202Sbinkertn@umich.edu# this software without specific prior written permission.
164202Sbinkertn@umich.edu#
174202Sbinkertn@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
184202Sbinkertn@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
194202Sbinkertn@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
204202Sbinkertn@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
214202Sbinkertn@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
224202Sbinkertn@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
234202Sbinkertn@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
244202Sbinkertn@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
254202Sbinkertn@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
264202Sbinkertn@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
274202Sbinkertn@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
284202Sbinkertn@umich.edu#
294202Sbinkertn@umich.edu# Authors: Steve Reinhardt
304202Sbinkertn@umich.edu
314202Sbinkertn@umich.eduImport('*')
324202Sbinkertn@umich.edu
335628Sgblack@eecs.umich.eduif env['TARGET_ISA'] == 'no':
344486Sbinkertn@umich.edu    Return()
354776Sgblack@eecs.umich.edu
364486Sbinkertn@umich.edu#################################################################
378774Sgblack@eecs.umich.edu#
384202Sbinkertn@umich.edu# Generate StaticInst execute() method signatures.
394202Sbinkertn@umich.edu#
404202Sbinkertn@umich.edu# There must be one signature for each CPU model compiled in.
414202Sbinkertn@umich.edu# Since the set of compiled-in models is flexible, we generate a
425522Snate@binkert.org# header containing the appropriate set of signatures on the fly.
438233Snate@binkert.org#
444202Sbinkertn@umich.edu#################################################################
454202Sbinkertn@umich.edu
464202Sbinkertn@umich.edu# Template for execute() signature.
474202Sbinkertn@umich.eduexec_sig_template = '''
484202Sbinkertn@umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
494202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
508770Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
517768SAli.Saidi@ARM.comvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
527768SAli.Saidi@ARM.com{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
538766Sgblack@eecs.umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
547768SAli.Saidi@ARM.com                          Trace::InstRecord *traceData) const
557768SAli.Saidi@ARM.com{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
568766Sgblack@eecs.umich.edu'''
577768SAli.Saidi@ARM.com
587768SAli.Saidi@ARM.commem_ini_sig_template = '''
594202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
608784Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
615016Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
624486Sbinkertn@umich.edu'''
638335Snate@binkert.org
648335Snate@binkert.orgmem_comp_sig_template = '''
659152Satgutier@umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
668335Snate@binkert.org'''
678335Snate@binkert.org
688335Snate@binkert.org# Generate a temporary CPU list, including the CheckerCPU if
698335Snate@binkert.org# it's enabled.  This isn't used for anything else other than StaticInst
708335Snate@binkert.org# headers.
718335Snate@binkert.orgtemp_cpu_list = env['CPU_MODELS'][:]
728335Snate@binkert.org
738335Snate@binkert.orgif env['USE_CHECKER']:
748335Snate@binkert.org    temp_cpu_list.append('CheckerCPU')
758335Snate@binkert.org    SimObject('CheckerCPU.py')
768335Snate@binkert.org
778335Snate@binkert.org# Generate header.
788335Snate@binkert.orgdef gen_cpu_exec_signatures(target, source, env):
798335Snate@binkert.org    f = open(str(target[0]), 'w')
808335Snate@binkert.org    print >> f, '''
81#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
82#define __CPU_STATIC_INST_EXEC_SIGS_HH__
83'''
84    for cpu in temp_cpu_list:
85        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
86        print >> f, exec_sig_template % { 'type' : xc_type }
87    print >> f, '''
88#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
89'''
90
91# Generate string that gets printed when header is rebuilt
92def gen_sigs_string(target, source, env):
93    return " [GENERATE] static_inst_exec_sigs.hh: " \
94           + ', '.join(temp_cpu_list)
95
96# Add command to generate header to environment.
97env.Command('static_inst_exec_sigs.hh', (),
98            Action(gen_cpu_exec_signatures, gen_sigs_string,
99                   varlist = temp_cpu_list))
100
101env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
102env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
103
104# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
105# and one of these are not being used.
106CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
107
108SimObject('BaseCPU.py')
109SimObject('FuncUnit.py')
110SimObject('ExeTracer.py')
111SimObject('IntelTrace.py')
112SimObject('IntrControl.py')
113SimObject('NativeTrace.py')
114
115Source('activity.cc')
116Source('base.cc')
117Source('cpuevent.cc')
118Source('decode.cc')
119Source('exetrace.cc')
120Source('func_unit.cc')
121Source('inteltrace.cc')
122Source('intr_control.cc')
123Source('nativetrace.cc')
124Source('pc_event.cc')
125Source('profile.cc')
126Source('quiesce_event.cc')
127Source('static_inst.cc')
128Source('simple_thread.cc')
129Source('thread_context.cc')
130Source('thread_state.cc')
131
132if env['FULL_SYSTEM']:
133    if env['TARGET_ISA'] == 'sparc':
134        SimObject('LegionTrace.py')
135        Source('legiontrace.cc')
136
137if env['USE_CHECKER']:
138    Source('checker/cpu.cc')
139    DebugFlag('Checker')
140    checker_supports = False
141    for i in CheckerSupportedCPUList:
142        if i in env['CPU_MODELS']:
143            checker_supports = True
144    if not checker_supports:
145        print "Checker only supports CPU models",
146        for i in CheckerSupportedCPUList:
147            print i,
148        print ", please set USE_CHECKER=False or use one of those CPU models"
149        Exit(1)
150
151DebugFlag('Activity')
152DebugFlag('Commit')
153DebugFlag('Context')
154DebugFlag('Decode')
155DebugFlag('DynInst')
156DebugFlag('ExecEnable')
157DebugFlag('ExecCPSeq')
158DebugFlag('ExecEffAddr')
159DebugFlag('ExecFaulting', 'Trace faulting instructions')
160DebugFlag('ExecFetchSeq')
161DebugFlag('ExecOpClass')
162DebugFlag('ExecRegDelta')
163DebugFlag('ExecResult')
164DebugFlag('ExecSpeculative')
165DebugFlag('ExecSymbol')
166DebugFlag('ExecThread')
167DebugFlag('ExecTicks')
168DebugFlag('ExecMicro')
169DebugFlag('ExecMacro')
170DebugFlag('ExecUser')
171DebugFlag('ExecKernel')
172DebugFlag('ExecAsid')
173DebugFlag('Fetch')
174DebugFlag('IntrControl')
175DebugFlag('O3PipeView')
176DebugFlag('PCEvent')
177DebugFlag('Quiesce')
178
179CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
180    'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
181    'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
182    'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel',
183    'ExecAsid' ])
184CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
185    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting',
186    'ExecUser', 'ExecKernel' ])
187CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
188    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting',
189    'ExecUser', 'ExecKernel' ])
190