SConscript revision 8740
14120Sgblack@eecs.umich.edu# -*- mode:python -*-
24120Sgblack@eecs.umich.edu
34120Sgblack@eecs.umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
44120Sgblack@eecs.umich.edu# All rights reserved.
54120Sgblack@eecs.umich.edu#
64120Sgblack@eecs.umich.edu# Redistribution and use in source and binary forms, with or without
74120Sgblack@eecs.umich.edu# modification, are permitted provided that the following conditions are
84120Sgblack@eecs.umich.edu# met: redistributions of source code must retain the above copyright
94120Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer;
104120Sgblack@eecs.umich.edu# redistributions in binary form must reproduce the above copyright
114120Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer in the
124120Sgblack@eecs.umich.edu# documentation and/or other materials provided with the distribution;
134120Sgblack@eecs.umich.edu# neither the name of the copyright holders nor the names of its
144120Sgblack@eecs.umich.edu# contributors may be used to endorse or promote products derived from
154120Sgblack@eecs.umich.edu# this software without specific prior written permission.
164120Sgblack@eecs.umich.edu#
174120Sgblack@eecs.umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
184120Sgblack@eecs.umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
194120Sgblack@eecs.umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
204120Sgblack@eecs.umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
214120Sgblack@eecs.umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
224120Sgblack@eecs.umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
234120Sgblack@eecs.umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
244120Sgblack@eecs.umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
254120Sgblack@eecs.umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
264120Sgblack@eecs.umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
274120Sgblack@eecs.umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
284120Sgblack@eecs.umich.edu#
294120Sgblack@eecs.umich.edu# Authors: Steve Reinhardt
304120Sgblack@eecs.umich.edu
315334Sgblack@eecs.umich.eduImport('*')
324120Sgblack@eecs.umich.edu
334120Sgblack@eecs.umich.eduif env['TARGET_ISA'] == 'no':
344120Sgblack@eecs.umich.edu    Return()
354120Sgblack@eecs.umich.edu
364120Sgblack@eecs.umich.edu#################################################################
374120Sgblack@eecs.umich.edu#
384120Sgblack@eecs.umich.edu# Generate StaticInst execute() method signatures.
394120Sgblack@eecs.umich.edu#
404120Sgblack@eecs.umich.edu# There must be one signature for each CPU model compiled in.
414120Sgblack@eecs.umich.edu# Since the set of compiled-in models is flexible, we generate a
424120Sgblack@eecs.umich.edu# header containing the appropriate set of signatures on the fly.
434120Sgblack@eecs.umich.edu#
444120Sgblack@eecs.umich.edu#################################################################
454120Sgblack@eecs.umich.edu
464120Sgblack@eecs.umich.edu# Template for execute() signature.
474120Sgblack@eecs.umich.eduexec_sig_template = '''
484120Sgblack@eecs.umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
494120Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
504120Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
514120Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
524120Sgblack@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
534120Sgblack@eecs.umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
544120Sgblack@eecs.umich.edu                          Trace::InstRecord *traceData) const
554120Sgblack@eecs.umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
564120Sgblack@eecs.umich.edu'''
574120Sgblack@eecs.umich.edu
584120Sgblack@eecs.umich.edumem_ini_sig_template = '''
594120Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
604120Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
614120Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
624120Sgblack@eecs.umich.edu'''
634120Sgblack@eecs.umich.edu
644120Sgblack@eecs.umich.edumem_comp_sig_template = '''
654120Sgblack@eecs.umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
664120Sgblack@eecs.umich.edu'''
674120Sgblack@eecs.umich.edu
684120Sgblack@eecs.umich.edu# Generate a temporary CPU list, including the CheckerCPU if
694120Sgblack@eecs.umich.edu# it's enabled.  This isn't used for anything else other than StaticInst
704120Sgblack@eecs.umich.edu# headers.
714120Sgblack@eecs.umich.edutemp_cpu_list = env['CPU_MODELS'][:]
724120Sgblack@eecs.umich.edu
734120Sgblack@eecs.umich.eduif env['USE_CHECKER']:
744120Sgblack@eecs.umich.edu    temp_cpu_list.append('CheckerCPU')
754120Sgblack@eecs.umich.edu    SimObject('CheckerCPU.py')
764120Sgblack@eecs.umich.edu
774120Sgblack@eecs.umich.edu# Generate header.
784120Sgblack@eecs.umich.edudef gen_cpu_exec_signatures(target, source, env):
794120Sgblack@eecs.umich.edu    f = open(str(target[0]), 'w')
804120Sgblack@eecs.umich.edu    print >> f, '''
814120Sgblack@eecs.umich.edu#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
824120Sgblack@eecs.umich.edu#define __CPU_STATIC_INST_EXEC_SIGS_HH__
834120Sgblack@eecs.umich.edu'''
844120Sgblack@eecs.umich.edu    for cpu in temp_cpu_list:
854120Sgblack@eecs.umich.edu        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
864202Sbinkertn@umich.edu        print >> f, exec_sig_template % { 'type' : xc_type }
875069Sgblack@eecs.umich.edu    print >> f, '''
884202Sbinkertn@umich.edu#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
894601Sgblack@eecs.umich.edu'''
904202Sbinkertn@umich.edu
915124Sgblack@eecs.umich.edu# Generate string that gets printed when header is rebuilt
925083Sgblack@eecs.umich.edudef gen_sigs_string(target, source, env):
934679Sgblack@eecs.umich.edu    return " [GENERATE] static_inst_exec_sigs.hh: " \
945083Sgblack@eecs.umich.edu           + ', '.join(temp_cpu_list)
954679Sgblack@eecs.umich.edu
964679Sgblack@eecs.umich.edu# Add command to generate header to environment.
974202Sbinkertn@umich.eduenv.Command('static_inst_exec_sigs.hh', (),
984202Sbinkertn@umich.edu            Action(gen_cpu_exec_signatures, gen_sigs_string,
995124Sgblack@eecs.umich.edu                   varlist = temp_cpu_list))
1004249Sgblack@eecs.umich.edu
1014240Sgblack@eecs.umich.eduenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
1024202Sbinkertn@umich.eduenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
1034202Sbinkertn@umich.edu
1044997Sgblack@eecs.umich.edu# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
1055135Sgblack@eecs.umich.edu# and one of these are not being used.
1064997Sgblack@eecs.umich.eduCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
1074997Sgblack@eecs.umich.edu
1085192Ssaidi@eecs.umich.eduSimObject('BaseCPU.py')
1095192Ssaidi@eecs.umich.eduSimObject('FuncUnit.py')
1104120Sgblack@eecs.umich.eduSimObject('ExeTracer.py')
1114202Sbinkertn@umich.eduSimObject('IntelTrace.py')
1125132Sgblack@eecs.umich.eduSimObject('IntrControl.py')
1135132Sgblack@eecs.umich.eduSimObject('NativeTrace.py')
1144202Sbinkertn@umich.edu
1155299Sgblack@eecs.umich.eduSource('activity.cc')
1165245Sgblack@eecs.umich.eduSource('base.cc')
1175334Sgblack@eecs.umich.eduSource('cpuevent.cc')
1185132Sgblack@eecs.umich.eduSource('decode.cc')
1195086Sgblack@eecs.umich.eduSource('exetrace.cc')
1205086Sgblack@eecs.umich.eduSource('func_unit.cc')
1214202Sbinkertn@umich.eduSource('inteltrace.cc')
1224202Sbinkertn@umich.eduSource('intr_control.cc')
1234120Sgblack@eecs.umich.eduSource('nativetrace.cc')
1244202Sbinkertn@umich.eduSource('pc_event.cc')
1254202Sbinkertn@umich.eduSource('quiesce_event.cc')
1264202Sbinkertn@umich.eduSource('static_inst.cc')
1274120Sgblack@eecs.umich.eduSource('simple_thread.cc')
1285069Sgblack@eecs.umich.eduSource('thread_context.cc')
1295081Sgblack@eecs.umich.eduSource('thread_state.cc')
1305081Sgblack@eecs.umich.edu
1315081Sgblack@eecs.umich.eduif env['FULL_SYSTEM']:
1325081Sgblack@eecs.umich.edu    Source('profile.cc')
1335081Sgblack@eecs.umich.edu
1345081Sgblack@eecs.umich.edu    if env['TARGET_ISA'] == 'sparc':
1355081Sgblack@eecs.umich.edu        SimObject('LegionTrace.py')
1365081Sgblack@eecs.umich.edu        Source('legiontrace.cc')
1375081Sgblack@eecs.umich.edu
1385081Sgblack@eecs.umich.eduif env['USE_CHECKER']:
1395081Sgblack@eecs.umich.edu    Source('checker/cpu.cc')
1405081Sgblack@eecs.umich.edu    DebugFlag('Checker')
1415081Sgblack@eecs.umich.edu    checker_supports = False
1425081Sgblack@eecs.umich.edu    for i in CheckerSupportedCPUList:
1435081Sgblack@eecs.umich.edu        if i in env['CPU_MODELS']:
1445081Sgblack@eecs.umich.edu            checker_supports = True
1455081Sgblack@eecs.umich.edu    if not checker_supports:
1465081Sgblack@eecs.umich.edu        print "Checker only supports CPU models",
1475081Sgblack@eecs.umich.edu        for i in CheckerSupportedCPUList:
1485081Sgblack@eecs.umich.edu            print i,
1495081Sgblack@eecs.umich.edu        print ", please set USE_CHECKER=False or use one of those CPU models"
1505081Sgblack@eecs.umich.edu        Exit(1)
1515081Sgblack@eecs.umich.edu
1525081Sgblack@eecs.umich.eduDebugFlag('Activity')
1535081Sgblack@eecs.umich.eduDebugFlag('Commit')
1545081Sgblack@eecs.umich.eduDebugFlag('Context')
1555081Sgblack@eecs.umich.eduDebugFlag('Decode')
1565081Sgblack@eecs.umich.eduDebugFlag('DynInst')
1575081Sgblack@eecs.umich.eduDebugFlag('ExecEnable')
1585081Sgblack@eecs.umich.eduDebugFlag('ExecCPSeq')
1595081Sgblack@eecs.umich.eduDebugFlag('ExecEffAddr')
1605081Sgblack@eecs.umich.eduDebugFlag('ExecFaulting', 'Trace faulting instructions')
1615081Sgblack@eecs.umich.eduDebugFlag('ExecFetchSeq')
1625081Sgblack@eecs.umich.eduDebugFlag('ExecOpClass')
1635081Sgblack@eecs.umich.eduDebugFlag('ExecRegDelta')
1645081Sgblack@eecs.umich.eduDebugFlag('ExecResult')
1655081Sgblack@eecs.umich.eduDebugFlag('ExecSpeculative')
1665081Sgblack@eecs.umich.eduDebugFlag('ExecSymbol')
1675081Sgblack@eecs.umich.eduDebugFlag('ExecThread')
1685081Sgblack@eecs.umich.eduDebugFlag('ExecTicks')
1695081Sgblack@eecs.umich.eduDebugFlag('ExecMicro')
1705081Sgblack@eecs.umich.eduDebugFlag('ExecMacro')
1715081Sgblack@eecs.umich.eduDebugFlag('ExecUser')
1725081Sgblack@eecs.umich.eduDebugFlag('ExecKernel')
1735081Sgblack@eecs.umich.eduDebugFlag('ExecAsid')
1745081Sgblack@eecs.umich.eduDebugFlag('Fetch')
1755081Sgblack@eecs.umich.eduDebugFlag('IntrControl')
1765081Sgblack@eecs.umich.eduDebugFlag('O3PipeView')
1775081Sgblack@eecs.umich.eduDebugFlag('PCEvent')
1785081Sgblack@eecs.umich.eduDebugFlag('Quiesce')
1795081Sgblack@eecs.umich.edu
1805081Sgblack@eecs.umich.eduCompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
1815081Sgblack@eecs.umich.edu    'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
1825081Sgblack@eecs.umich.edu    'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
1835081Sgblack@eecs.umich.edu    'ExecTicks', 'ExecMicro', 'ExecMacro', 'ExecUser', 'ExecKernel',
1845081Sgblack@eecs.umich.edu    'ExecAsid' ])
1855081Sgblack@eecs.umich.eduCompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
1865173Sgblack@eecs.umich.edu    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting',
1875359Sgblack@eecs.umich.edu    'ExecUser', 'ExecKernel' ])
1885081Sgblack@eecs.umich.eduCompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
1895149Sgblack@eecs.umich.edu    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting',
1905298Sgblack@eecs.umich.edu    'ExecUser', 'ExecKernel' ])
1915081Sgblack@eecs.umich.edu