SConscript revision 8282
12155SN/A# -*- mode:python -*-
22155SN/A
32155SN/A# Copyright (c) 2006 The Regents of The University of Michigan
42155SN/A# All rights reserved.
52155SN/A#
62155SN/A# Redistribution and use in source and binary forms, with or without
72155SN/A# modification, are permitted provided that the following conditions are
82155SN/A# met: redistributions of source code must retain the above copyright
92155SN/A# notice, this list of conditions and the following disclaimer;
102155SN/A# redistributions in binary form must reproduce the above copyright
112155SN/A# notice, this list of conditions and the following disclaimer in the
122155SN/A# documentation and/or other materials provided with the distribution;
132155SN/A# neither the name of the copyright holders nor the names of its
142155SN/A# contributors may be used to endorse or promote products derived from
152155SN/A# this software without specific prior written permission.
162155SN/A#
172155SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182155SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192155SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202155SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212155SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222155SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232155SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242155SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252155SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262155SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272155SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt
302155SN/A
314202Sbinkertn@umich.eduImport('*')
322155SN/A
339850Sandreas.hansson@arm.comif env['TARGET_ISA'] == 'no':
349850Sandreas.hansson@arm.com    Return()
359850Sandreas.hansson@arm.com
367768SAli.Saidi@ARM.com#################################################################
377768SAli.Saidi@ARM.com#
3810695SAli.Saidi@ARM.com# Generate StaticInst execute() method signatures.
3910695SAli.Saidi@ARM.com#
4010695SAli.Saidi@ARM.com# There must be one signature for each CPU model compiled in.
4110695SAli.Saidi@ARM.com# Since the set of compiled-in models is flexible, we generate a
4210695SAli.Saidi@ARM.com# header containing the appropriate set of signatures on the fly.
438887Sgeoffrey.blake@arm.com#
442766Sktlim@umich.edu#################################################################
454486Sbinkertn@umich.edu
4610663SAli.Saidi@ARM.com# Template for execute() signature.
474486Sbinkertn@umich.eduexec_sig_template = '''
488739Sgblack@eecs.umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
4910259SAndrew.Bardsley@arm.comvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
504486Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
514202Sbinkertn@umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
524202Sbinkertn@umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
534202Sbinkertn@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
544202Sbinkertn@umich.edu                          Trace::InstRecord *traceData) const
5510319SAndreas.Sandberg@ARM.com{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
564202Sbinkertn@umich.edu'''
574776Sgblack@eecs.umich.edu
588739Sgblack@eecs.umich.edumem_ini_sig_template = '''
596365Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
604202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
618777Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
624202Sbinkertn@umich.edu'''
639913Ssteve.reinhardt@amd.com
644202Sbinkertn@umich.edumem_comp_sig_template = '''
654202Sbinkertn@umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
665217Ssaidi@eecs.umich.edu'''
674202Sbinkertn@umich.edu
6810259SAndrew.Bardsley@arm.com# Generate a temporary CPU list, including the CheckerCPU if
692155SN/A# it's enabled.  This isn't used for anything else other than StaticInst
708887Sgeoffrey.blake@arm.com# headers.
7110201SAndrew.Bardsley@arm.comtemp_cpu_list = env['CPU_MODELS'][:]
728887Sgeoffrey.blake@arm.com
739340SAndreas.Sandberg@arm.comif env['USE_CHECKER']:
748887Sgeoffrey.blake@arm.com    temp_cpu_list.append('CheckerCPU')
755192Ssaidi@eecs.umich.edu    SimObject('CheckerCPU.py')
768335Snate@binkert.org
778335Snate@binkert.org# Generate header.
788335Snate@binkert.orgdef gen_cpu_exec_signatures(target, source, env):
798335Snate@binkert.org    f = open(str(target[0]), 'w')
808335Snate@binkert.org    print >> f, '''
819534SAndreas.Sandberg@ARM.com#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
829534SAndreas.Sandberg@ARM.com#define __CPU_STATIC_INST_EXEC_SIGS_HH__
839534SAndreas.Sandberg@ARM.com'''
848335Snate@binkert.org    for cpu in temp_cpu_list:
859534SAndreas.Sandberg@ARM.com        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
869534SAndreas.Sandberg@ARM.com        print >> f, exec_sig_template % { 'type' : xc_type }
878335Snate@binkert.org    print >> f, '''
889534SAndreas.Sandberg@ARM.com#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
899534SAndreas.Sandberg@ARM.com'''
909534SAndreas.Sandberg@ARM.com
919534SAndreas.Sandberg@ARM.com# Generate string that gets printed when header is rebuilt
929534SAndreas.Sandberg@ARM.comdef gen_sigs_string(target, source, env):
939534SAndreas.Sandberg@ARM.com    return " [GENERATE] static_inst_exec_sigs.hh: " \
949534SAndreas.Sandberg@ARM.com           + ', '.join(temp_cpu_list)
959534SAndreas.Sandberg@ARM.com
969534SAndreas.Sandberg@ARM.com# Add command to generate header to environment.
9710383Smitch.hayenga@arm.comenv.Command('static_inst_exec_sigs.hh', (),
988335Snate@binkert.org            Action(gen_cpu_exec_signatures, gen_sigs_string,
998335Snate@binkert.org                   varlist = temp_cpu_list))
1008471SGiacomo.Gabrielli@arm.com
1018335Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
1028335Snate@binkert.orgenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
10310529Smorr@cs.wisc.edu
1045192Ssaidi@eecs.umich.edu# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
1058232Snate@binkert.org# and one of these are not being used.
1068232Snate@binkert.orgCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
10710664SAli.Saidi@ARM.com
1088300Schander.sudanthi@arm.comSimObject('BaseCPU.py')
10910383Smitch.hayenga@arm.comSimObject('FuncUnit.py')
1105192Ssaidi@eecs.umich.eduSimObject('ExeTracer.py')
1118300Schander.sudanthi@arm.comSimObject('IntelTrace.py')
1128300Schander.sudanthi@arm.comSimObject('NativeTrace.py')
1136036Sksewell@umich.edu
1148300Schander.sudanthi@arm.comSource('activity.cc')
1158300Schander.sudanthi@arm.comSource('base.cc')
116Source('cpuevent.cc')
117Source('exetrace.cc')
118Source('func_unit.cc')
119Source('inteltrace.cc')
120Source('nativetrace.cc')
121Source('pc_event.cc')
122Source('quiesce_event.cc')
123Source('static_inst.cc')
124Source('simple_thread.cc')
125Source('thread_context.cc')
126Source('thread_state.cc')
127
128if env['FULL_SYSTEM']:
129    SimObject('IntrControl.py')
130
131    Source('intr_control.cc')
132    Source('profile.cc')
133
134    if env['TARGET_ISA'] == 'sparc':
135        SimObject('LegionTrace.py')
136        Source('legiontrace.cc')
137
138if env['USE_CHECKER']:
139    Source('checker/cpu.cc')
140    TraceFlag('Checker')
141    checker_supports = False
142    for i in CheckerSupportedCPUList:
143        if i in env['CPU_MODELS']:
144            checker_supports = True
145    if not checker_supports:
146        print "Checker only supports CPU models",
147        for i in CheckerSupportedCPUList:
148            print i,
149        print ", please set USE_CHECKER=False or use one of those CPU models"
150        Exit(1)
151
152TraceFlag('Activity')
153TraceFlag('Commit')
154TraceFlag('Context')
155TraceFlag('Decode')
156TraceFlag('DynInst')
157TraceFlag('ExecEnable')
158TraceFlag('ExecCPSeq')
159TraceFlag('ExecEffAddr')
160TraceFlag('ExecFaulting', 'Trace faulting instructions')
161TraceFlag('ExecFetchSeq')
162TraceFlag('ExecOpClass')
163TraceFlag('ExecRegDelta')
164TraceFlag('ExecResult')
165TraceFlag('ExecSpeculative')
166TraceFlag('ExecSymbol')
167TraceFlag('ExecThread')
168TraceFlag('ExecTicks')
169TraceFlag('ExecMicro')
170TraceFlag('ExecMacro')
171TraceFlag('Fetch')
172TraceFlag('IntrControl')
173TraceFlag('PCEvent')
174TraceFlag('Quiesce')
175
176CompoundFlag('ExecAll', [ 'ExecEnable', 'ExecCPSeq', 'ExecEffAddr',
177    'ExecFaulting', 'ExecFetchSeq', 'ExecOpClass', 'ExecRegDelta',
178    'ExecResult', 'ExecSpeculative', 'ExecSymbol', 'ExecThread',
179    'ExecTicks', 'ExecMicro', 'ExecMacro' ])
180CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
181    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting' ])
182CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
183    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting' ])
184