SConscript revision 7780
16019Shines@cs.fsu.edu# -*- mode:python -*-
26019Shines@cs.fsu.edu
37100Sgblack@eecs.umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
47100Sgblack@eecs.umich.edu# All rights reserved.
57100Sgblack@eecs.umich.edu#
67100Sgblack@eecs.umich.edu# Redistribution and use in source and binary forms, with or without
77100Sgblack@eecs.umich.edu# modification, are permitted provided that the following conditions are
87100Sgblack@eecs.umich.edu# met: redistributions of source code must retain the above copyright
97100Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer;
107100Sgblack@eecs.umich.edu# redistributions in binary form must reproduce the above copyright
117100Sgblack@eecs.umich.edu# notice, this list of conditions and the following disclaimer in the
127100Sgblack@eecs.umich.edu# documentation and/or other materials provided with the distribution;
137100Sgblack@eecs.umich.edu# neither the name of the copyright holders nor the names of its
147100Sgblack@eecs.umich.edu# contributors may be used to endorse or promote products derived from
156019Shines@cs.fsu.edu# this software without specific prior written permission.
166019Shines@cs.fsu.edu#
176019Shines@cs.fsu.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
186019Shines@cs.fsu.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
196019Shines@cs.fsu.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
206019Shines@cs.fsu.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
216019Shines@cs.fsu.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
226019Shines@cs.fsu.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
236019Shines@cs.fsu.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
246019Shines@cs.fsu.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
256019Shines@cs.fsu.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
266019Shines@cs.fsu.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
276019Shines@cs.fsu.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
286019Shines@cs.fsu.edu#
296019Shines@cs.fsu.edu# Authors: Steve Reinhardt
306019Shines@cs.fsu.edu
316019Shines@cs.fsu.eduImport('*')
326019Shines@cs.fsu.edu
336019Shines@cs.fsu.eduif env['TARGET_ISA'] == 'no':
346019Shines@cs.fsu.edu    Return()
356019Shines@cs.fsu.edu
366019Shines@cs.fsu.edu#################################################################
376019Shines@cs.fsu.edu#
386019Shines@cs.fsu.edu# Generate StaticInst execute() method signatures.
396019Shines@cs.fsu.edu#
406019Shines@cs.fsu.edu# There must be one signature for each CPU model compiled in.
416019Shines@cs.fsu.edu# Since the set of compiled-in models is flexible, we generate a
426757SAli.Saidi@ARM.com# header containing the appropriate set of signatures on the fly.
436019Shines@cs.fsu.edu#
446019Shines@cs.fsu.edu#################################################################
456019Shines@cs.fsu.edu
466019Shines@cs.fsu.edu# Template for execute() signature.
476019Shines@cs.fsu.eduexec_sig_template = '''
486019Shines@cs.fsu.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
496019Shines@cs.fsu.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
506019Shines@cs.fsu.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
517170Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
526253Sgblack@eecs.umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
537202Sgblack@eecs.umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
546253Sgblack@eecs.umich.edu                          Trace::InstRecord *traceData) const
556253Sgblack@eecs.umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
567396Sgblack@eecs.umich.edu'''
578745Sgblack@eecs.umich.edu
587405SAli.Saidi@ARM.commem_ini_sig_template = '''
597259Sgblack@eecs.umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
608757Sgblack@eecs.umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
617423Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
628757Sgblack@eecs.umich.edu'''
638756Sgblack@eecs.umich.edu
646019Shines@cs.fsu.edumem_comp_sig_template = '''
656757SAli.Saidi@ARM.comvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
668757Sgblack@eecs.umich.edu'''
676019Shines@cs.fsu.edu
688745Sgblack@eecs.umich.edu# Generate a temporary CPU list, including the CheckerCPU if
696397Sgblack@eecs.umich.edu# it's enabled.  This isn't used for anything else other than StaticInst
706019Shines@cs.fsu.edu# headers.
716397Sgblack@eecs.umich.edutemp_cpu_list = env['CPU_MODELS'][:]
728335Snate@binkert.org
738335Snate@binkert.orgif env['USE_CHECKER']:
748335Snate@binkert.org    temp_cpu_list.append('CheckerCPU')
758335Snate@binkert.org    SimObject('CheckerCPU.py')
766019Shines@cs.fsu.edu
776757SAli.Saidi@ARM.com# Generate header.
786757SAli.Saidi@ARM.comdef gen_cpu_exec_signatures(target, source, env):
797585SAli.Saidi@arm.com    f = open(str(target[0]), 'w')
806757SAli.Saidi@ARM.com    print >> f, '''
816757SAli.Saidi@ARM.com#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
826019Shines@cs.fsu.edu#define __CPU_STATIC_INST_EXEC_SIGS_HH__
836019Shines@cs.fsu.edu'''
846019Shines@cs.fsu.edu    for cpu in temp_cpu_list:
856019Shines@cs.fsu.edu        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
866019Shines@cs.fsu.edu        print >> f, exec_sig_template % { 'type' : xc_type }
876019Shines@cs.fsu.edu    print >> f, '''
886019Shines@cs.fsu.edu#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
896019Shines@cs.fsu.edu'''
906019Shines@cs.fsu.edu
916019Shines@cs.fsu.edu# Generate string that gets printed when header is rebuilt
926019Shines@cs.fsu.edudef gen_sigs_string(target, source, env):
936019Shines@cs.fsu.edu    return " [GENERATE] static_inst_exec_sigs.hh: " \
94           + ', '.join(temp_cpu_list)
95
96# Add command to generate header to environment.
97env.Command('static_inst_exec_sigs.hh', (),
98            Action(gen_cpu_exec_signatures, gen_sigs_string,
99                   varlist = temp_cpu_list))
100
101env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
102env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
103
104# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
105# and one of these are not being used.
106CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
107
108SimObject('BaseCPU.py')
109SimObject('FuncUnit.py')
110SimObject('ExeTracer.py')
111SimObject('IntelTrace.py')
112SimObject('NativeTrace.py')
113
114Source('activity.cc')
115Source('base.cc')
116Source('cpuevent.cc')
117Source('exetrace.cc')
118Source('func_unit.cc')
119Source('inteltrace.cc')
120Source('nativetrace.cc')
121Source('pc_event.cc')
122Source('quiesce_event.cc')
123Source('static_inst.cc')
124Source('simple_thread.cc')
125Source('thread_context.cc')
126Source('thread_state.cc')
127
128if env['FULL_SYSTEM']:
129    SimObject('IntrControl.py')
130
131    Source('intr_control.cc')
132    Source('profile.cc')
133
134    if env['TARGET_ISA'] == 'sparc':
135        SimObject('LegionTrace.py')
136        Source('legiontrace.cc')
137
138if env['USE_CHECKER']:
139    Source('checker/cpu.cc')
140    TraceFlag('Checker')
141    checker_supports = False
142    for i in CheckerSupportedCPUList:
143        if i in env['CPU_MODELS']:
144            checker_supports = True
145    if not checker_supports:
146        print "Checker only supports CPU models",
147        for i in CheckerSupportedCPUList:
148            print i,
149        print ", please set USE_CHECKER=False or use one of those CPU models"
150        Exit(1)
151
152TraceFlag('Activity')
153TraceFlag('Commit')
154TraceFlag('Context')
155TraceFlag('Decode')
156TraceFlag('DynInst')
157TraceFlag('ExecEnable')
158TraceFlag('ExecCPSeq')
159TraceFlag('ExecEffAddr')
160TraceFlag('ExecFaulting', 'Trace faulting instructions')
161TraceFlag('ExecFetchSeq')
162TraceFlag('ExecOpClass')
163TraceFlag('ExecRegDelta')
164TraceFlag('ExecResult')
165TraceFlag('ExecSpeculative')
166TraceFlag('ExecSymbol')
167TraceFlag('ExecThread')
168TraceFlag('ExecTicks')
169TraceFlag('ExecMicro')
170TraceFlag('ExecMacro')
171TraceFlag('Fetch')
172TraceFlag('IntrControl')
173TraceFlag('PCEvent')
174TraceFlag('Quiesce')
175
176CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
177    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting' ])
178CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
179    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting' ])
180