SConscript revision 7087
12086SN/A# -*- mode:python -*-
22086SN/A
35268Sksewell@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
42086SN/A# All rights reserved.
52086SN/A#
62086SN/A# Redistribution and use in source and binary forms, with or without
72086SN/A# modification, are permitted provided that the following conditions are
82086SN/A# met: redistributions of source code must retain the above copyright
92086SN/A# notice, this list of conditions and the following disclaimer;
102086SN/A# redistributions in binary form must reproduce the above copyright
112086SN/A# notice, this list of conditions and the following disclaimer in the
122086SN/A# documentation and/or other materials provided with the distribution;
132086SN/A# neither the name of the copyright holders nor the names of its
142086SN/A# contributors may be used to endorse or promote products derived from
152086SN/A# this software without specific prior written permission.
162086SN/A#
172086SN/A# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182086SN/A# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192086SN/A# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202086SN/A# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212086SN/A# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222086SN/A# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232086SN/A# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242086SN/A# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252086SN/A# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262086SN/A# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272086SN/A# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282665Ssaidi@eecs.umich.edu#
292665Ssaidi@eecs.umich.edu# Authors: Steve Reinhardt
302665Ssaidi@eecs.umich.edu
312686Sksewell@umich.eduImport('*')
322086SN/A
334202Sbinkertn@umich.edu#################################################################
342086SN/A#
354202Sbinkertn@umich.edu# Generate StaticInst execute() method signatures.
364202Sbinkertn@umich.edu#
376313Sgblack@eecs.umich.edu# There must be one signature for each CPU model compiled in.
384997Sgblack@eecs.umich.edu# Since the set of compiled-in models is flexible, we generate a
395222Sksewell@umich.edu# header containing the appropriate set of signatures on the fly.
404202Sbinkertn@umich.edu#
415222Sksewell@umich.edu#################################################################
424997Sgblack@eecs.umich.edu
434997Sgblack@eecs.umich.edu# Template for execute() signature.
445192Ssaidi@eecs.umich.eduexec_sig_template = '''
455192Ssaidi@eecs.umich.eduvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
464202Sbinkertn@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
475222Sksewell@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
485647Sgblack@eecs.umich.eduvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
495222Sksewell@umich.edu{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
505222Sksewell@umich.eduvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
515222Sksewell@umich.edu                          Trace::InstRecord *traceData) const
525222Sksewell@umich.edu{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
535222Sksewell@umich.edu'''
545222Sksewell@umich.edu
555222Sksewell@umich.edumem_ini_sig_template = '''
565222Sksewell@umich.eduvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
574202Sbinkertn@umich.edu{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
584202Sbinkertn@umich.eduvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
594202Sbinkertn@umich.edu'''
604202Sbinkertn@umich.edu
612086SN/Amem_comp_sig_template = '''
624202Sbinkertn@umich.eduvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
634202Sbinkertn@umich.edu'''
644202Sbinkertn@umich.edu
654202Sbinkertn@umich.edu# Generate a temporary CPU list, including the CheckerCPU if
664202Sbinkertn@umich.edu# it's enabled.  This isn't used for anything else other than StaticInst
674202Sbinkertn@umich.edu# headers.
68temp_cpu_list = env['CPU_MODELS'][:]
69
70if env['USE_CHECKER']:
71    temp_cpu_list.append('CheckerCPU')
72    SimObject('CheckerCPU.py')
73
74# Generate header.
75def gen_cpu_exec_signatures(target, source, env):
76    f = open(str(target[0]), 'w')
77    print >> f, '''
78#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
79#define __CPU_STATIC_INST_EXEC_SIGS_HH__
80'''
81    for cpu in temp_cpu_list:
82        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
83        print >> f, exec_sig_template % { 'type' : xc_type }
84    print >> f, '''
85#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
86'''
87
88# Generate string that gets printed when header is rebuilt
89def gen_sigs_string(target, source, env):
90    return "Generating static_inst_exec_sigs.hh: " \
91           + ', '.join(temp_cpu_list)
92
93# Add command to generate header to environment.
94env.Command('static_inst_exec_sigs.hh', (),
95            Action(gen_cpu_exec_signatures, gen_sigs_string,
96                   varlist = temp_cpu_list))
97
98env.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
99env.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
100
101# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
102# and one of these are not being used.
103CheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
104
105SimObject('BaseCPU.py')
106SimObject('FuncUnit.py')
107SimObject('ExeTracer.py')
108SimObject('IntelTrace.py')
109SimObject('NativeTrace.py')
110
111Source('activity.cc')
112Source('base.cc')
113Source('cpuevent.cc')
114Source('exetrace.cc')
115Source('func_unit.cc')
116Source('inteltrace.cc')
117Source('nativetrace.cc')
118Source('pc_event.cc')
119Source('quiesce_event.cc')
120Source('static_inst.cc')
121Source('simple_thread.cc')
122Source('thread_context.cc')
123Source('thread_state.cc')
124
125if env['FULL_SYSTEM']:
126    SimObject('IntrControl.py')
127
128    Source('intr_control.cc')
129    Source('profile.cc')
130
131    if env['TARGET_ISA'] == 'sparc':
132        SimObject('LegionTrace.py')
133        Source('legiontrace.cc')
134
135if env['USE_CHECKER']:
136    Source('checker/cpu.cc')
137    TraceFlag('Checker')
138    checker_supports = False
139    for i in CheckerSupportedCPUList:
140        if i in env['CPU_MODELS']:
141            checker_supports = True
142    if not checker_supports:
143        print "Checker only supports CPU models",
144        for i in CheckerSupportedCPUList:
145            print i,
146        print ", please set USE_CHECKER=False or use one of those CPU models"
147        Exit(1)
148
149TraceFlag('Activity')
150TraceFlag('Commit')
151TraceFlag('Context')
152TraceFlag('Decode')
153TraceFlag('DynInst')
154TraceFlag('ExecEnable')
155TraceFlag('ExecCPSeq')
156TraceFlag('ExecEffAddr')
157TraceFlag('ExecFaulting', 'Trace faulting instructions')
158TraceFlag('ExecFetchSeq')
159TraceFlag('ExecOpClass')
160TraceFlag('ExecRegDelta')
161TraceFlag('ExecResult')
162TraceFlag('ExecSpeculative')
163TraceFlag('ExecSymbol')
164TraceFlag('ExecThread')
165TraceFlag('ExecTicks')
166TraceFlag('ExecMicro')
167TraceFlag('ExecMacro')
168TraceFlag('Fetch')
169TraceFlag('IntrControl')
170TraceFlag('PCEvent')
171TraceFlag('Quiesce')
172
173CompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
174    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting' ])
175CompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
176    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting' ])
177