SConscript revision 6782
12929Sktlim@umich.edu# -*- mode:python -*-
22929Sktlim@umich.edu
32932Sktlim@umich.edu# Copyright (c) 2006 The Regents of The University of Michigan
42929Sktlim@umich.edu# All rights reserved.
52929Sktlim@umich.edu#
62929Sktlim@umich.edu# Redistribution and use in source and binary forms, with or without
72929Sktlim@umich.edu# modification, are permitted provided that the following conditions are
82929Sktlim@umich.edu# met: redistributions of source code must retain the above copyright
92929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer;
102929Sktlim@umich.edu# redistributions in binary form must reproduce the above copyright
112929Sktlim@umich.edu# notice, this list of conditions and the following disclaimer in the
122929Sktlim@umich.edu# documentation and/or other materials provided with the distribution;
132929Sktlim@umich.edu# neither the name of the copyright holders nor the names of its
142929Sktlim@umich.edu# contributors may be used to endorse or promote products derived from
152929Sktlim@umich.edu# this software without specific prior written permission.
162929Sktlim@umich.edu#
172929Sktlim@umich.edu# THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
182929Sktlim@umich.edu# "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
192929Sktlim@umich.edu# LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
202929Sktlim@umich.edu# A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
212929Sktlim@umich.edu# OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
222929Sktlim@umich.edu# SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
232929Sktlim@umich.edu# LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
242929Sktlim@umich.edu# DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
252929Sktlim@umich.edu# THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
262929Sktlim@umich.edu# (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
272929Sktlim@umich.edu# OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
282932Sktlim@umich.edu#
292932Sktlim@umich.edu# Authors: Steve Reinhardt
302932Sktlim@umich.edu
312929Sktlim@umich.eduImport('*')
326007Ssteve.reinhardt@amd.com
337735SAli.Saidi@ARM.com#################################################################
342929Sktlim@umich.edu#
352929Sktlim@umich.edu# Generate StaticInst execute() method signatures.
362929Sktlim@umich.edu#
372929Sktlim@umich.edu# There must be one signature for each CPU model compiled in.
382929Sktlim@umich.edu# Since the set of compiled-in models is flexible, we generate a
392929Sktlim@umich.edu# header containing the appropriate set of signatures on the fly.
402929Sktlim@umich.edu#
418947Sandreas.hansson@arm.com#################################################################
428947Sandreas.hansson@arm.com
438947Sandreas.hansson@arm.com# CPU model-specific data is contained in cpu_models.py
442929Sktlim@umich.edu# Convert to SCons File node to get path handling
452929Sktlim@umich.edumodels_db = File('cpu_models.py')
462929Sktlim@umich.edu# slurp in contents of file
472929Sktlim@umich.eduexecfile(models_db.srcnode().abspath)
482929Sktlim@umich.edu
492929Sktlim@umich.edu# Template for execute() signature.
506007Ssteve.reinhardt@amd.comexec_sig_template = '''
516007Ssteve.reinhardt@amd.comvirtual Fault execute(%(type)s *xc, Trace::InstRecord *traceData) const = 0;
526007Ssteve.reinhardt@amd.comvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
536007Ssteve.reinhardt@amd.com{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
546007Ssteve.reinhardt@amd.comvirtual Fault initiateAcc(%(type)s *xc, Trace::InstRecord *traceData) const
556007Ssteve.reinhardt@amd.com{ panic("initiateAcc not defined!"); M5_DUMMY_RETURN };
566007Ssteve.reinhardt@amd.comvirtual Fault completeAcc(Packet *pkt, %(type)s *xc,
576007Ssteve.reinhardt@amd.com                          Trace::InstRecord *traceData) const
586007Ssteve.reinhardt@amd.com{ panic("completeAcc not defined!"); M5_DUMMY_RETURN };
596007Ssteve.reinhardt@amd.com'''
606007Ssteve.reinhardt@amd.com
616007Ssteve.reinhardt@amd.commem_ini_sig_template = '''
626007Ssteve.reinhardt@amd.comvirtual Fault eaComp(%(type)s *xc, Trace::InstRecord *traceData) const
636007Ssteve.reinhardt@amd.com{ panic("eaComp not defined!"); M5_DUMMY_RETURN };
646007Ssteve.reinhardt@amd.comvirtual Fault initiateAcc(%s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); M5_DUMMY_RETURN };
656007Ssteve.reinhardt@amd.com'''
666007Ssteve.reinhardt@amd.com
676007Ssteve.reinhardt@amd.commem_comp_sig_template = '''
686007Ssteve.reinhardt@amd.comvirtual Fault completeAcc(uint8_t *data, %s *xc, Trace::InstRecord *traceData) const { panic("Not defined!"); return NoFault; M5_DUMMY_RETURN };
696007Ssteve.reinhardt@amd.com'''
706007Ssteve.reinhardt@amd.com
716007Ssteve.reinhardt@amd.com# Generate a temporary CPU list, including the CheckerCPU if
726007Ssteve.reinhardt@amd.com# it's enabled.  This isn't used for anything else other than StaticInst
736007Ssteve.reinhardt@amd.com# headers.
746007Ssteve.reinhardt@amd.comtemp_cpu_list = env['CPU_MODELS'][:]
756007Ssteve.reinhardt@amd.com
766007Ssteve.reinhardt@amd.comif env['USE_CHECKER']:
776007Ssteve.reinhardt@amd.com    temp_cpu_list.append('CheckerCPU')
786007Ssteve.reinhardt@amd.com    SimObject('CheckerCPU.py')
792929Sktlim@umich.edu
802929Sktlim@umich.edu# Generate header.
812929Sktlim@umich.edudef gen_cpu_exec_signatures(target, source, env):
826007Ssteve.reinhardt@amd.com    f = open(str(target[0]), 'w')
836007Ssteve.reinhardt@amd.com    print >> f, '''
846007Ssteve.reinhardt@amd.com#ifndef __CPU_STATIC_INST_EXEC_SIGS_HH__
856007Ssteve.reinhardt@amd.com#define __CPU_STATIC_INST_EXEC_SIGS_HH__
866007Ssteve.reinhardt@amd.com'''
876007Ssteve.reinhardt@amd.com    for cpu in temp_cpu_list:
882929Sktlim@umich.edu        xc_type = CpuModel.dict[cpu].strings['CPU_exec_context']
892929Sktlim@umich.edu        print >> f, exec_sig_template % { 'type' : xc_type }
902929Sktlim@umich.edu    print >> f, '''
912929Sktlim@umich.edu#endif  // __CPU_STATIC_INST_EXEC_SIGS_HH__
922929Sktlim@umich.edu'''
936011Ssteve.reinhardt@amd.com
946007Ssteve.reinhardt@amd.com# Generate string that gets printed when header is rebuilt
956007Ssteve.reinhardt@amd.comdef gen_sigs_string(target, source, env):
966007Ssteve.reinhardt@amd.com    return "Generating static_inst_exec_sigs.hh: " \
976007Ssteve.reinhardt@amd.com           + ', '.join(temp_cpu_list)
986007Ssteve.reinhardt@amd.com
996007Ssteve.reinhardt@amd.com# Add command to generate header to environment.
1006007Ssteve.reinhardt@amd.comenv.Command('static_inst_exec_sigs.hh', models_db,
1016007Ssteve.reinhardt@amd.com            Action(gen_cpu_exec_signatures, gen_sigs_string,
1026007Ssteve.reinhardt@amd.com                   varlist = temp_cpu_list))
1036007Ssteve.reinhardt@amd.com
1046007Ssteve.reinhardt@amd.comenv.Depends('static_inst_exec_sigs.hh', Value(env['USE_CHECKER']))
1056007Ssteve.reinhardt@amd.comenv.Depends('static_inst_exec_sigs.hh', Value(env['CPU_MODELS']))
1066007Ssteve.reinhardt@amd.com
1076007Ssteve.reinhardt@amd.com# List of suppported CPUs by the Checker.  Errors out if USE_CHECKER=True
1087735SAli.Saidi@ARM.com# and one of these are not being used.
1096011Ssteve.reinhardt@amd.comCheckerSupportedCPUList = ['O3CPU', 'OzoneCPU']
1106007Ssteve.reinhardt@amd.com
1116007Ssteve.reinhardt@amd.comSimObject('BaseCPU.py')
1126007Ssteve.reinhardt@amd.comSimObject('FuncUnit.py')
1136007Ssteve.reinhardt@amd.comSimObject('ExeTracer.py')
1147735SAli.Saidi@ARM.comSimObject('IntelTrace.py')
1157735SAli.Saidi@ARM.comSimObject('NativeTrace.py')
1167735SAli.Saidi@ARM.com
1177735SAli.Saidi@ARM.comSource('activity.cc')
1187735SAli.Saidi@ARM.comSource('base.cc')
1197735SAli.Saidi@ARM.comSource('cpuevent.cc')
1207735SAli.Saidi@ARM.comSource('exetrace.cc')
1217735SAli.Saidi@ARM.comSource('func_unit.cc')
1227735SAli.Saidi@ARM.comSource('inteltrace.cc')
1237735SAli.Saidi@ARM.comSource('nativetrace.cc')
1247735SAli.Saidi@ARM.comSource('pc_event.cc')
1257735SAli.Saidi@ARM.comSource('quiesce_event.cc')
1267735SAli.Saidi@ARM.comSource('static_inst.cc')
1277735SAli.Saidi@ARM.comSource('simple_thread.cc')
1286007Ssteve.reinhardt@amd.comSource('thread_context.cc')
1298599Ssteve.reinhardt@amd.comSource('thread_state.cc')
1308599Ssteve.reinhardt@amd.com
1318599Ssteve.reinhardt@amd.comif env['FULL_SYSTEM']:
1326007Ssteve.reinhardt@amd.com    SimObject('IntrControl.py')
1336011Ssteve.reinhardt@amd.com
1346007Ssteve.reinhardt@amd.com    Source('intr_control.cc')
1356007Ssteve.reinhardt@amd.com    Source('profile.cc')
1366007Ssteve.reinhardt@amd.com
1376007Ssteve.reinhardt@amd.com    if env['TARGET_ISA'] == 'sparc':
1386007Ssteve.reinhardt@amd.com        SimObject('LegionTrace.py')
1396007Ssteve.reinhardt@amd.com        Source('legiontrace.cc')
1406011Ssteve.reinhardt@amd.com
1416007Ssteve.reinhardt@amd.comif env['USE_CHECKER']:
1426007Ssteve.reinhardt@amd.com    Source('checker/cpu.cc')
1436007Ssteve.reinhardt@amd.com    TraceFlag('Checker')
1446007Ssteve.reinhardt@amd.com    checker_supports = False
1456007Ssteve.reinhardt@amd.com    for i in CheckerSupportedCPUList:
1466008Ssteve.reinhardt@amd.com        if i in env['CPU_MODELS']:
1476007Ssteve.reinhardt@amd.com            checker_supports = True
1486008Ssteve.reinhardt@amd.com    if not checker_supports:
1496008Ssteve.reinhardt@amd.com        print "Checker only supports CPU models",
1506008Ssteve.reinhardt@amd.com        for i in CheckerSupportedCPUList:
1516008Ssteve.reinhardt@amd.com            print i,
1526008Ssteve.reinhardt@amd.com        print ", please set USE_CHECKER=False or use one of those CPU models"
1536008Ssteve.reinhardt@amd.com        Exit(1)
1546008Ssteve.reinhardt@amd.com
1556007Ssteve.reinhardt@amd.comTraceFlag('Activity')
1566007Ssteve.reinhardt@amd.comTraceFlag('Commit')
1576007Ssteve.reinhardt@amd.comTraceFlag('Context')
1586007Ssteve.reinhardt@amd.comTraceFlag('Decode')
1596007Ssteve.reinhardt@amd.comTraceFlag('DynInst')
1602929Sktlim@umich.eduTraceFlag('ExecEnable')
1612929Sktlim@umich.eduTraceFlag('ExecCPSeq')
1622929Sktlim@umich.eduTraceFlag('ExecEffAddr')
1632929Sktlim@umich.eduTraceFlag('ExecFaulting', 'Trace faulting instructions')
1646007Ssteve.reinhardt@amd.comTraceFlag('ExecFetchSeq')
1656007Ssteve.reinhardt@amd.comTraceFlag('ExecOpClass')
1662929Sktlim@umich.eduTraceFlag('ExecRegDelta')
1672929Sktlim@umich.eduTraceFlag('ExecResult')
1682929Sktlim@umich.eduTraceFlag('ExecSpeculative')
1692929Sktlim@umich.eduTraceFlag('ExecSymbol')
1706007Ssteve.reinhardt@amd.comTraceFlag('ExecThread')
1716007Ssteve.reinhardt@amd.comTraceFlag('ExecTicks')
1722929Sktlim@umich.eduTraceFlag('ExecMicro')
1732929Sktlim@umich.eduTraceFlag('ExecMacro')
1746007Ssteve.reinhardt@amd.comTraceFlag('Fetch')
1752929Sktlim@umich.eduTraceFlag('IntrControl')
1762929Sktlim@umich.eduTraceFlag('PCEvent')
1778947Sandreas.hansson@arm.comTraceFlag('Quiesce')
1788947Sandreas.hansson@arm.com
1798947Sandreas.hansson@arm.comCompoundFlag('Exec', [ 'ExecEnable', 'ExecTicks', 'ExecOpClass', 'ExecThread',
1808947Sandreas.hansson@arm.com    'ExecEffAddr', 'ExecResult', 'ExecSymbol', 'ExecMicro', 'ExecFaulting' ])
1818947Sandreas.hansson@arm.comCompoundFlag('ExecNoTicks', [ 'ExecEnable', 'ExecOpClass', 'ExecThread',
1828947Sandreas.hansson@arm.com    'ExecEffAddr', 'ExecResult', 'ExecMicro', 'ExecFaulting' ])
1838947Sandreas.hansson@arm.com